

# 93C56/66

# 2K/4K 5.0V CMOS Serial EEPROM

# **FEATURES**

- · Low power CMOS technology
- · ORG pin selectable memory organization
  - 256 x 8 or 128 x 16 bit organization (93C56)
  - 512 x 8 or 256 x 16 bit organization (93C66)
- · Single 5 volts only operation
- Max clock at 2 MHz
- · Self-timed ERASE and WRITE cycles
- Automatic ERASE before WRITE
- · Power on/off data protection circuitry
- Industry standard 3-wire serial I/O
- Device status signal during ERASE/WRITE cycles
- · Sequential READ function
- 1,000,000 ERASE/WRITE cycles guaranteed
- · Data retention > 40 years
- 8-pin PDIP/SOIC packages (SOIC in JEDEC and EIAJ standards)
- · Available for extended temperature ranges:
  - Commercial: 0°C to +70°C
    Industrial: -40°C to +85°C
  - Automotive: -40°C to +125°C
- · 1 ms byte write time

#### DESCRIPTION

The Microchip Technology Inc. 93C56/66 family of Serial EEPROMs are configurable to either x16 or x8 organization. The ORG pin is used to select the desired configuration. Advanced CMOS technology makes this device ideal for low-power non-volatile memory applications. The 93C56/66 are available in the standard 8-pin DIP and 8-pin surface mount SOIC package.

This device offers fast (1 ms) byte write and extended (-40°C to +125°C) temperature operation. It is recommended that all other applications use Microchip's 93LC56/93LC66.

# **PACKAGE TYPE**



#### **BLOCK DIAGRAM**



© 1995 Microchip Technology Inc.

**■** 6103201 0012297 T67 **■** 

DS11180B-page 4-39

# 1.0 ELECTRICAL CHARACTERISTICS

#### 1.1 Maximum Ratings\*

| Vcc                                  | 7.0V              |
|--------------------------------------|-------------------|
| All inputs and outputs w.r.t. Vss    | 0.6V to Vcc +1.0V |
| Storage temperature                  |                   |
| Ambient temp, with power applied     |                   |
| Soldering temperature of leads (10 s | econds) +300°C    |
| ESD protection on all pins           | 3 kV              |

\*Notice: Stresses above those listed under \*Maximum ratings\* may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

TABLE 1-1: PIN FUNCTION TABLE

| Name | Function                  |
|------|---------------------------|
| cs   | Chip Select               |
| CLK  | Serial Data Clock         |
| Dì   | Serial Data Input         |
| DO   | Serial Data Output        |
| Vss  | Ground                    |
| ORG  | Memory Array Organization |
| Test | Connect to Vss or Vcc     |
| Vcc  | Power Supply +5V          |

# TABLE 1-2: DC CHARACTERISTICS

| Commercial (C): Tamb = 0°C to +70°C |           |      |              |       |                               |  |  |  |  |  |  |
|-------------------------------------|-----------|------|--------------|-------|-------------------------------|--|--|--|--|--|--|
| Parameter                           | Symbol    | Min  | Max          | Units | Conditions                    |  |  |  |  |  |  |
| Vcc detector threshold              | Vтн       | 2.3  | 4.5          | ٧     |                               |  |  |  |  |  |  |
| High level input voltage            | VIH       | 2.0  | Vcc + 1      | ٧     |                               |  |  |  |  |  |  |
| Low level input voltage             | ViL       | -0.3 | 0.8          | ٧     |                               |  |  |  |  |  |  |
| High level output voltage           | Vон       | 2.4  |              | ٧     | IOH = -400 μA                 |  |  |  |  |  |  |
| Low level output voltage            | Vol       |      | 0.4          | ٧     | IOL = 2.1 mA                  |  |  |  |  |  |  |
| input leakage current               | iLi       |      | 10           | μА    | VIN = 0V to VCC               |  |  |  |  |  |  |
| Output leakage current              | lLO       | _    | 10           | μΑ    | Vout = 0V to Vcc              |  |  |  |  |  |  |
| Output capacitance                  | Cout      |      | 7            | pF    | VIN/Vout = 0V; Note 1         |  |  |  |  |  |  |
| Input capacitance                   | CIN       | _    | 7            | pF    | VIN/VOUT = 0V; Note 1         |  |  |  |  |  |  |
| Operating current (all modes)       | Icc write | _    | 4            | mA    | Fclk = 2 MHz; Vcc = 5.5V      |  |  |  |  |  |  |
| Standby current                     | Iccs      | _    | 130          | μА    | Cs = 0V; Vcc = 5.5V; x 8 org  |  |  |  |  |  |  |
|                                     | _         |      | 100          | μА    | CS = 0V; Vcc = 5.5V; x 16 org |  |  |  |  |  |  |
| Clock frequency                     | FCLK      |      | 2            | MHz   |                               |  |  |  |  |  |  |
| Clock high time                     | Тскн      | 250  | _            | ns    |                               |  |  |  |  |  |  |
| Clock low time                      | TCKL      | 250  | -            | ns    |                               |  |  |  |  |  |  |
| Chip select setup time              | Tcss      | 50   | I -          | ns    | Relative to CLK               |  |  |  |  |  |  |
| Chip select hold time               | Тсѕн      | 0    | <del>-</del> | ns    | Relative to CLK               |  |  |  |  |  |  |
| Chip select low time                | TCSL      | 100  | _            | ns    |                               |  |  |  |  |  |  |
| Data input setup time               | Tois      | 100  | _            | ns    | Relative to CLK               |  |  |  |  |  |  |
| Data input hold time                | TDIH      | 100  | _            | ns    | Relative to CLK               |  |  |  |  |  |  |
| Data output delay time              | TPD       | _    | 400          | ns    | CL = 100 pF                   |  |  |  |  |  |  |
| Data output disable time            | Tcz       | _    | 100          | ns    | CL = 100 pF                   |  |  |  |  |  |  |
| Status valid time                   | Tsv       | _    | 100          | ns    | CL = 100 pF                   |  |  |  |  |  |  |
| Program cycle time                  | Twc       | _    | 1            | ms    | (x 8 organization)            |  |  |  |  |  |  |
| (auto ERASE and WRITE)              |           | _    | 2            | ms    | (x16 organization)            |  |  |  |  |  |  |
|                                     | TEC       | T —  | 15           | ms    | ERAL & WRAL mode              |  |  |  |  |  |  |

Note 1: This parameter is tested at Tamb = 25°C and FCLK = 1 MHz. It is periodically sampled and not 100% tested.

Note 2: For operation above 85°C, endurance is rated at 10,000 ERASE/WRITE cycles.

DS11180B-page 4-40

6103201 0012298 9T3 |

TABLE 1-3: INSTRUCTION SET FOR 93C56

|             | ORG = 1 (x 16 organization) |        |         |    |            |    |    |         |          |                    |          |           |    |
|-------------|-----------------------------|--------|---------|----|------------|----|----|---------|----------|--------------------|----------|-----------|----|
| Instruction | SB                          | Opcode | Address |    |            |    | •  | Data In | Data Out | Req. CLK<br>Cycles |          |           |    |
| READ        | 1                           | 10     | Х       | A6 | A5         | A4 | АЗ | A2      | A1       | A0                 |          | D15 - D0  | 27 |
| EWEN        | 1                           | 00     | 1       | 1  | X          | X  | Х  | Х       | Х        | Х                  | _        | High-Z    | 11 |
| ERASE       | 1                           | 11     | X.      | A6 | A5         | A4 | АЗ | A2      | A1       | A0                 | _        | (RDY/BSY) | 11 |
| ERAL        | 1                           | 00     | 1       | 0  | Х          | Х  | Х  | Х       | Х        | X                  |          | (RDY/BSY) | 11 |
| WRITE       | 1                           | 01     | Х       | A6 | <b>A</b> 5 | A4 | А3 | A2      | A1       | AO                 | D15 - D0 | (RDY/BSY) | 27 |
| WRAL        | 1                           | 00     | 0       | 1  | Х          | Х  | X  | Х       | Х        | X                  | D15 - D0 | (RDY/BSY) | 27 |
| EWDS        | 1                           | 00     | 0       | 0  | Х          | х  | X  | Х       | Х        | Х                  |          | High-Z    | 11 |

|             | ORG = 0 (x 8 organization) |        |         |     |    |    |    |    |    |    |    |         |           |                    |
|-------------|----------------------------|--------|---------|-----|----|----|----|----|----|----|----|---------|-----------|--------------------|
| Instruction | SB                         | Opcode | Address |     |    |    |    |    |    |    |    | Data In | Data Out  | Req. CLK<br>Cycles |
| READ        | 1                          | 10     | Х       | Α7  | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | _       | D7 - D0   | 20                 |
| EWEN        | 1                          | 00     |         | 1 1 | Х  | Х  | Х  | Х  | Х  | Χ  | Х  |         | High-Z    | . 12               |
| ERASE       | 1                          | 11     | X       | A7  | A6 | A5 | A4 | А3 | A2 | A1 | A0 | _       | (RDY/BSY) | 12                 |
| ERAL        | 1                          | 00     | Τ,      | 0   | X  | X  | X  | Х  | Х  | Х  | Х  |         | (RDY/BSY) | 12                 |
| WRITE       | 1                          | 01     | Х       | A7  | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | D7 - D0 | (RDY/BSY) | 20                 |
| WRAL        | 1                          | 00     | (       | ) 1 | Х  | Х  | Х  | Х  | Х  | Х  | X  | D7- D0  | (RDY/BSY) | 20                 |
| EWDS        | 1                          | 00     | C       | 0   | Х  | X  | Х  | Х  | Х  | Х  | X  | _       | High-Z    | 12                 |

TABLE 1-4: INSTRUCTION SET FOR 93C66

|             | ORG = 1 (x 16 organization) |        |         |    |    |    |    |    |    |    |          |           |                    |
|-------------|-----------------------------|--------|---------|----|----|----|----|----|----|----|----------|-----------|--------------------|
| instruction | SB                          | Opcode | Address |    |    |    |    |    |    |    | Data In  | Data Out  | Req. CLK<br>Cycles |
| READ        | 1                           | 10     | A7      | A6 | A5 | A4 | АЗ | A2 | A1 | A0 |          | D15-D0    | 27                 |
| EWEN        | 1                           | 00     | 1       | 1  | X  | X  | Х  | X  | Х  | Х  | _        | High-Z    | 11                 |
| ERASE       | 1                           | 11     | A7      | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | -        | (RDY/BSY) | - 11               |
| ERAL        | 1                           | . 00   | 1       | 0  | X  | X  | X  | Х  | Х  | Х  | _        | (RDY/BSY) | 11                 |
| WRITE       | 1                           | 01     | A7      | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | D15 - D0 | (RDY/BSY) | 27                 |
| WRAL        | 1                           | 00     | 0       | 1  | Х  | Х  | X  | X  | Х  | Х  | D15- D0  | (RDY/BSY) | 27                 |
| EWDS        | 1                           | 00     | 0       | 0  | Х  | Х  | Х  | Х  | Х  | X  | _        | High-Z    | 11                 |

|                | ORG = 0 (x 8 organization) |                   |         |    |    |            |    |         |          |                    |    |         |           |    |
|----------------|----------------------------|-------------------|---------|----|----|------------|----|---------|----------|--------------------|----|---------|-----------|----|
| Instruction SB | SB                         | SB Opcode Address | Address |    |    |            |    | Data In | Data Out | Req. CLK<br>Cycles |    |         |           |    |
| READ           | 1                          | 10                | A8      | A7 | A6 | <b>A</b> 5 | A4 | АЗ      | A2       | A1                 | A0 |         | D7-D0     | 20 |
| EWEN           | 1                          | 00                | 1       | 1  | Х  | X          | X  | Х       | Х        | X                  | Х  |         | High-Z    | 12 |
| ERASE          | 1                          | 11                | A8      | A7 | A6 | A5         | A4 | АЗ      | A2       | A1                 | A0 | _       | (RDY/BSY) | 12 |
| ERAL           | 1                          | 00                | 1       | 0  | Х  | Х          | Х  | X       | X        | X                  | х  | _       | (RDY/BSY) | 12 |
| WRITE          | 1                          | 01                | A8      | A7 | A6 | A5         | A4 | АЗ      | A2       | A1                 | A0 | D7 - D0 | (RDY/BSY) | 20 |
| WRAL           | 1                          | 00                | 0       | 1  | X  | X          | Х  | X       | X        | Х                  | Х  | D7- D0  | (RDY/BSY) | 20 |
| EWDS           | 1                          | 00                | 0       | 0  | Х  | X          | Х  | Х       | X        | Х                  | Х  |         | High-Z    | 12 |

#### 2.0 FUNCTIONAL DESCRIPTION

The 93C56/66 family can be organized x16 or x8. When the ORG pin is connected to Vcc, the (x16) organization is selected. When it is connected to ground, the (x8) organization is selected. If the ORG pin is left unconnected, then an internal pullup device will select the (x16) organization. Instructions, addresses and write data are clocked into the DI pin on the rising edge of the clock (CLK). The DO pin is normally held in a high-Z state except when reading data from the device, or when checking the ready/busy status during a programming operation. The ready/busy status can be verified during an Erase/Write operation by polling the DO pin; DO low indicates that programming is still in progress, while DO high indicates the device is ready. The DO will enter the high-Z state on the falling edge of the CLK.

#### 2.1 START Condition

The START bit is detected by the device if CS and DI are both HIGH with respect to the positive edge of CLK for the first time.

Before a START condition is detected, CS, CLK, and DI may change in any combination (except to that of a START condition), without resulting in any device operation (READ, WRITE, ERASE, EWEN, EWDS, ERAL, and WRAL). As soon as CS is HIGH, the device is no longer in the standby mode.

An instruction following a START condition will only be executed if the required amount of opcode, address and data bits for any particular instruction is clocked in.

After execution of an instruction (i.e., clock in or out of the last required address or data bit) CLK and DI become don't care bits until a new start condition is detected.

#### 2.2 DVDO

It is possible to connect the Data In and Data Out pins together. However, with this configuration it is possible for a "bus conflict" to occur during the "dummy zero" that precedes the READ operation, if A0 is a logic HIGH level. Under such a condition the voltage level seen at Data Out is undefined and will depend upon the relative impedances of Data Out and the signal source driving A0. The higher the current sourcing capability of A0, the higher the voltage at the Data Out pin.

#### 2.3 <u>Data Protection</u>

During power-up, all modes of operation are inhibited until Vcc has reached 2.3 V. During power-down, the source data protection circuitry acts to inhibit all modes when Vcc has fallen below 2.3 V.

The EWEN and EWDS commands give additional protection against accidentally programming during normal operation.

After power-up, the device is automatically in the EWDS mode. Therefore, an EWEN instruction must be performed before any ERASE or WRITE instruction can be executed. After programming is completed, the EWDS instruction offers added protection against unintended data changes.

#### 3.0 READ

The READ instruction outputs the serial data of the addressed memory location on the DO pin. A dummy zero bit precedes the 16 bit (x16 organization) or 8 bit (x8 organization) output string. The output data bits will toggle on the rising edge of the CLK and are stable after the specified time delay (TPD). Sequential read is possible when CS is held high. The memory data will automatically cycle to the next register and output sequentially.

# 4.0 ERASE/WRITE ENABLE AND DISABLE

The 93C56/66 powers up in the Erase/Write Disable (EWDS) state. All programming modes must be preceded by an Erase/Write Enable (EWEN) instruction. Once the EWEN instruction is executed, programming remains enabled until an EWDS instruction is executed or VCC is removed from the device. To protect against accidental data changes, the EWDS instruction can be used to disable all Erase/Write functions and should follow all programming operations. Execution of a READ instruction is independent of both the EWEN and EWDS instructions.

#### 5.0 ERASE

The ERASE instruction forces all data bits of the specified address to the logical "1" state. CS is brought low following the loading of the last address bit. This falling edge of the CS pin initiates the self-timed programming cycle.

The DO pin indicates the READY/BUSY status of the device if CS is brought high after a minimum of 100 ns low (Tcst.). DO at logical "0" indicates that programming is still in progress. DO at logical "1" indicates that the register at the specified address has been erased and the device is ready for another instruction.

The ERASE cycle takes 1 ms per byte maximum.

#### 6.0 WRITE

The WRITE instruction is followed by 16 bits (or by 8 bits) of data which are written into the specified address. After the last data bit is put on the DI pin, CS must be brought low before the next rising edge of the CLK clock. This falling edge of CS initiates the self-timed auto-erase and programming cycle.

The DO pin indicates the READY/BUSY status of the device if CS is brought high after a minimum of 100 ns (TCSL) and before the entire write cycle is complete. DO at logical "0" indicates that programming is still in progress. DO at logical "1" indicates that the register at

the specified address has been written with the data specified and the device is ready for another instruction.

The WRITE cycle takes 1 ms per byte maximum.

#### 7.0 ERASE ALL

The ERAL instruction will erase the entire memory array to the logical "1". The ERAL cycle is identical to the ERASE cycle except for the different opcode. The ERAL cycle is completely self-timed and commences at the falling edge of the CS. Clocking of the CLK pin is not necessary after the device has entered the self clocking mode.

The DO pin indicates the READY/BUSY status of the device if CS is brought high after a minimum of 100 ns low (Tcsl) and before the entire write cycle is complete.

The ERAL cycle takes 15 ms maximum.

#### 8.0 WRITE ALL

The WRAL instruction will write the entire memory array with the data specified in the command. The WRAL cycle is completely self-timed and commences at the falling edge of the CS. Clocking of the CLK pin is not necessary after the device has entered the self clocking mode. The WRAL command does not include an automatic ERASE cycle for the device. Therefore, the WRAL instruction must be preceded by an ERAL instruction and the chip must be in the EWEN status in both cases.

The DO pin indicates the READY/BUSY status of the device if CS is brought high after a minimum of 100 ns low (TcsL).

The WRAL cycle takes 15 ms maximum.

#### 9.0 PIN DESCRIPTION

#### 9.1 Chip Select (CS)

A HIGH level selects the device. A LOW level deselects the device and forces it into standby mode. However, a programming cycle which is already initiated and/or in progress will be completed, regardless of the CS input signal. If CS is brought LOW during a program cycle, the device will go into standby mode as soon as the programming cycle is completed.

CS must be LOW for 100 ns minimum (TCSL) between consecutive instructions. If CS is LOW, the internal control logic is held in a RESET status.

# 9.2 Serial Clock (CLK)

The Serial Clock is used to synchronize the communication between a master device and the 93C56/66. Opcode, address, and data bits are clocked in on the positive edge of CLK. Data bits are also clocked out on the positive edge of CLK.

CLK can be stopped anywhere in the transmission sequence (at HIGH or LOW level) and can be continued anytime with respect to clock HIGH time (TCKH) and clock LOW time (TCKL). This gives the controlling master freedom in preparing opcode, address, and data

CLK is a "Don't Care" if CS is LOW (device deselected). If CS is HIGH, but START condition has not been detected, any number of clock cycles can be received by the device without changing its status (i.e., waiting for START condition).

CLK cycles are not required during the self-timed WRITE (i.e., auto ERASE/WRITE) cycle.

After detection of a start condition the specified number of clock cycles (respectively LOW to HIGH transitions of CLK) must be provided. These clock cycles are required to clock in all required opcode, address, and data bits before an instruction is executed (see instruction set truth table). CLK and DI then become don't care inputs waiting for a new start condition to be detected.

Note: CS must go LOW between consecutive instructions.

#### 9.3 Data In (DI)

Data In is used to clock in a START bit, opcode, address, and data synchronously with the CLK input.

#### 9.4 Data Out (DO)

Data Out is used in the READ mode to output data synchronously with the CLK input (TPD after the positive edge of CLK).

This pin also provides READY/BUSY status information during ERASE and WRITE cycles. READY/BUSY status information is available on the DO pin if CS is brought HIGH after being LOW for minimum chip select LOW time (TCsL) and an ERASE or WRITE operation has been initiated.

The status signal is not available on DO, if CS is held LOW or HIGH during the entire WRITE or ERASE cycle. In all other cases DO is in the HIGH-Z mode. If status is checked after the WRITE/ERASE cycle, a pull-up resistor on DO is required to read the READY signal.

#### 9.5 Organization (ORG)

When ORG is connected to Vcc, the (x16) memory organization is selected. When ORG is tied to Vss, the (x8) memory organization is selected. When ORG is left floating, an internal pullup device will select the device in (x16) organization.

#### 9.6 Test

This pin is used for test mode only. It is recommended to connect to Vcc or Vss for normal operation.

© 1995 Microchip Technology Inc.

**201** P703507 0075307 57**9** 

DS11180B-page 4-43

# FIGURE 9-1: SYNCHRONOUS DATA TIMING



# FIGURE 9-2: READ TIMING



# FIGURE 9-3: EWENTIMING



DS11180B-page 4-44

**-** 6103201 0012302 154 **-**











# 93C56/66 Product Identification System

To order or to obtain information, e.g., on pricing or delivery, please use the listed part numbers, and refer to the factory or the listed sales offices.



# Sales and Support

Products supported by a preliminary Data Sheet may possibly have an errata sheet describing minor operational differences and recommended workgrounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

- 1. Your local Microchip sales office
- 2. The Microchip Corporate Literature Center U.S. FAX: (602) 786-7277
- 3. The Microchip's Bulletin Board, via your local CompuServe number (CompuServe membership NOT required).

Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using.

For latest version information and upgrade kits for Microchip Development Tools, please call 1-800-755-2345 or 1-602-786-7302.