

#### Features

• High Performance:

|                  |                                            | -75A,<br>CL=3 | Units |
|------------------|--------------------------------------------|---------------|-------|
| f <sub>СК</sub>  | Clock Frequency                            | 133           | MHz   |
| t <sub>CK</sub>  | Clock Cycle                                | 7.5           | ns    |
| t <sub>AC</sub>  | Clock Access Time                          | 5.4           | ns    |
| t <sub>RP</sub>  | Precharge Time                             | 20            | ns    |
| t <sub>RCD</sub> | $\overline{RAS}$ to $\overline{CAS}$ Delay | 20            | ns    |
| t <sub>RC</sub>  | Bank Cycle Time                            | 67.5          | ns    |

- Single Pulsed RAS Interface
- Fully Synchronous to Positive Clock Edge
- Four Banks controlled by Bank Selects
- Programmable Burst Length: 1, 2, 4, 8, full-page;
- Programmable CAS Latency: 3

- Programmable Wrap: Sequential or Interleave
- Multiple Burst Read with Single Write Option
- Automatic and Controlled Precharge Command
- Data Mask for Read/Write control
- Auto Refresh (CBR) and Self Refresh
- Suspend Mode and Power Down Mode
- Standard Power operation
- 4096 refresh cycles/64ms
- Random Column Address every CLK (1-N Rule)
- Single  $3.3V \pm 0.3V$  Power Supply
- LVTTL compatible
- Package: 54-pin 400 mil TSOP-Type II 54-pin 2 High Stack TSOJ

### Description

The IBM0364404CT3 is a four-bank 64Mb Synchronous DRAM organized as 4Mbit x 4 I/O x 4 Bank. IBM03644B4CT3 is a stacked version of the 64Mb, x 4 component.

This datasheet provides timing information for the 133 MHz performance sort for this synchronous device. For the complete functional description and timing diagrams refer to the datasheet 19L3264.



# Pin Assignments for Planar Components (Top View)

|                    | [  |                       |
|--------------------|----|-----------------------|
| V <sub>DD</sub>    | 1  | 54 🗌 V <sub>SS</sub>  |
| NC                 | 2  | 53 🗌 NC               |
| V <sub>DDQ</sub> [ | 3  | 52 🛛 V <sub>SSQ</sub> |
| NC [               | 4  | 51 🗋 NC               |
| DQ0                | 5  | 50 🗌 DQ3              |
| V <sub>SSQ</sub> [ | 6  | 49 🛛 V <sub>DDQ</sub> |
| NC [               | 7  | 48 🗌 NC               |
| NC [               | 8  | 47 🗌 NC               |
| V <sub>DDQ</sub> [ | 9  | 46 🗌 V <sub>SSQ</sub> |
| NC [               | 10 | 45 🗌 NC               |
| DQ1                | 11 | 44 🗌 DQ2              |
| V <sub>SSQ</sub> [ | 12 | 43 🛛 V <sub>DDQ</sub> |
| NC [               | 13 | 42 🗌 NC               |
| V <sub>DD</sub> [  | 14 | 41 🛛 V <sub>SS</sub>  |
| NC [               | 15 | 40 🗌 NC               |
| WE                 | 16 | 39 🗌 DQM              |
| CAS                | 17 | 38 🗌 CLK              |
| RAS                | 18 | 37 🗋 CKE              |
| CS                 | 19 | 36 🗌 NC               |
| A13/BS0            | 20 | 35 🗌 A11              |
| A12/BS1            | 21 | 34 🗌 A9               |
| A10/AP             | 22 | 33 🗋 A8               |
| A0 [               | 23 | 32 🗋 A7               |
| A1 [               | 24 | 31 🗌 A6               |
| A2 [               | 25 | 30 🗌 A5               |
| A3 [               | 26 | 29 🗌 A4               |
| V <sub>DD</sub>    | 27 | 28 🗌 V <sub>SS</sub>  |
|                    | L  |                       |

54-pin Plastic TSOP(II) 400 mil

4Mbit x 4 I/O x 4 Bank IBM0364404CT3



### Pin Assignments for 2 High Stack Package (Dual CS Pin) (Top View)

|                  | <b></b>  |    |                    |
|------------------|----------|----|--------------------|
| $V_{DD}$         |          | 54 | ] V <sub>SS</sub>  |
| NC               | ₫ 2 ◯    | 53 | ] NC               |
| V <sub>DDQ</sub> | □ 3      | 52 | ] V <sub>SSQ</sub> |
| NC               | 4        | 51 | ] NC               |
| DQ0              | 5        | 50 | DQ3                |
| V <sub>SSQ</sub> | 6        | 49 | V <sub>DDQ</sub>   |
| NC               | [ 7      | 48 | ] NC               |
| NC               | 8        | 47 | ] NC               |
| V <sub>DDQ</sub> | <b>9</b> | 46 | ] V <sub>SSQ</sub> |
| NC               | [ 10     | 45 | NC                 |
| DQ1              | [ 11     | 44 | DQ2                |
| V <sub>SSQ</sub> | 12       | 43 | ] V <sub>DDQ</sub> |
| NC               | [ 13     | 42 | NC                 |
| $V_{DD}$         | 14       | 41 | ] V <sub>SS</sub>  |
| NC               | [ 15     | 40 | ] NC               |
| WE               | 16       | 39 | DQM                |
| CAS              | 17       | 38 | CLK                |
| RAS              | [ 18     | 37 | CKE                |
| CS0/NC           | [ 19     | 36 | NC/CS1             |
| A13/BS0          | 20       | 35 | A11                |
| A12/BS1          | 21       | 34 | A9                 |
| A10/AP           | 22       | 33 | ] A8               |
| A0               | 23       | 32 | ] A7               |
| A1               | 24       | 31 | A6                 |
| A2               | 25       | 30 | A5                 |
| A3               | 26       | 29 | A4                 |
| $V_{DD}$         | 27       | 28 | ] V <sub>SS</sub>  |

54-pin Plastic TSOJ(II) 400 mil

(4Mbit x 4 I/O x 4 Bank) x 2High

IBM03644B4CT3

\*  $\overline{CS0}$  selects the lower DRAM in the stack. \*  $\overline{CS1}$  selects the upper DRAM in the stack.



# **Pin Description**

| CLK                           | Clock Input           | DQ0-DQ3          | Data Input/Output     |
|-------------------------------|-----------------------|------------------|-----------------------|
| CKE                           | Clock Enable          | DQM              | Data Mask             |
| CS<br>(2High Stack: CS0, CS1) | Chip Select           | V <sub>DD</sub>  | Power (+3.3V)         |
| RAS                           | Row Address Strobe    | V <sub>SS</sub>  | Ground                |
| CAS                           | Column Address Strobe | V <sub>DDQ</sub> | Power for DQs (+3.3V) |
| WE                            | Write Enable          | V <sub>SSQ</sub> | Ground for DQs        |
| BS1, BS0                      | Bank Select           | NC               | No Connection         |
| A0-A11                        | Address Inputs        | _                | —                     |

# Input/Output Functional Description

| Symbol                              | Туре             | Polarity         | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------------------|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK                                 | Input            | Positive<br>Edge | The system clock input. All of the SDRAM inputs are sampled on the rising edge of the clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CKE                                 | Input            | Active<br>High   | CKE activates the CLK signal when high and deactivates the CLK signal when low. By deactivating the clock, CKE low initiates the Power Down mode, Suspend mode, or the Self Refresh mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| <u>CS,</u><br>CS0, CS1              | Input            | Active<br>Low    | $\overline{\text{CS}}$ ( $\overline{\text{CS0}}$ , $\overline{\text{CS1}}$ for stacked devices) enables the command decoder when low and disables the command decoder when high. When the command decoder is disabled, new commands are ignored but previous operations continue.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RAS, CAS, WE                        | Input            | Active<br>Low    | When sampled at the positive rising edge of the clock, $\overline{CAS}$ , $\overline{RAS}$ , and $\overline{WE}$ define the operation to be executed by the SDRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| BS1, BS0                            | Input            | —                | Selects which bank is to be active.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| A0 - A11                            | Input            | _                | During a Bank Activate command cycle, A0-A11 defines the row address when sampled at the rising clock edge.<br>During a Read or Write command cycle, A0-A9 defines the column address when sampled at the rising clock edge.<br>A10 is used to invoke auto-precharge operation at the end of the burst read or write cycle. If A10 is high, auto-precharge is selected and BS0, BS1 defines the bank to be precharged. If A10 is low, autoprecharge is disabled.<br>During a Precharge command cycle, A10 is used in conjunction with BS0, BS1 to control which bank(s) to precharge. If A10 is high, all banks will be precharged regardless of the state of BS. If A10 is low, then BS0 and BS1 are used to define which bank to precharge. |
| DQ0-DQ3                             | Input-<br>Output |                  | Data Input/Output pins operate in the same manner as on conventional DRAMs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DQM                                 | Input            | Active<br>High   | The Data Input/Output mask places the DQ buffers in a high impedance state when sampled high. In Read mode, DQM has a latency of two clock cycles and controls the output buffers like an output enable. DQM low turns the output buffers on and DQM high turns them off. In Write mode, DQM has a latency of zero and operates as a word mask by allowing input data to be written if it is low but blocks the write operation if DQM is high.                                                                                                                                                                                                                                                                                               |
| V <sub>DD</sub> , V <sub>SS</sub>   | Supply           |                  | Power and ground for the input buffers and the core logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| V <sub>DDQ</sub> , V <sub>SSQ</sub> | Supply           | —                | Isolated power supply and ground for the output buffers to provide improved noise immunity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



## Ordering Information - Planar Devices (Single CS Pin)

| Part Number        | CAS Latencies | Power Supply | Clock Cycle | Package                | Org. |
|--------------------|---------------|--------------|-------------|------------------------|------|
| IBM0364404CT3B-75A | 3             | 3.3V         | 7.5ns       | 400mil Type II TSOP-54 | x4   |

# Ordering Information - 2 High Stacked Devices (Dual CS Pin)

| Part Number        | CAS Latencies | Power Supply | Clock Cycle | Package                | Org. |
|--------------------|---------------|--------------|-------------|------------------------|------|
| IBM03644B4CT3B-75A | 3             | 3.3V         | 7.5ns       | 400mil Type II TSOJ-54 | x4   |



#### Command Truth Table (See note 1)

|                             |                            | СК                | Έ                |        |        |        |        |     | Bank    |        |         |       |
|-----------------------------|----------------------------|-------------------|------------------|--------|--------|--------|--------|-----|---------|--------|---------|-------|
| Function                    | Device State               | Previous<br>Cycle | Current<br>Cycle | CS     | RAS    | CAS    | WE     | DQM | Selects | A10    | Address | Notes |
| Mode Register Set           | Idle                       | Н                 | Х                | L      | L      | L      | L      | Х   | (       | OP Coo | le      |       |
| Auto (CBR) Refresh          | Idle                       | Н                 | Н                | L      | L      | L      | Н      | Х   | Х       | Х      | Х       |       |
| Entry Self Refresh          | Idle                       | Н                 | L                | L      | L      | L      | Н      | Х   | Х       | Х      | Х       |       |
| Exit Self Refresh           | Idle (Self-<br>Refresh)    | L                 | н                | H<br>L | X<br>H | X<br>H | X<br>H | х   | х       | х      | х       |       |
| Single Bank Precharge       | See Current<br>State Table | Н                 | х                | L      | L      | н      | L      | х   | BS      | L      | x       | 2     |
| Precharge all Banks         | See Current<br>State Table | Н                 | х                | L      | L      | н      | L      | х   | х       | н      | х       |       |
| Bank Activate               | Idle                       | Н                 | Х                | L      | L      | н      | Н      | Х   | BS      | Row    | Address | 2     |
| Write                       | Active                     | Н                 | Х                | L      | Н      | L      | L      | Х   | BS      | L      | Column  | 2     |
| Write with Auto-Precharge   | Active                     | Н                 | Х                | L      | Н      | L      | L      | Х   | BS      | Н      | Column  | 2     |
| Read                        | Active                     | Н                 | Х                | L      | н      | L      | Н      | Х   | BS      | L      | Column  | 2     |
| Read with Auto-Precharge    | Active                     | Н                 | Х                | L      | н      | L      | Н      | Х   | BS      | Н      | Column  | 2     |
| Burst Termination           | Active                     | Н                 | Х                | L      | н      | н      | L      | Х   | Х       | Х      | Х       | 3, 8  |
| No Operation                | Any                        | Н                 | Х                | L      | н      | н      | Н      | Х   | Х       | Х      | Х       |       |
| Device Deselect             | Any                        | Н                 | Х                | Н      | Х      | Х      | Х      | Х   | Х       | Х      | Х       |       |
| Clock Suspend Mode<br>Entry | Active                     | Н                 | L                | х      | х      | х      | х      | Х   | х       | х      | х       | 4     |
| Clock Suspend Mode Exit     | Active                     | L                 | Н                | Х      | Х      | Х      | Х      | Х   | Х       | Х      | Х       |       |
| Data Write/Output Enable    | Active                     | Н                 | Х                | Х      | Х      | Х      | Х      | L   | Х       | Х      | Х       | 5     |
| Data Mask/Output Disable    | Active                     | Н                 | Х                | Х      | Х      | Х      | Х      | Н   | Х       | Х      | Х       | 5     |
| Power Down Mode Entry       | Idle/Active                | Н                 | L                | H<br>L | Х<br>Н | X<br>H | X<br>H | х   | х       | х      | х       | 6, 7  |
|                             | Any (Power                 |                   |                  | H      | x      | X      | X      |     |         |        |         |       |
| Power Down Mode Exit        | Down)                      | L                 | H                | L      | Н      | н      | Н      | Х   | Х       | Х      | Х       | 6, 7  |

1. All of the SDRAM operations are defined by states of  $\overline{CS}$ ,  $\overline{WE}$ ,  $\overline{RAS}$ ,  $\overline{CAS}$ , and DQM at the positive rising edge of the clock.Operation of both decks of a stacked device at the same time is allowed, depending on the operation being performed on the other deck. Refer to the Current State Truth Table.

2. Bank Select (BS0, BS1): BS0, BS1 = 0,0 selects bank 0; BS0, BS1 = 0,1 selects bank 1; BS0, BS1 = 1,0 selects bank 2; BS0, BS1 = 1,1 selects bank 3.

3. During a Burst Write cycle there is a zero clock delay, for a Burst Read cycle the delay is equal to the CAS latency.

4. During normal access mode, CKE is held high and CLK is enabled. When it is low, it freezes the internal clock and extends data Read and Write operations. One clock delay is required for mode entry and exit.

5. The DQM has two functions for the data DQ Read and Write operations. During a Read cycle, when DQM goes high at a clock timing the data outputs are disabled and become high impedance after a two clock delay. DQM also provides a data mask function for Write cycles. When it activates, the Write operation at the clock is prohibited (zero clock latency).

6. All banks must be precharged before entering the Power Down Mode.(If this command is issued during a burst operation, the device state will be Clock Suspend Mode.)The Power Down Mode does not perform any refresh operations, therefore the device can't remain in this mode longer than the Refresh period (t<sub>REF</sub>) of the device. One clock delay is required for mode entry and exit.

7. A No Operation or Device Deselect command is required on the next clock edge following CKE going high.

8. Device state is full page burst operation. Use of this command to terminate other burst length operations is illegal.



# **Absolute Maximum Ratings**

| Symbol           | Parameter                       | Rating                       | Units | Notes |
|------------------|---------------------------------|------------------------------|-------|-------|
| V <sub>DD</sub>  | Power Supply Voltage            | -0.3 to +4.6                 | V     | 1     |
| V <sub>DDQ</sub> | Power Supply Voltage for Output | -0.3 to +4.6                 | V     | 1     |
| V <sub>IN</sub>  | Input Voltage                   | -0.3 to V <sub>DD</sub> +0.3 | V     | 1     |
| V <sub>OUT</sub> | Output Voltage                  | -0.3 to V <sub>DD</sub> +0.3 | V     | 1     |
| T <sub>A</sub>   | Operating Temperature (ambient) | 0 to +70                     | °C    | 1     |
| T <sub>STG</sub> | Storage Temperature             | -55 to +125                  | °C    | 1     |
| PD               | Power Dissipation               | 1.0                          | W     | 1     |
| I <sub>OUT</sub> | Short Circuit Output Current    | 50                           | mA    | 1     |

1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# **Recommended DC Operating Conditions** (T<sub>A</sub> = 0 to 70°C)

| Symbol           | Parameter                 |      | Rating | Units                 | Notes |       |
|------------------|---------------------------|------|--------|-----------------------|-------|-------|
| Symbol           | Falanleter                | Min. | Тур.   | Max.                  | UTINS | NOLES |
| V <sub>DD</sub>  | Supply Voltage            | 3.0  | 3.3    | 3.6                   | V     | 1     |
| V <sub>DDQ</sub> | Supply Voltage for Output | 3.0  | 3.3    | 3.6                   | V     | 1     |
| V <sub>IH</sub>  | Input High Voltage        | 2.0  | _      | V <sub>DD</sub> + 0.3 | V     | 1, 2  |
| VIL              | Input Low Voltage         | -0.3 |        | 0.8                   | V     | 1, 3  |

1. All voltages referenced to V\_SS and V\_SSQ. 2. V\_IH (max) = V\_DD/V\_DDQ + 1.2V for pulse width  $\leq$  5ns.

3.  $V_{IL}$  (min) =  $V_{SS}/V_{SSQ}$  - 1.2V for pulse width  $\leq$  5ns.

## **Capacitance** (T<sub>A</sub> = 25°C, f = 1MHz, V<sub>DD</sub> = $3.3V \pm 0.3V$ )

| Symbol | Parameter                                                                                   | Min. | Тур. | Max. | Units | Notes |  |  |
|--------|---------------------------------------------------------------------------------------------|------|------|------|-------|-------|--|--|
| Cl     | CI Input Capacitance (A0-A11, BS0, BS1, CS, RAS, CAS, WE, CKE, DQM) Input Capacitance (CLK) |      | 2.9  | 3.8  |       |       |  |  |
|        |                                                                                             |      | 3.2  | 3.5  | pF    | 1     |  |  |
| Co     | Output Capacitance (DQ0 - DQ3)                                                              | 4.0  | 5.4  | 6.5  |       |       |  |  |
| 1. Mul | 1. Multiply given planar values by 2 for 2-High stacked device except CS.                   |      |      |      |       |       |  |  |



### DC Electrical Characteristics ( $T_A = 0$ to +70°C, $V_{DD} = 3.3V \pm 0.3V$ )

| Symbol            | Parameter                                                                                            | Min. | Max. | Units | Notes |
|-------------------|------------------------------------------------------------------------------------------------------|------|------|-------|-------|
| I <sub>I(L)</sub> | Input Leakage Current, any input $(0.0V \le V_{IN} \le V_{DD})$ , All Other Pins Not Under Test = 0V | -1   | +1   | μA    | 1     |
| I <sub>O(L)</sub> | Output Leakage Current ( $D_{OUT}$ is disabled, $0.0V \le V_{OUT} \le V_{DDQ}$ )                     | -1   | +1   | μA    | 1     |
| V <sub>OH</sub>   | Output Level (LVTTL)<br>Output "H" Level Voltage ( <sub>IOUT</sub> = -2.0mA)                         | 2.4  | —    | V     |       |
| V <sub>OL</sub>   | Output Level (LVTTL)<br>Output "L" Level Voltage (I <sub>OUT</sub> = +2.0mA)                         | _    | 0.4  | V     |       |

## **Operating, Standby, and Refresh Currents** ( $T_A = 0$ to +70°C, $V_{DD} = 3.3V \pm 0.3V$ )

| Parameter                                      | Symbol             | Test Condition                                                                                                                              | Speed<br>-75A | Units | Notes   |
|------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|---------|
| Operating Current                              | I <sub>CC1</sub>   | 1 bank operation<br>$t_{RC} = t_{RC}(min), t_{CK} = min$<br>Active-Precharge command cycling without burst operation                        | 75            | mA    | 1, 2, 3 |
| Precharge Standby                              | I <sub>CC2P</sub>  | $\label{eq:cke} \begin{split} & CKE \leq V_{IL}(max), \ t_{CK} = min, \\ & \overline{CS} = V_{IH}(min) \end{split}$                         | 1             | mA    | 1       |
| Current in Power Down Mode                     | I <sub>CC2PS</sub> | $\label{eq:cke} \begin{split} & CKE \leq V_{IL}(max), \ t_{CK} = Infinity, \\ & \overline{CS} = V_{IH}(min) \end{split}$                    | 1             | mA    | 1       |
| Precharge Standby<br>Current in Non-Power Down | I <sub>CC2N</sub>  | $\label{eq:cke} \begin{split} & CKE \geq V_{IH}(\text{min}), \ t_{CK} = \text{min}, \\ & \overline{CS} = V_{IH} \ (\text{min}) \end{split}$ | 35            | mA    | 1, 5    |
| Mode                                           | I <sub>CC2NS</sub> | $CKE \ge V_{IH}(min), t_{CK} = Infinity,$                                                                                                   | 5             | mA    | 1, 7    |
| No Operating Current<br>(Active state: 4 bank) | I <sub>CC3N</sub>  | $\label{eq:cke} \begin{split} & CKE \geq V_{IH}(min), \ t_{CK} = min, \\ & \overline{CS} = V_{IH} \ (min) \end{split}$                      | 40            | mA    | 1, 5    |
| (Active state. 4 Dalik)                        | I <sub>CC3P</sub>  | $CKE \le V_{IL}(max), t_{CK} = min$                                                                                                         | 7             | mA    | 1, 6    |
| Operating Current<br>(Burst Mode)              | I <sub>CC4</sub>   | t <sub>CK</sub> = min,<br>Read/ Write command cycling,<br>Multiple banks active, gapless data,BL=4                                          | 120           | mA    | 1, 3, 4 |
| Auto (CBR) Refresh<br>Current                  | I <sub>CC5</sub>   | t <sub>CK</sub> = min, t <sub>RC</sub> = t <sub>RC</sub> (min)<br>CBR command cycling                                                       | 145           | mA    | 1       |
| Self Refresh Current                           | I <sub>CC6</sub>   | $CKE \le 0.2V$                                                                                                                              | 1             | mA    | 1       |

1. Currents given are valid for a single device. The total current for a stacked device depends on the operation being performed on the other deck.

 These parameters depend on the cycle rate and are measured with the cycle determined by the minimum value of t<sub>CK</sub> and t<sub>RC</sub>. Input signals are changed up to three times during t<sub>RC</sub>(min).

3. The specified values are obtained with the output open.

4. Input signals are changed once during  $t_{CK}(min)$ .

5. Input signals are changed once during three clock cycles.

6. Active Standby Current will be higher if Clock Suspend is entered during a burst read cycle (add 1mA per DQ).

7. Input signals are stable.



## AC Characteristics (T<sub>A</sub> = 0 to +70°C, V<sub>DD</sub> = $3.3V \pm 0.3V$ )

- 1. See full specification (19L3264) for power-up requirements.
- 2. The Transition time is measured between  $V_{IH}$  and  $V_{IL}$  (or between  $V_{IL}$  and  $V_{IH}).$
- 3. In addition to meeting the transition rate specification, the clock and CKE must transit between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IL</sub> and V<sub>IH</sub>) in a monotonic manner.
- 4. AC timing tests have V<sub>IL</sub> = 0.8 V and V<sub>IH</sub> = 2.0 V with the timing referenced to the 1.40V crossover point
- 5. AC measurements assume  $t_T = 1.2ns$ .

# **AC Characteristics Diagram**



# **Clock and Clock Enable Parameters**

| Sumbol           | Deremeter                                       | -    | 75A  | Units | Notes |
|------------------|-------------------------------------------------|------|------|-------|-------|
| Symbol           | Parameter                                       | Min. | Max. | Units |       |
| t <sub>CK3</sub> | Clock Cycle Time, $\overline{CAS}$ Latency = 3  | 7.5  | 1000 | ns    |       |
| t <sub>CK2</sub> | Clock Cycle Time, $\overline{CAS}$ Latency = 2  |      | _    | ns    |       |
| t <sub>AC3</sub> | Clock Access Time, $\overline{CAS}$ Latency = 3 | _    | 5.4  | ns    | 1     |
| t <sub>AC2</sub> | Clock Access Time, $\overline{CAS}$ Latency = 2 | _    | _    | ns    | 1     |
| t <sub>CKH</sub> | Clock High Pulse Width                          | 2.5  | _    | ns    |       |
| t <sub>CKL</sub> | Clock Low Pulse Width                           | 2.5  | _    | ns    |       |
| t <sub>CES</sub> | Clock Enable Set-up Time                        | 1.5  | _    | ns    |       |
| t <sub>CEH</sub> | Clock Enable Hold Time                          | 0.8  | _    | ns    |       |
| t <sub>SB</sub>  | Power down mode Entry Time                      | 0    | 7.5  | ns    |       |
| t <sub>T</sub>   | Transition Time (Rise and Fall)                 | 0.5  | 10   | ns    |       |



# **Common Parameters**

| Symbol           | Parameter                           | -    | 75A  | Units | Notes |
|------------------|-------------------------------------|------|------|-------|-------|
| Symbol           | Falameter                           | Min. | Max. |       |       |
| t <sub>CS</sub>  | Command Setup Time                  | 1.5  | —    | ns    |       |
| t <sub>CH</sub>  | Command Hold Time                   | 0.8  | —    | ns    |       |
| t <sub>AS</sub>  | Address and Bank Select Set-up Time | 1.5  | —    | ns    |       |
| t <sub>AH</sub>  | Address and Bank Select Hold Time   | 0.8  | —    | ns    |       |
| t <sub>RCD</sub> | RAS to CAS Delay                    | 20   | —    | ns    | 1     |
| t <sub>RC</sub>  | Bank Cycle Time                     | 67.5 | —    | ns    | 1     |
| t <sub>RAS</sub> | Active Command Period               | 45   | 100K | ns    | 1     |
| t <sub>RP</sub>  | Precharge Time                      | 20   | —    | ns    | 1     |
| t <sub>RRD</sub> | Bank to Bank Delay Time             | 15   | —    | ns    | 1     |
| t <sub>CCD</sub> | CAS to CAS Delay Time               | 1    | _    | CLK   |       |

1. These parameters account for the number of clock cycle and depend on the operating frequency of the clock, as follows: the number of clock cycles = specified value of timing / clock period (count fractions as a whole number).

# Mode Register Set Cycle

| Symbol Parameter |                              | -75A |       | Units | Notes |
|------------------|------------------------------|------|-------|-------|-------|
| Symbol Falameter | Min.                         | Max. | Onits | NOLES |       |
| t <sub>RSC</sub> | Mode Register Set Cycle Time | 2    | —     | CLK   | 1     |

1. These parameters account for the number of clock cycles and depend on the operating frequency of the clock, as follows: the number of clock cycles = specified value of timing / clock period (count fractions as a whole number).



# Read Cycle

| Symbol Parameter | Parameter                       | -    | 75A    | Units | nits Notes |  |
|------------------|---------------------------------|------|--------|-------|------------|--|
|                  | Min.                            | Max. | UTIILS | Notes |            |  |
| t <sub>OH</sub>  | Data Out Hold Time              | 2.7  | _      | ns    | 1          |  |
| t <sub>LZ</sub>  | Data Out to Low Impedance Time  | 0    | —      | ns    |            |  |
| t <sub>HZ</sub>  | Data Out to High Impedance Time | 3    | 5.4    | ns    | 2          |  |
| t <sub>DQZ</sub> | DQM Data Out Disable Latency    | 2    | _      | CLK   |            |  |

1. Data Out Hold Time with no load must meet 1.8ns.

2. Referenced to the time at which the output achieves the open circuit condition, not to output voltage levels.

# **Refresh Cycle**

| Symbol            | Parameter              | -7   | Units |      |
|-------------------|------------------------|------|-------|------|
| Symbol Palameter  |                        | Min. |       | Max. |
| t <sub>REF</sub>  | Refresh Period         | —    | 64    | ms   |
| t <sub>RFC</sub>  | Row Refresh Cycle Time | 75   | —     | ns   |
| t <sub>SREX</sub> | Self Refresh Exit Time | 10   | —     | ns   |

# Write Cycle

| Symbol           | Symbol Parameter        | -75/ | -75A |       |
|------------------|-------------------------|------|------|-------|
| Symbol           |                         | Min. | Max. | Units |
| t <sub>DS</sub>  | Data In Set-up Time     | 1.5  | —    | ns    |
| t <sub>DH</sub>  | Data In Hold Time       | 0.8  | —    | ns    |
| t <sub>DPL</sub> | Data input to Precharge | 2    | —    | CLK   |
| t <sub>DAL</sub> | Data input to Activate  | 5    | _    | CLK   |
| t <sub>DQW</sub> | DQM Write Mask Latency  | 0    | —    | CLK   |



# **Clock Frequency and Latency**

| Symbol           | Parameter                | -75A | Units |
|------------------|--------------------------|------|-------|
| fск              | Clock Frequency          | 133  | MHz   |
| t <sub>CK</sub>  | Clock Cycle Time         | 7.5  | ns    |
| t <sub>AA</sub>  | CAS Latency              | 3    | CLK   |
| t <sub>RP</sub>  | Precharge Time           | 3    | CLK   |
| t <sub>RCD</sub> | RAS to CAS Delay         | 3    | CLK   |
| t <sub>RC</sub>  | Bank Cycle Time          | 9    | CLK   |
| t <sub>RAS</sub> | Minimum Bank Active Time | 6    | CLK   |
| t <sub>DPL</sub> | Data In to Precharge     | 2    | CLK   |
| t <sub>DAL</sub> | Data In to Active        | 5    | CLK   |
| t <sub>RRD</sub> | Bank to Bank Delay Time  | 2    | CLK   |
| t <sub>CCD</sub> | CAS to CAS Delay Time    | 1    | CLK   |
| t <sub>WL</sub>  | Write Latency            | 0    | CLK   |
| t <sub>DQW</sub> | DQM Write Mask Latency   | 0    | CLK   |
| t <sub>DQZ</sub> | DQM Data Disable Latency | 2    | CLK   |
| t <sub>CSL</sub> | Clock Suspend Latency    | 1    | CLK   |













# Discontinued (8/99 - last order; 12/99 - last ship)



# **Revision Log**

| Revision | Contents of Modification                                         |
|----------|------------------------------------------------------------------|
| 1/14/99  | Initial release.                                                 |
| 3/1/99   | Remove - 75D, 64Mb Rev C, and 256Mb Rev A.                       |
| 3/21/99  | Change t <sub>RP</sub> t <sub>RCD</sub> for -75A (22.5 to 20ns). |
| 7/99     | Removed Preliminary.                                             |



© International Business Machines Corp.1999

Printed in the United States of America All rights reserved

IBM and the IBM logo are registered trademarks of the IBM Corporation.

This document may contain preliminary information and is subject to change by IBM without notice. IBM assumes no responsibility or liability for any use of the information contained herein. Nothing in this document shall operate as an express or implied license or indemnity under the intellectual property rights of IBM or third parties. The products described in this document are not intended for use in implantation or other direct life support applications where malfunction may result in direct physical harm or injury to persons. NO WARRANTIES OF ANY KIND, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, ARE OFFERED IN THIS DOCUMENT.

For more information contact your IBM Microelectronics sales representative or visit us on World Wide Web at http://www.chips.ibm.com

IBM Microelectronics manufacturing is ISO 9000 compliant.