# MV95101 # 30/50MHz TRIPLE 8-BIT CMOS VIDEO DAC The GPS CMOS MV95101 is a triple 8-bit video DAC designed for use in high performance, high resolution colour graphics applications. The device uses video control inputs (BLANK, SYNC and REF WHITE) to provide the MV95101 with the video pedestal levels required to generate RS-343A compatible video signals into a doubly-terminated $75\Omega$ load, or alternatively to produce RS-170 video signals across a singly-terminated $75\Omega$ load. Data and control inputs are fully pipelined to maintain synchronisation between the DAC outputs. The full scale output current is defined by a 1.2V reference and a single resistor. The reference voltage is included on-chip in the MV95101, but may be supplied externally if required (see Fig. 2). Differential and integral linearity errors of the D-A Differential and integral linearity errors of the D-A converters are guaranteed to be a maximum of $\pm 1LSB$ over the full operating temperature range. #### **FEATURES** - 30/50MHz Pipeline Operation - Triple 8-Bit D-A Converters - ± 1LSB Differential Linearity Error - ± 1LSB Integral Linearity Error - Guaranteed Monotonic - RS-343A/RS-170 Compatible Levels - Drives Doubly-Terminated 75Ω Load - Single 5V Power Supply - Typical Power Dissipation 500mW - MV95101 Direct Replacement for Bt101 - On-Chip Reference Available # **APPLICATIONS** - High Resolution Colour Graphics - CAE/CAD/CAM Applications - Image Processing - Video Reconstruction - Instrumentation #### ORDERING INFORMATION MV95101-3 C DP (Commercial - Plastic DIL package) MV95101-3 C HP (Commercial - Plastic J-lead package) MV95101-5 C DP (Commercial - Plastic DIL package) MV95101-5 C HP (Commercial - Plastic J-lead package) #### ABSOLUTE MAXIMUM RATINGS (Referenced to AGND) DC supply voltage, $V_{AA}$ -0.3V to +7V Digital input voltage -0.3V to $V_{AA}$ + 0.3V Analog output short circuit duration Ambient operating temperature Storage temperature range -0.3V to +7V Fig.1 Pin connections (not to scale) - top view. Fig.2 Functional block diagram of MV95101 # **RECOMMENDED OPERATING CONDITIONS** | | | Value | | | 81 m 24 | Conditions | |------------------------------------------|------------------|-------|------|------|-------------------|--------------------------------------| | Parameter | Symbol | Min. | Тур. | Max. | - Unit Conditions | | | Supply voltage | VAA | 4.75 | 5.00 | 5.25 | ٧ | | | Ambient operating temperature | T <sub>amb</sub> | 0 | | + 70 | ۰c | | | Output load | RL | | 37.5 | | Ω | ۱ | | Reference voltage (internal or external) | V <sub>REF</sub> | 1.14 | 1.20 | 1.26 | V | For RS-343A compatible output levels | | FS ADJUST resistor | R <sub>SET</sub> | | 542 | | Ω | J | # THERMAL CHARACTERISTICS Thermal resistance, chip-to-case $\theta_{\rm jc}$ 12 17 °C/W Thermal resistance, chip-to-ambient $\theta_{\rm jA}$ 45 50 °C/W # **ELECTRICAL CHARACTERISTICS** Test conditions (unless otherwise stated): As specified in Recommended Operating Conditions DC CHARACTERISTICS | Bassasatas | 0 | | Value | | | | | |----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------|-------------------------------------|-----------------------------------------|----------------------------|-------------------------|--| | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | | | Resolution (each DAC) | | 8 | | | Bits | | | | Accuracy (each DAC) Integral linearity error Differential linearity error Grey scale error Monotonicity | INL<br>DNL | | ± 0.3<br>± 0.3<br>± 1<br>Guaranteed | ±1<br>±1<br>±5 | LSB<br>LSB<br>% grey scale | | | | Digital Inputs Input high voltage Input low voltage Input high current Input low current | VIH<br>VIL<br>IIH<br>IIL | 3.0<br>AGND-0.3 | | V <sub>AA</sub> + 0.3<br>1.2<br>1<br>-1 | ∨<br>∨<br>μA<br>μA | Binary coding | | | Analog Outputs Grey scale current range | | 15 | 255 | 20 | mA<br>LSB | | | | Output currents White level relative to blank level | | 17.69 | 19.06<br>276 | 20.40 | mA<br>LSB | ) | | | White level relative to black level | | 16.74 | 17.62<br>255 | 18.50 | mA<br>LSB | | | | Black level relative to blank level | | 0.95 | 1.44 | 1.90 | mA<br>LSB | RS-343A | | | Blank level on IOR, IOB | | 0 | 5<br>0 | 50 | μA<br>LSB | > tolerances<br>assumed | | | Blank level on IOG | | 6.29 | 7. <b>6</b> 2 | . 8.96 | mA<br>LSB | | | | Sync level on IOG | | 0 | 5 | 50 | μA<br>LSB | IJ | | | LSB size DAC to DAC matching Output compliance | LSB | -0.5 | 69.1<br>2 | +1.4 | μA<br>%<br>V | | | | External V <sub>REF</sub> input current Internal reference voltage Internal V <sub>REF</sub> temperature coefficient | V <sub>OC</sub><br>I <sub>REF</sub><br>V <sub>REF</sub> | 1.14 | 1.20<br>40 | 10<br>1.26 | μA<br>V<br>ppm/°C | | | # **AC CHARACTERISTICS** | | | MV95101-5 | | | MV95101-3 | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------|----------------------|------|------------------|----------------------|------|--------------------------------|--------------------------------------------| | Parameter Parame | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | Conditions | | Max clock rate | f <sub>max</sub> | 50 | | | 30 | | | MHz | | | Data and control setup time<br>Data and control hold time | t <sub>SU</sub><br>t <sub>H</sub> | 6<br>2 | | | 8<br>2 | | | ns<br>ns | | | Clock cycle time<br>Clock pulse width high time<br>Clock pulse width low time | t <sub>CYC</sub> t <sub>CLKH</sub> t <sub>CLKL</sub> | 20<br>8<br>8 | | | 33.3<br>10<br>10 | | | ns<br>ns<br>ns | | | Analog output delay<br>Analog output rise/fall time<br>Analog output settling time<br>Glitch impulse<br>Analog output skew | t <sub>DLY</sub><br>t <sub>VRF</sub><br>t <sub>S</sub> | | 10<br>12<br>100<br>0 | 8 | | 10<br>15<br>100<br>0 | 9 | ns<br>ns<br>ns<br>pV-sec<br>ns | | | Pipeline delay | | 1 | 1 | 1 | 1 | 1 | 1 | Clock | | | V <sub>AA</sub> supply current | I <sub>AA</sub> | | 120 | 175 | | 100 | 140 | mA | At f <sub>max</sub> , V <sub>AA</sub> = 5V | #### CIRCUIT DESCRIPTION As shown in Fig. 2, the MV95101 contains three 8-bit D-A converters, input latches, and a loop amplifier. On the rising edge of each clock cycle (see Fig. 4), 24 bits of colour information (R<sub>0</sub>-R<sub>7</sub>, G<sub>0</sub>-G<sub>7</sub>, and B<sub>0</sub>-B<sub>7</sub>) are latched into the device and presented to the three 8-bit D-A converters. The REF WHITE input, also latched on the rising edge of each clock cycle, and will force the inputs of each D-A converter to \$FF. SYNC and BLANK are latched on the rising edge of the clock to maintain synchronisation with the colour data. These inputs add appropriately weighted currents to the analog outputs, producing the specific output levels required for video applications as shown in Fig. 3. Table 1 details how the SYNC, BLANK and REF WHITE inputs modify the output levels. The $I_{\rm SYNC}$ current output is typically connected directly to the IOG output and is used to encode sync information onto the IOG output. If $I_{\rm SYNC}$ is not connected to the IOG output, sync information will not be encoded on the green channel, and the IOR, IOG and IOB outputs will have the same full scale output current. Full Scale output current is set by an external resistor ( $R_{SET}$ ) between the FS ADJUST pin and AGND. $R_{SET}$ has a typical value of 542 $\Omega$ for generation of RS-343A video into a 37.5 $\Omega$ load. The MV95101 may be used in applications where an external 1.2V (typical) reference is provided, in which case the external reference should be temperature compensated and provide a low impedance output. The D-A converters on the MV95101 use a segmented architecture in which bit currents are routed to either the output or AGND by a sophisticated decoding scheme. This architecture eliminates the need for precision component ratios and greatly reduces the switching transients associated with turning current sources on or off. Monotonicity and low glitch energy are guaranteed by using identical current sources and current steering their outputs. An on-chip operational amplifer stabilizes the full scale output current against temperature and power supply variations. The analog outputs of the MV95101 are capable of directly driving a 37.5 $\Omega$ load, such as a doubly terminated 75 $\Omega$ co-axial cable or interpolation filters. Fig.3 Composite video output waveform | 26.68 | 19.06 | 4 | | 1 | | |-------------|----------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00.00 | | 1 | 1 | 1 | \$XX | | 26.68 | 19.06 | 0 | 1 | 1 | \$FF | | Data + 9.06 | Data + 1.44 | 0 | 1 | 1 | Data | | Data + 1.44 | Data + 1.44 | 0 | 0 | 1 | Data | | 9.06 | 1.44 | 0 | 1 | 1 | \$00 | | 1.44 | 1.44 | 0 | 0 | 1 | \$00 | | 7.62 | 0 | × | 1 | 0 | \$XX | | 0 | 0 | × | 0 | 0 | \$XX | | | Data + 9.06<br>Data + 1.44<br>9.06<br>1.44<br>7.62 | Data + 9.06<br>Data + 1.44<br>9.06<br>1.44<br>7.62<br>Data + 1.44<br>1.44<br>1.44<br>0 | Data + 9.06 Data + 1.44 0 Data + 1.44 0 9.06 1.44 0 1.44 0 7.62 0 X | Data + 9.06 Data + 1.44 0 1 Data + 1.44 0 0 9.06 1.44 0 1 1.44 1.44 0 0 7.62 0 X 1 | Data + 9.06 Data + 1.44 0 1 1 Data + 1.44 0 0 1 9.06 1.44 0 1 1 1.44 1.44 0 0 1 7.62 0 X 1 0 | NOTE: Typical with full scale IOG = 26.68mA, R<sub>SET</sub> = 542Ω, V<sub>REF</sub> = 1.2V, I<sub>SYNC</sub> connected to IOG Table 1 Video output truth table # **PIN DESCRIPTIONS** | Pin name | Description | |----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BLANK | Composite blank control input. A logic '0' forces the IOR, IOG and IOB outputs to the blanking level, as illustrated in Table 1. It is latched on the rising edge of CLOCK. When BLANK is a logic zero, the R <sub>0</sub> -R <sub>7</sub> , G <sub>0</sub> -G <sub>7</sub> , B <sub>0</sub> -B <sub>7</sub> , and REF WHITE inputs are ignored. | | SYNC | Composite sync control input. A logic '0' on this input switches off a 40 IRE current source on the I <sub>SYNC</sub> output. SYNC does not override any other control or data input, as shown in Table 1; therefore it should be asserted only during the blanking interval. It is latched on the rising edge of CLOCK. | | REF WHITE | Reference white control input. A logic '1' on this input forces the IOR, IOG, and IOB outputs to the white level, regardless of the $R_0$ - $R_7$ , $G_0$ - $G_7$ and $B_0$ - $B_7$ inputs. It is latched on the rising edge of CLOCK. See Table 1. | | R <sub>0</sub> -R <sub>7</sub><br>G <sub>0</sub> -G <sub>7</sub><br>B <sub>0</sub> -B <sub>7</sub> | Red, Green, and Blue data inputs. $R_0$ , $G_0$ , and $B_0$ are the least significant data bits. They are latched on the rising edge of CLOCK. Coding is binary. Unused inputs should be connected to either the regular PCB power or ground plane. | | CLOCK | Clock input. The rising edge of CLOCK latches the R <sub>0</sub> -R <sub>7</sub> , G <sub>0</sub> -G <sub>7</sub> , B <sub>0</sub> -B <sub>7</sub> SYNC, BLANK, and REF WHITE inputs. It is typically the pixel clock rate of the video system. It is recommended that the CLOCK input be driven by a dedicated CMOS buffer. | | IOR, IOG,<br>IOB | Red, Green and Blue current outputs. These high impedance current sources are capable of directly driving a doubly terminated 75Ω co-axial cable. All outputs, whether used or not, should have the same output load. (Note: A DC path to ground must be maintained) | | I <sub>SYNC</sub> | Sync current output. Typically this current output is directly wired to the IOG output, and enables sync information to be encoded onto the green channel. A logic '0' on the $\overline{\text{SYNC}}$ input results in no current being output onto this pin, while a logic '1' results in the following current being output: $I_{\text{SYNC}} \text{ (mA)} = 3468 \times \frac{V_{\text{REF}} \text{ (V)}}{R_{\text{SET}} \text{ (\Omega)}} \equiv 111 \text{ LSBs}$ | | | If sync information is not required on the green channel, this output may be connected to $V_{AA}$ and the SYNC input tied high, causing the $I_{SYNC}$ current source to be turned off, reducing the power consumption. | | FS ADJUST | Full scale adjust control. A resistor (R <sub>SET</sub> ) connected between this pin and AGND controls the magnitude of the full video signal (Fig. 3). The current flowing in the R <sub>SET</sub> resistor is equal to 32 LSBs. Note that the IRE relationships in Fig. 3 are maintained, regardless of the full scale output current. The relationship between R <sub>SET</sub> and the full scale current on IOG (assuming I <sub>SYNC</sub> is connected to IOG) is: | | | $IOG (mA) = 12082 \times \frac{V_{REF} (V)}{R_{SET} (\Omega)} = 387 LSBs$ | | | The full scale output current on IOR and IOB for a given R <sub>SET</sub> is defined as: V <sub>RFF</sub> (V) | | | IOR, IOB (mA) = $8624 \times \frac{V_{REF}(V)}{R_{SET}(\Omega)} = 276 \text{ LSBs}$ | | СОМР | Compensation pin. This pin provides compensation for the internal loop amplifier. A $0.01\mu F$ ceramic capacitor must be connected between this pin and the nearest $V_{AA}$ pin. Connecting the capacitor to $V_{AA}$ rather than to AGND provides the highest possible power supply noise rejection. | | V <sub>REF</sub> | Voltage reference output. The output from an internal reference circuit, providing 1.2V (typical) reference. A $0.1\mu\text{F}$ ceramic capacitor must be used to decouple this output to $V_{AA}$ . ( $V_{REF}$ can also be used as a reference voltage input. See fig.5) | | AGND | Analog ground. All AGND pins must be connected. | | VAA | Analog power. All V <sub>AA</sub> pins must be connected. | #### **APPLICATION NOTES** ### RS-343A and RS-170 Video Generation For the generation of RS-343A compatible video levels it is recommended that a doubly terminated 75 $\Omega$ load be used with an R<sub>SET</sub> resistor value of approximately 542 $\Omega$ . Similarly for the generation of RS-170-compatible video, it is recommended that a singly terminated $75\Omega$ load be used with an R<sub>SET</sub> value of about $774\Omega$ . If the MV95101 is not driving a large capacitive load, there will be negligible difference in video quality between doubly terminated $75\Omega$ and singly terminated $75\Omega$ loads. If driving a large capacitive load (load RC>1/20 $\pi f_C$ ) it is recommended that an output buffer with an unloaded gain>2 be used to drive a doubly terminated 75 $\Omega$ load. #### **COMP Resistor** To optimise the settling time of the MV95101, a resistor may be added in series between the COMP capacitor and COMP pin. The series resistor damps inductive ringing on COMP, thus improving settling time. Non-Video Applications The MV95101 may be used in non-video applications by disabling the video specific control inputs. REF WHITE should be a logic '0' while BLANK and SYNC should be a logic '1'. I<sub>SYNC</sub> should be connected to V<sub>AA</sub> or AGND. All three outputs will have the same full scale output current. The relationship between $R_{\text{SET}}$ and full scale output current ( $I_{\text{out}}$ ) in this configuration is as follows: $$I_{out}$$ (mA) = 7968 × $\frac{V_{REF}$ (V) $}{R_{SET}$ ( $\Omega$ ) = 255 LSBs Note that 1 LSB = $$\frac{V_{REF} (V)}{32 \times R_{SET} (\Omega)}$$ With the data inputs at \$00, there is a DC offset current $(I_{min})$ defined as follows: $$I_{min}$$ (mA) = 656 × $\frac{V_{REF} (V)}{R_{SET} (\Omega)}$ = 21 LSBs Therefore, the total full scale output current will be $I_{\text{out}} + I_{\text{min}}$ . The REF WHITE input may optionally be used as a 'force to full scale' control. Fig.4 Input/output timing #### **NOTES** - Output delay, t<sub>DLY</sub>, measured from the 50% point of the rising edge of CLOCK to the 50% point of full scale transition. - 2. Settling time, t<sub>s</sub>, measured from the 50% point of full scale transition to the output remaining within ±1 LSB. - 3. Output rise/fall time, type, measured between the 10% and 90% points of full scale transition. #### PCB LAYOUT CONSIDERATIONS To obtain the optimum performance from the MV95101 great care must be taken in the PCB layout to ensure low noise power and ground lines. This can be achieved by shielding the digital inputs and providing good decoupling. #### **Power and Ground Planes** The MV95101 and its associated circuitry should have its own separate power/ground planes, which should be connected at a single point through a ferrite bead. It is important that the regular PCB power and ground planes do not overlay portions of the analog power or ground planes to minimise plane-to-plane noise coupling. #### **Digital Signal Interconnect** The digital signal lines to the MV95101 should be isolated as much as possible from the analog circuitry. Due to the high clock rates used, the clock lines to the MV95101 should be as short as possible to minimise noise pickup. Any pull-up resistors used on the digital inputs should be connected to the regular PCB power plane, not to the analog power plane. #### Supply Decoupling Noise on the analog power plane will be further reduced by the use of multiple decoupling capacitors (See figure 5.) Optimum performance is obtained with 0.1µF chip ceramic capacitors placed as close as possible to the VAA pins, with the shortest leads possible to reduce lead inductance. It should be noted that while the loop amplifier circuitry of the MV95101 will reject power supply noise, this rejection decreases with frequency. Any high frequency noise on the regular supply (such as produced by a switch mode power supplies) must be adequately suppressed, else the designer should consider using a three terminal regulator to supply the analog power plane. # **Analog Signal Interconnect** For optimum performance the analog output connectors and source termination resistors should be as close as possible to the MV95101 to minimise noise pickup and reflections due to impedance mismatch. The video output signals should overlay the ground plane and not the analog power plane, to maximise the high frequency power supply rejection. Fig.5 MV95101 Typical Connections ### **PACKAGE DETAILS** Dimensions are shown thus: mm (in). For further package information please contact your local Customer Service Centre. # **GEC PLESSEY** #### **SEMICONDUCTORS** #### **HEADQUARTERS OPERATIONS** #### **GEC PLESSEY SEMICONDUCTORS** Cheney Manor, Swindon, Wiltshire SN2 2QW, United Kingdom. Tel: (0793) 518000 Tx: 449637. Fax: (0793) 518411 #### GEC PLESSEY SEMICONDUCTORS Sequoia Research Park, 1500 Green Hills Road, Scotts Valley, California 95066, United States of America. Tel: (408) 438 2900 ITT Telex: 4940840 Fax: (408) 438 5576 #### **CUSTOMER SERVICE CENTRES** - FRANCE & BENELUX Les Ulis Cedex Tel: (6) 446-23-45 Tx: 602858 Fax: (6) 446-06-07 - GERMANY Munich Tel: (089) 3609 06-0 Tx: 523980 Fax: (089) 3609 06-55 - ITALY Milan Tel: (02) 33001044/45 Tx: 331347 Fax: (2) 316904 - NORTH AMERICA Scotts Valley, USA Tel: (408) 438 2900 ITT Tx: 4940840 Fax: (408) 438 7023 - SOUTH EAST ASIA Singapore Tel: 2919291 Fax: 2916455 - UNITED KINGDOM & SCANDINAVIA Swindon Tel: (0793) 518510 Tx: 444410 Fax: (0793) 518582 These are supported by Agents and Distributors in major countries world-wide. © GEC Plessey Semiconductors 1990 Publication No. PS2420 November 1990 This publication is issued to provide outline information only which (unless agreed by the Company in writing) may not be used, applied or reproduced for any purpose or form part of any order or contract or be regarded as a representation relating to the products or services concerned. The Company reserves the right to alter without notice the specification, design, price or conditions of supply of any product or service. oarkos V \_ R