. INC. I C T INC # PEEL<sup>™</sup>20CG10-25 T-46-19-07 ## **CMOS Programmable Electrically Erasable Logic Device** #### **Features** - Advanced CMOS EEPROM Technology - High Performance, Low Power Consumption - tpp = 25ns, fmax= 33.3MHz - 67mA at 25MHz - **■** EE Reprogrammability - Low risk reprogrammable inventory - Superior programming and functional yield - Erases and programs in seconds - Development and Programming Support - Third-party software and programmers - ICT PEEL Development System and Software - Architectural Flexibility - 92 product term X 44 input AND array - Up to 22 inputs and 10 outputs - Independently programmable 12-configuration I/O macrocells - Synchronous preset, asynchronous clear - Independently programmable output enables - Application Versatility - Replaces random SSI/MSI logic - Emulates 24-pin bipolar PAL devices - Convert 24-pin PAL and EPLD designs with ICT software - Superset compatible with the CMOS PALC20G10A ### **General Description** The ICT PEEL20CG10-25 is a CMOS Programmable Electrically Erasable Logic Device that provides a high-performance, low-power, reprogrammable, and architecturally enhanced alternative to conventional programmable logic devices (PLDs). Designed in advanced CMOS EEPROM technology, the PEEL20CG10-25 rivals speed parameters of comparable bipolar PLDs while dramatically improving power consumption. EE reprogrammability allows for cost effective plastic packaging, low risk inventory, reduced development and retrofit costs, and enhanced testability to ensure 100% field programmability and function. The PEEL20CG10-25's flexible architecture and ICT's JEDEC file translator allows the PEEL20CG10 to replace bipolar 24-pin PAL devices without the need to rework the existing design. Applications for the PEEL20CG10-25 include: replacement of random SSI/MSI logic circuitry; emulation of 24-pin bipolar PAL devices; and user customized sequential and combinatorial functions such as counters, shift registers, state machines, address decoders, multiplexers, etc. Development and programming support for the PEEL20CG10-25 is provided by ICT and third-party manufacturers. I C T INC ## PEEL<sup>™</sup>20CG10-25 **Function Description** The PEEL20CG10 implements logic functions as sum-of-products expressions in a programmable-AND/fixed-OR logic array. User-defined functions are created by programming the connections of input signals into the array. User-configurable output structures in the form of I/O macrocells further increase logic flexibility. #### **Architecture Overview** The PEEL20CG10 architecture is illustrated in the block diagram of figure 2. Twelve dedicated inputs and 10 I/Os provide up to 22 inputs and 10 outputs for creation of logic functions. At the core of the device is a programmable electrically-erasable AND array which drives a fixed OR array. With this structure the PEEL20CG10 can implement up to 10 sumof-products logic expressions. Associated with each of the 10 OR functions is an I/O macrocell which can be independently programmed to one of 12 different configurations. The programmable macrocells allow each I/O to create sequential or combinatorial logic functions of active-high or active-low polarity, while providing three different feedback paths into the AND array. #### AND/OR Logic Array The programmable AND array of the PEEL20CG10 (shown in figure 3) is formed by input lines intersecting product terms. The input lines and product terms are used as follows: #### 44 Input Lines: 24 input lines carry the true and complement of the signals applied to the 12 input pins 20 additional lines carry the true and complement values of feedback or input signals from the 10 I/Os #### 92 product terms: 80 product terms (8 per I/O) 10 output enable terms (one for each I/O) 1 global synchronous present term 1 global asynchronous clear term At each input-line/product-term intersection there is an EEPROM memory cell which determines whether or not there is a logical connection at that intersection. Each product term is essentially a 44-input AND gate. A product term which is connected to both the true and complement of an input signal will always be FALSE and thus will not effect the OR function that it drives. When all the connections on a product term are opened, a don't care state exists and that term will always be TRUE. When programming the PEEL20CG10, the device programmer first performs a bulk erase to remove the previous pattern. The erase cycle opens every logical connection in the array. The device is configured to perform the user-defined function by programming selected connections in the AND array. (Note that PEEL device programmers automatically program the connections on unused product terms so that they will have no effect on the output function) #### Programmable I/O Macrocell The unique twelve-configuration output macrocell provides complete control over the architecture of each output. The ability to configure each output independently permits users to tailor the configuration of the PEEL20CG10 to the precise requirements of their designs. #### Macrocell Architecture Each I/O macrocell, as shown in figure 4, consists of a D-type flip-flop and two signal-select multiplexers. The configuration of each macrocell is determined by the four EEPROM bits controlling these multiplexers. These bits determine: output polarity; output type (registered or non-registered); and input/feedback path (bi-directional VO, combinatorial feedback, or register feedback). Table 1 shows the bit settings for each of the twelve macrocell configurations. Equivalent circuits for the twelve macrocell configurations are illustrated in figure 5. In addition to emulating the four PAL-type output structures (configurations 3, 4, 9, and 10) the macrocell provides eight configurations that are unavailable in any PAL device. #### **Output Type** The signal from the OR array can be fed directly to the output pin or latched in the D-type flip-flop (registered function). The D-type flip-flop latches data on the rising edge of the clock and is controlled by the global preset and clear terms. When the synchronous preset term is satisfied, the Q output of the register will be set HIGH at the next rising edge of the clock input. Satisfying the asynchronous clear term will set Q LOW, regardless of the clock state. If both terms are satisfied simultaneously, the clear will override the preset. INC , INC. **Output Polarity** Each macrocell can be configured to implement active-high or active-low logic. Programmable polarity eliminates the need for external inverters. #### **Output Enable** The output of each I/O macrocell can be enabled or disabled under the control of its associated programmable output enable product term. When the logical conditions programmed on the output enable term are satisfied, the output signal is propagated to the I/O pin. Otherwise, the output buffer is driven into the high-impedance state. Under the control of the output enable term, the I/O pin can function as a dedicated input, a dedicated output, or a bi-directional I/O. Opening every connection on the output enable term will permanently enable the output buffer and yield a dedicated output. Conversely, if every connection is intact, the enable term will always be logically false and the I/O will function as a dedicated input. #### Input/Feedback Select The PEEL20CG10 macrocell also provides control over the feedback path. The input/feedback signal associated with each I/O macrocell may be obtained from three different locations: from the I/O pin (bi-directional I/O); directly from the Q output of the flip-flop (registered feedback); or directly from the OR gate (combinatorial feedback). T-46-19-07 #### Bi-directional I/O The input/feedback signal is taken from the I/O pin when using the pin as a dedicated input or as a bi-directional I/O. (Note that it is possible to create a registered output function with bi-directional I/O.) #### Combinatorial Feedback The signal-select multiplexer gives the macrocell the ability to feedback the output directly from the OR gate, regardless of whether the output function is registered or combinatorial. This feature allows the creation of asynchronous latches, even when the output must be disabled. (Refer to configurations 5, 6, 7, and 8 in figure 5.) #### Registered Feedback Feedback also can be taken from the register, regardless of whether the output function is to be combinatorial or registered. When implementing configurations 11 and 12 in figure 5, the register can be used for internal latching of data while leaving the external output free for combinatorial functions. #### **Design Security** The PEEL20CG10 provides a special EEPROM security bit that prevents unauthorized reading or copying of designs programmed into the device. The security bit is set by the PLD programmer, either at the conclusion of the programming cycle or as a separate step, after the device has been programmed. Once the security bit is set it is impossible to verify (read) or program the PEEL until the entire device has first been erased with the bulkerase function. I C T INC PEEL<sup>™</sup>20CG10-25 T-46-19-07 Figure 5. Equivalent Circuits for the Twelve Configurations of the PEEL20CG10 I/O Macrocell. | Configuration | | Input/Feedback Select | Output Select | | | |---------------|---------|-----------------------------------------|---------------|-------------|--| | # | ABCD | <b>1</b> | | | | | 1 | 0 0 1 0 | Bi-Directional I/O | Register | Active Low | | | 2 | 1 0 1 0 | H | | Active High | | | 3 | 0 1 0 0 | * · · · · · · · · · · · · · · · · · · · | Combinatorial | Active Low | | | 4 | 1 1 0 0 | H | • | Active High | | | 5 | 0 0 1 1 | Combinatorial Feedback | Register | Active Low | | | 6 | 1 0 1 1 | | • | Active High | | | 7 | 0111 | н | Combinatorial | Active Low | | | 8 | 1111 | - | 4 | Active High | | | 9 | 0000 | Register Feedback | Register | Active Low | | | 10 | 1 0 0 0 | N | | Active High | | | 11 | 0 1 1 0 | | Combinatorial | Active Low | | | 12 | 1 1 1 0 | м | - | Active High | | Table 1. PEEL20CG10 Macrocell Configuration Bits ### I C T INC # PEEL<sup>™</sup>20CG10-25 ## **Absolute Maximum Ratings** Exposure to absolute maximum ratings over extended periods of time may affect device reliability. Exceeding absolute maximum ratings may cause permanent damage | Symbol | Parameter | Conditions | Rating | Unit | |--------|-----------------------------------------|------------------------------|--------------------|------| | Vcc | Supply Voltage | Relative to GND | - 0.5 to + 7.0 | V | | Vı, Vo | Voltage Applied to Any Pin <sup>6</sup> | Relative to GND <sup>1</sup> | - 0.5 to Vcc + 0.6 | V | | lo | Output Current | Per pin (lot, loh) | ± 25 | mA | | Tst | Storage Temperature | | - 65 to+150 | ·c | | TLT | Lead Temperature | Soldering 10 seconds | + 300 | ·c | ## Operating Ranges<sup>2</sup> T-46-19-07 | Symbol | Parameter | Conditions | Min | Max | Unit | |--------|---------------------|------------|------|------|------| | Vcc | Supply Voltage | Commercial | 4.75 | 5.25 | v | | | | Industrial | 4.5 | + 70 | V | | TA | Ambient Temperature | Commercial | 0 | + 70 | ·c | | | | Industrial | - 40 | + 85 | ·c | | TR | Clock Rise Time | See note 4 | | 250 | ns | | TF | Clock Fall Time | See note 4 | | 250 | ns | | TRVCC | Vcc Rise Time | See note 4 | | 250 | ms | ## D.C. Electrical Characteristics Over the operating range | Symbol | Parameter | Conditions | Min | Max | Unit | |--------|------------------------------|---------------------------------------------------------------------|-----------|-----------|------| | Vон | Output HIGH Voltage - TTL | Vcc = Min, IoH = -4.0mA | 2.4 | _ | V | | Vонс | Output HIGH Voltage-CMOS | Vcc = Min, IoH = -10μA | Vcc - 0.1 | | ٧ | | VoL | Output LOW Voltage - TTL | Vcc = Min, loL = 8mA | | 0.5 | V | | Volc | Output LOW Voltage-CMOS | Vcc = Min, loL = 10μA | | 0.1 | ٧ | | VIH | Input HIGH Level | | 2.0 | Vcc + 0.3 | ٧ | | VIL | Input LOW Level | | - 0.3 | 0.8 | ٧ | | hL | Input Leakage Current | Vcc = Max, GND ≤ Vin ≤ Vcc | | ±10 | μА | | loz | Output Leakage Current | VO = High-Z, GND ≤ Vo≤ Vcc | | ±10 | μА | | Isc | Output Short Circuit Current | Vcc=5V, Vo=0.5V <sup>10</sup> , T <sub>A</sub> = 25°C | - 30 | -90 | mA | | lcc | Vcc Current | VIN = 0V or 3V <sup>5,11</sup><br>f = 25MHz<br>All outputs disabled | | 67 | mA | | CIN 8 | Input Capacitance | T <sub>A</sub> = 25°C, V <sub>CC</sub> = 5.0V | | 6 | pF | | Cout 8 | Output Capacitance | — @ f = 1MHz | | 12 | pF | .INC. ### I C T INC ## PEEL<sup>™</sup>20CG10-25 ### A.C. Electrical Characteristics Over the Operating Range 9.12 T-46-19-07 | Symbol | Parameter | | 20CG10-25 | | |-------------------|---------------------------------------------------------------------------------|------|-----------|-----| | | | | Мах | | | tpD | Input <sup>6</sup> or feedback to non-registered output | | 25 | ns | | toe | Input <sup>6</sup> to output enable <sup>7</sup> | | 25 | ns | | top | Input <sup>6</sup> to output disable <sup>7</sup> | | 25 | ns | | tco1 | Clock to output | | 15 | ns | | tco2 | Clock to combinatorial output delay via internal registered feedback | | 35 | ns | | tsc | Input <sup>6</sup> or feedback setup to clock | 15 | | ns | | thc | Input <sup>6</sup> hold after clock | 0 | | nş | | tcLitch | Clock width - clock low time, clock high time 4 | 13 | | ns | | tCP1 | Minimum clock period (register feedback to registered output via internal path) | 27 | | ns | | fmax1 | Maximum clock frequency (1/tcp1) | 37 | | MHz | | tcP2 | Minimum clock period (tsc + tco1) | 30 | | ns | | f <sub>max2</sub> | Maximum clock frequency (1/tcp2) | 33.3 | | MHz | | taw | Asynchronous Reset pulse width | 25 | | ns | | tap | Input <sup>6</sup> to Asynchronous Reset | | 25 | ns | | tar | Asynchronous Reset recovery time | | 25 | ns | | TRESET | Power-on reset time for registers in clear state 4 | | 5 | μs | ### **Switching Waveforms** - 1. Minimum DC input is 0.5V, however inputs may undershoot to 2.0V for periods less than 20nS. - 2.Contact ICT for other operating ranges. - 3.V<sub>1</sub> and V<sub>0</sub> are not specified for program/verify operation. - 3.1) and vo are not specimed for program/verily operation. 4. Test points for Clock and Vcc in tq. tr. lcl., lch, and treser are referenced at 10% and 90% levels. - 5.I/O pins are 0V or 3V. - 6."Input" refers to an input pin signal. - 7. to is measured from input transition to VREF $\pm$ 0.1V, too is measured from input transition to VOH 0.1V or VOL + 0.1V; VREFF $\pm$ VL see test loads at the end of this section. - 8. Capacitances are tested on a sample basis. - Test conditions assume: signal transition times of 5ns or less from the 10% and 90% points, timing reference levels of 1.5V (unless otherwise specified). - 10.Test one output at a time for a duration of less than 1 sec. 11.ICC for a typical application: This parameter is tested with the device programmed as a 10-bit Counter. - 12 PEEL Device test loads are specified at the end of this section.