## NMC48F512 524,288-Bit (64k x 8) CMOS FLASH EEPROM ### **General Description** The NMC48F512 is a high speed electrically erasable and programmable read only memory, ideal for on-line, in-system firmware modifications. The NMC 48F512 combines the electrical programmability feature of UV-EPROMs with a fast electrical sector/chip erase feature of EEPROMs. The whole array of the NMC48F512 can be electrically erased in 7.5 seconds (max) compared to the typical 15–20 minutes erase time required by conventional UV-EPROMs. The NMC48F512 is equipped with on-chip address and data latches and, an on-board timer which allows the host CPU to perform program and erase operations with minimum width instruction cycles, without using wait states. The added benefit of the on-chip integration is to enable the CPU to perform other tasks during the program/erase operations. The NMC48F512 is housed in a 32-pin windowless dual-inline package allowing for easy upgradeability to 4 Mbit. The fast access times of 200 ns and the low active and standby power consumption of the NMC48F512 make it an ideal memory for most high performance systems. The NMC48F512 is manufactured using National's proprietary time proven CMOS double-polysilicon gate technology which combines high performance and high density with low power consumption and excellent reliability. #### **Features** - In-circuit program/erase - 512-byte sector and chip program/erase - 7.5 seconds (max) erase time - 200 μs (typ) byte program time - 12V-13V V<sub>PP</sub> for program/erase - Designed for total on-line operation - Internal address and data latches - On-chip program/erase timer - Low CMOS power consumption - Active power: 275 mW max - Standby power: 0.55 mW max - Fast access time: 200 ns - 32-pin JEDEC approved pinout - Upgrade path to 4 Mbit - Minimum endurance of 100 program/erase cycles - Program/erase at 0°C to +70°C - 10 year data retention - TTL, CMOS compatible inputs/outputs - TRI-STATE® output pins ## **Block Diagram** | Pin | Na | mes | |-----|----|-----| |-----|----|-----| | A0-A15 | Addresses | |------------------------------------|---------------| | CE | Chip Enable | | ŌĒ | Output Enable | | WE | Write Enable | | 1/0 <sub>0</sub> -1/0 <sub>7</sub> | Input/Output | | NC | No Connect | 2-5 ## **Connection Diagram** #### **FLASH EEPROM** | 4 Mbit | 2 Mbit | 1 Mbit | | NMC4 | 8F512 | |-----------------|-----------------|-----------------|------------------|------|----------------------| | A <sub>18</sub> | V <sub>PP</sub> | V <sub>PP</sub> | V <sub>PP</sub> | 1 | 32 - V <sub>CC</sub> | | A <sub>16</sub> | A <sub>16</sub> | A <sub>16</sub> | NC- | 2 | 31 - WE | | A <sub>15</sub> | A <sub>15</sub> | A <sub>15</sub> | A15- | 3 | 30 — NC | | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A12- | 4 | 29 — A14 | | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A7 | 5 | 28 — A13 | | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A6 | 6 | 27 <b>— A</b> 8 | | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A5 | 7 | 26 <b>—</b> A9 | | A4 | A <sub>4</sub> | A <sub>4</sub> | A4 | 8 | 25 A11 | | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A3- | 9 | 24 — ŌĒ | | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A2- | 10 | 23 - A10 | | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> - | 11 | 22 – CE | | A <sub>0</sub> | Ao | Ao | A <sub>0</sub> - | 12 | 21 -1/0 <sub>7</sub> | | 1/00 | 1/00 | 1/00 | 1/00- | 13 | 20 -1/0 <sub>6</sub> | | 1/01 | 1/01 | 1/01 | 1/01- | 14 | 19 -1/05 | | 1/02 | 1/02 | 1/02 | 1/02- | 15 | 18 -1/04 | | GND | GND | GND | GND - | 16 | 17 -1/03 | | | | | _ | | TI /D/9705- | | 1 Mbit | 2 Mbit | 4 Mbit | |-----------------|------------------|------------------| | Vcc | Vcc | Vcc | | WE | WE | WE | | NC | A <sub>17</sub> | A <sub>17</sub> | | A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | | A <sub>8</sub> | A <sub>8</sub> | A <sub>8</sub> | | A <sub>9</sub> | A <sub>9</sub> | A <sub>9</sub> | | A <sub>11</sub> | A <sub>11</sub> | A <sub>11</sub> | | ŌĒ | ŌĒ | ŌĒ | | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | | CE | CE | CE | | 1/07 | 1/07 | 1/07 | | 1/06 | 1/06 | 1/06 | | 1/05 | I/O <sub>5</sub> | 1/05 | | 1/04 | 1/04 | 1/04 | | 1/03 | I/O <sub>3</sub> | I/O <sub>3</sub> | TL/D/9705-2 Note: Socket compatible EEPROM pin configurations are shown in the blocks adjacent to the NMC48F512 pins. #### Order Number NMC48F512 #### Commercial Temp Range (0°C to +70°C) $V_{CC} = 5V \pm 10\%$ | Parameter/Order Number | Access Time (ns) | |------------------------|------------------| | NMC48F512N200 | 200 | | NMC48F512N250 | 250 | | NMC48F512N300 | 300 | # Extended Temp Range ( $-40^{\circ}$ C to $+85^{\circ}$ C) $V_{CC} = 5V \pm 10\%$ | Parameter/Order Number | Access Time (ns) | |------------------------|------------------| | NMC48F512NE250 | 250 | | NMC48F512NE300 | 300 | #### Military Temp Range ( $-55^{\circ}$ C to $+125^{\circ}$ C) V<sub>CC</sub> = 5V $\pm$ 10% | Parameter/Order Number | Access Time (ns) | |------------------------|------------------| | NMC48F512NM300 | 300 |