# MC145026, MC145027, MC145028, MC145029 #### PIN DESCRIPTIONS #### MC145026 ENCODER A1/D1-A9/D9, ADDRESS/DATA INPUTS (PINS 1, 2, 3, 4, 5, 6, 7, 9, 10) — These inputs are encoded and the data is serially output from the encoder. Rs, CTC, RTC, OSCILLATOR COMPONENTS (PINS 11, 12, 13) — These pins are part of the oscillator section of the encoder. If an external signal source is used instead of the internal oscillator, it should be connected to the Rs input and the RTC and CTC pins should be left open. TE, TRANSMIT-ENABLE INPUT (PIN 14) This active low input initiates transmission when forced low. An internal pullup device keeps this input normally high. $\mbox{\bf Data Out, DATA OUTPUT (PIN 15)} - \mbox{\bf This is the output} \\ \mbox{of the encoder that serially presents the encoded word.}$ $\mbox{V}_{\mbox{\scriptsize DD}},$ POSITIVE SUPPLY (PIN 16) - The most positive power supply. VSS. NEGATIVE SUPPLY (PIN 8) - The most negative supply (usually ground). ### MC145027, MC145028, MC145029 DECODERS A1-A5 (MC145027), A1-A9 (MC145028), A1-A4 (MC145029), ADDRESS INPUTS — These address inputs must match the corresponding encoder inputs in order for the decoder to output data. D6-D9 (MC145027), D5-D9 (MC145029), DATA OUT-PUTS — These outputs present the information that is on the corresponding encoder inputs. Note: only binary data will be acknowledged; a trinary open will be decoded as a logic one. R<sub>1</sub>, C<sub>1</sub>, PULSE DISCRIMINATOR (PINS 6, 7) — These pins accept a resistor and capacitor that are used to determine whether a narrow pulse or a wide pulse has been encoded. The time constant R<sub>1</sub> $\times$ C<sub>1</sub> should be set to 1.72 encoder (transmitter) clock periods. R<sub>1</sub>C<sub>1</sub> = 3.95 R<sub>TCCTC</sub> $R_2/C_2$ , DEAD TIME DISCRIMINATOR (PIN 10) — This pin accepts a resistor and a capacitor to VSS that are used to detect both the end of an encoded word and the end of transmission. The time constant $R_2\times C_2$ should be 33.5 encoder (transmitter) clock periods (four data bit periods): $R_2C_2=77$ $R_TCC_TC$ . This time constant is used to determine that Data in has remained low for four data bit times lend of transmission). A separate comparator looks at a voltage-equivalent two data bit times (0.4 $R_2C_2$ ) to detect the dead time between transmitted words. # VT, VALID TRANSMISSION (PIN 11) — This output goes high when the following conditions are satisfied: - the transmitted address matches the receiver address, and the transmitted data matches the last valid data received - (MC)45027 and MC)45029, only). VT will remain high until a mismatch is received, or no expense. put signal is received for four data bit times. $V_{DD}$ , POSITIVE SUPPLY (PIN 16) — The most positive power supply. $v_{SS},$ NEGATIVE SUPPLY (PIN 8) — The most negative supply (usually ground). FIGURE 1 - MC145026 ENCODER BLOCK DIAGRAM ### TRANSMITTER-MC14457 ELECTRICAL CHARACTERISTICS (Voltages Referenced to VSS) | LECTRICAL CHARACTERIS | | VDD | - 40°C | | 25°C | | | + 85°C | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|-----------|-----------------|--------------|----------------|----------------|--------------|------------------|--------------|------| | Characteristic | | Symbol | v | Min | Max | Min | Тур | Max | Min | Max | Unit | | • | ' Level | VOL | 5.0<br>10 | _ | 0.05<br>0.05 | _ | 0 | 0.05<br>0.05 | -<br>- | 0.05<br>0.05 | ٧ | | | ' Level | Vон | 5.0<br>10 | 4.95<br>9.95 | _ | 4.95<br>9.95 | 5.0<br>10 | - | 4.95<br>9.95 | _<br> | ٧ | | Input Voltage # ''0'<br>(V <sub>O</sub> = 4.5 or 0.5 V)<br>(V <sub>O</sub> = 9.0 or 1.0 V) | ' Level | VIL | 5.0<br>10 | | 1.5<br>3.0 | - | 2.25<br>4.50 | 1.5<br>3.0 | - | 1.5<br>3.0 | V | | | ' Level | VIH | 5.0<br>10 | 3.5<br>7.0 | 1 1 | 3.5<br>7.0 | 2.75<br>5.50 | _ | 3.5<br>7.0 | | ٧ | | Output Drive Current — Pins 14, 15 (VOH = 2.5 V) Source (VOH = 9.5 V) | | ЮН | 5.0<br>10 | -6.0<br>-3.2 | <u>-</u> | - 5.0<br>- 2.6 | - 9.0<br>- 4.5 | - | - 3.5<br>- 1.8 | - | mA | | $(V_{OL} = 2.5 \text{ V})$<br>$(V_{OL} = 0.5 \text{ V})$ | Sink | <sup>1</sup> OL | 5.0<br>10 | 6.0<br>3.2 | _<br>_ | 5.0<br>2.6 | 9.0<br>4.5 | _ | 3.5<br>1.8 | -<br>- | mA | | Output Drive Current - Pin | 13<br>Source | Іон | 5.0<br>10 | - 0.26<br>- 0.6 | -<br>- | 0.22<br>0.55 | - 0.44<br>1.12 | -<br>- | - 0.18<br>- 0.45 | = | mA' | | $(V_{OL} = 0.4 \text{ V})$<br>$(V_{OL} = 0.5 \text{ V})$ | Sink | 10L | 5.0<br>10 | 0.26<br>0.6 | _ | 0.22<br>0.55 | 0.44<br>1.12 | _<br> | 0.18<br>0.45 | _ | mA | | Input Current - Pull-ups | | lin | 10 | _ | | 50 | 500 | 1000 | | _ | μA | | Input Current — Pin 11 | | lin | 10 | _ | ± 0.3 | | ± 0.00001 | ± 0.3 | | ± 1.0 | μΑ | | Input Capacitance | | Cin | _ | - | - | | 5.0 | 7.5 | _ | _ | pF | | Quiescent Current — Per Package Oscin=0 V, Other Inputs=Open, Iout=0 µA | | IDD | 5.0<br>10 | - | 50<br>100 | _<br>_ | 0.008<br>0.016 | 50<br>100 | - | 375<br>750 | μА | | I <sub>Out</sub> =0 μA Total Supply Current at an External Load Capacitance (C <sub>L</sub> ) of Figure 4 f = 500 kHz (with any Analog command) | | lΤ | 5.0<br>10 | _ | _ | | 5.0<br>10 | - | _<br>_ | _<br>_ | μΑ | ### RECEIVER-MC14458 ELECTRICAL CHARACTERISTICS (Voltages Referenced to VSS) | | | | VDD | - 40°C | | 25°C | | | + 85°C | | | |--------------------------------------------------------------------------------|-----------|------------------|-----|--------|------|-------|-----------|-------|--------|----------|------| | Characteristic | | Symbol | v | Min | Max | Min | Тур | Max | Min | Max | Unit | | Output Voltage Vin = VDD or 0 | "0" Level | VOL | 5.0 | | 0.05 | _ | 0 | 0.05 | - | 0.05 | ٧ | | $I_{Out} = 0 \mu A$ | "1" Level | VOH | 5.0 | 4.95 | _ | 4.95 | 5.0 | _ | 4.95 | www | ٧ | | Input Voltage# (Vo = 4.5 or 0.5 V) | "0" Level | VIL | 5.0 | _ | 1.5 | _ | 2.25 | 1.5 | _ | 1.5 | ٧ | | $(V_O = 0.5 \text{ or } 4.5 \text{ V})$ | "1" Level | VIH | 5.0 | 3.5 | | 3.5 | 2.75 | _ | 3.5 | _ | V | | Output Drive Current<br>(VOH = 2.5 V) | Source | Іон | 5.0 | - 0.5 | _ | - 0.5 | - 1.7 | _ | -0.4 | _ | mA | | $(V_{OL} = 0.4 \text{ V})$ | Sink | loL | 5.0 | 0.45 | | 0.4 | 0.78 | | 0.34 | - | mA | | Input Current (Oscin, Din) | | lin | 5.0 | _ | ±0.3 | | ± 0.00001 | ± 0.3 | - | ± 1.0 | μΑ | | Input Current (POR) | | lin | 5.0 | | - | 10 | 50 | 400 | | | μΑ | | Input Capacitance | | Cin | - | _ | | _ | 5.0 | 7.5 | | | pF | | Quiescent Current, Per Package POR = VDD, Other inputs = VDD or 0, Iput = 0 µA | | <sup>I</sup> DD | 5.0 | | 5.0 | - | 250 | 1000 | _ | _ | μА | | Data Input Hysteresis | | V <sub>Hys</sub> | 5.0 | | | | 0.25 | | | <u> </u> | | | Total Supply Current a<br>Load Capacitance (C<br>f=500 kHz | | 5.0 | | - | - | 400 | | | _ | μΑ | | #Noise immunity specified for worst-case input combination Noise Margin for both "1" and "0" level = 1.0 V min @ $V_{DD}$ = 5.0 V 2.0 V min @ $V_{DD}$ = 10 V SWITCHING CHARACTERISTICS (MC14457 - Transmitter, VDD = 5 to 15 V; MC14458 - Receiver, VDD = 5 V) | Characteristic | Symbol | Min | Тур | Max | Unit | |----------------------------------------|------------------|-----|------|-----|----------| | Output Rise and Fall Time - Receiver | tTLH, | - | 0.3 | 1.0 | μS | | C <sub>L</sub> = 100 pF | t <sub>THL</sub> | | | | <u> </u> | | Oscillator Start-Up Time — Transmitter | ton | - | 8.0 | - | μS | | Clock Pulse Frequency | PRF | | 1500 | 600 | kHz | ### MC14457 - TRANSMITTER FIGURE 1 - EXAMPLE OF TRANSMITTED WORD FIGURE 2 - DATA SIGNAL #### MC14457 TRANSMITTER PIN DESCRIPTIONS $\overline{R1}$ , $\overline{R2}$ , $\overline{R3}$ , $\overline{R4}$ , $\overline{R5}$ , ROW INPUTS (PINS 5, 4, 1, 2, 3) — These pins are the row inputs and are active in the low state. On-chip pullup resistors are provided on each of these inputs. $\overline{\text{C1}}$ , $\overline{\text{C2}}$ , $\overline{\text{C3}}$ , $\overline{\text{C4}}$ , COLUMN INPUTS (PINS 6, 7, 10, 9) — These pins are the column inputs and are active in the low state. On-chip pullup resistors are provided on each of these inputs. Out 1, Out 2, OUTPUTS (PINS 14, 15) — These pins provide push-pull output and can be used with ceramic transducers or LEDs. In the non-operating condition, both out- puts are at ground potential. Osc<sub>in</sub>, Osc<sub>out</sub>, OSCILLATORS (PINS 11, 12) — These pins are the input/output terminals of the oscillator. They can be used with a ceramic resonator or crystal. The oscillator is automatically turned off after the data is transmitted for low current quiescent operation. If an external oscillator is used, a current limiting resistor should be added, due to the presence of an internal pull-down device on the oscillator input. Mod, MODULATION (PIN 13) — This pin is a data code output. Note that there is no power-up reset. 1 TABLE 1 - DATA CODE | Key<br>Number | Operation | Row<br>(Active Low) | Column<br>(Active Low) | Tra | VA | | | | | | |---------------|---------------|---------------------|------------------------|--------|------------|------------|--------|-----------|-------|-------| | | | | | MSB/A3 | LSB + 2/A2 | LSB + 1/A1 | LSB/A0 | Function* | Pulse | Notes | | 1 | Digit 0 | R1 | C1 . | 0 | 0 | 0 | 0 | 0 | - | 1 | | 2 | Digit 1 | R1 | C2 | 0 | 0 | 0 | 1 | 0 | - | 1 | | 3 | Digit 2 | R2 | C1 | 0 | 0 | 1 | 0 | 0 | | . 1 | | 4 | Digit 3 | R2 | C2 | 0 | 0 | 1 | . 1 | 0 | | 1 | | 5 | Digit 4 | R3 | C1 | 0 | 1 | 0 | 0 | 0 | I - I | 1 | | 6 | Digit 5 | R3 | C2 | 0 | 1 | 0 | 1 | 0 | I - I | 1 | | 7 | Digit 6 | R4 | C1 | 0 | 1 | 1 | 0 | 0 | _ | 1 | | 8 | Digit 7 | R4 | C2 | 0 | 1 | 1 | 1 | 0 | - | 1 | | 9 | Digit 8 | R5 | C1 | 1 | 0 | 0 | 0 | 0 | - | 1 | | 10 | Digit 9 | R5 | C2 | 1 | 0 | 0 | 1 | 0 | 1 - 1 | 1 | | 11 | Chan. Search | R1 | C3 | 0 | 0 | 0 | 0 | 1 | - | 2 | | 12 | Chan. Search | R1 | C4 | 0 | 0 | 0 | 1 | 1 | - | 2 | | 13 | Fine Tuning | R2 | C3 | 0 | 0 | 1 | 0 | 1 | - | 3 | | 14 | Fine Tuning 1 | R2 | C4 | 0 | 0 | 1 | 1 | 1 | - | 3 | | 15 | Spare | R3 | C3 | 0 | 1 | 0 | 0 | 1 | - | 3 | | 16 | Spare | R3 | C4 | 0 | 1 | 0 | 1 | 1 | _ | 3 | | 17 | Volume | R4 | C3 | 0 | 1 | 1 | 0 | 1 | - | 3 | | 18 | Volume 1 | R4 | C4 | 0 | 1 | 1 | 1 | 1 | - | 3 | | 19 | Mute on/off | R5 | C3 | 1 | 0 | 0 | 0 | 1 | - | 2 | | 20 | Off | R5 | C4 | 1 | 0 | 0 | 1 | 1 | - | 2 | | 21 | Digit 10 | R2•R5 | C1 | 1 | 0 | 1 | 0 | 0 | - | 1 | | 22 | Digit 11 | R2•R5 | C2 | 1 | 0 | 1 | 1 | 0 | - | 1 | | 23 | Digit 12 | R3•R5 | C1 | 1 | 1 | 0 | 0 | 0 | | 1 | | 24 | Digit 13 | R3•R5 | C2 | 1 | 1 | 0 | 1 | 0 | - | 1 | | 25 | Digit 14 | R2•R3•R5 | C1 | 1 | 1 | 1 | 0 | 0 | - | 1 | | 26 | Digit 15 | R2•R3•R5 | C2 | 1 | 1 | 1 | 1 | 0 | - | 1 | | 27 | Spare | R2•R5 | C3 | 1 | 0 | 1 | 0 | 1 | ~ | 3 | | 28 | Spare | R2•R5 | C4 | 1 | 0 | 1 | 1 | 1 | - | 3 | | 29 | Spare | R3•R5 | C3 | 1 | 1 | 0 | 0 | 1 | - | 3 | | 30 | Spare | R3•R5 | C4 | 1 | 1 | 0 | 1 | 1 | _ | 3 | | 31 | Spare | R2•R3•R5 | C3 | 1 | 1 | 1 | 0 | 1 | _ | 3 | | 32 | Spare | R2•R3•R5 | C4 | 1 | 1 | 1 | 1 | 1 | - | 3 | #### Notes - 1. Channel Select Keys (Function Bit=0). Data is transmitted once each time a key is activated. - 2. Toggling type On/Off or counter advance type keys. Data is transmitted once each time a key is activated. - 3. Analog Up/Down or On/Off keys, i.e., one key for Down or Off and another key for Up or On. Data transmission is repeated as long as the key is operated. In Table 1, all channel select data is noted by the function bit equal to zero. For functions other than channel, the function bit equals one. The four toggling or counter advance type keys that transmit data once each time a key is activated are Mute, Off, Channel Search Up, and Channel Search Down. The twelve remaining analog keys (Vol, Tint, Color, etc.) transmit data as long as the key is activated. The keys' functions are arranged to provide the most typical application without grounding of multiple row or columns required. <sup>\*</sup>The function bit is used only internally by the MC14458 receiver as a steering bit. #### MC14458 - RECEIVER # MC14458 RECEIVER PIN DESCRIPTIONS **Data In, DATA INPUT (PIN 2)** — The amplified ultrasonic data signal (after amplification and limiting forms a square wave with a peak-to-peak value of $V_{DD}$ ) is applied to this input terminal. Oscin, OSCILLATOR INPUT (PIN 1) — The oscillator input pin of the receiver is connected to an oscillator that provides, for example, a 500 kHz square wave signal. A typical oscillator circuit is shown in Figure 5. Accuracy of one percent, relative to the oscillator frequency in the transmitter, is recommended for satisfactory performance in very high echo producing environments. L1, L2, L4, L8, M1, M2, M4, M8, CHANNEL OUTPUTS (PINS 13, 14, 15, 16, 11, 10, 9, 8) — The eight data output pins provide latched data corresponding to the channel selected on the transmitter keyboard. L1 through L8 are the least significant bits; M1 through M8 are the most significant bits. The data on these pins is accompanied by a Data Ready signal. Data Ready, DATA READY SIGNAL (PIN 17) — A positive pulse with a duration of 768 $\mu s$ appears at Pin 17 of the receiver approximately 0.1 second after a complete command is entered on the remote control transmitter keyboard. The negative going edge of this pulse may be used for triggering purposes. NOTE: A complete command is one digit in the single entry mode or two digits in the double entry mode. AFT, AUTOMATIC FINE TUNING ENABLE (PIN 4) — The voltage level at this pin is low for a time duration of 0.393 seconds following a change in selected channel to allow disabling the tuner AFT circuit. Also, miscellaneous commands 0000, 0001, 0010, and 0011 (Channel Search Up/Down, Fine Tuning Up/Down) will cause this disable feature. $\overline{\text{POR}},$ POWER-ON RESET (PIN 3) — This pin is low for power-on reset of the analog output to 0 pulse width and off/on output to 0. An internal pull-up device delivers 10 to 400 $\mu\text{A}$ to charge an external capacitor. Reset occurs until the input voltage reaches 70 percent VDD. All internal registers will also be reset. A0, A1, A2, A3, ADDRESS OUTPUTS (PINS 19, 20, 21, 22) — The address outputs of the receiver identify selected analog and on/off commands for use in system expansion. The data on these lines is valid when accompanied by a Valid Address pulse. $\overline{\text{VA}}$ , VALID ADDRESS (PIN 18) — A negative going pulse with a duration of 768 $\mu$ s appears at Pin 18 approximately 0.1 seconds after an analog on/off key on the remote control transmitter keyboard is operated. Either edge of this pulse may be used for control of add-on circuits. The Valid Address pulse is repeated every 102.4 ms for as long as a key is operated which provides repeated transmission of data when held down. The Valid Address signal may be used in conjunction with the Address Outputs to drive memories to provide additional control functions such as color, tint, etc. The Valid Address pulse may be used to provide a stepping clock for up/down counters in a memory. The least significant address line (A0) is used to identify the up or down mode, and the remaining address lines (A1, A2, A3) are decoded to enable each individual control circuit. By adding up/down counters to the Data Outputs, it is possible to use the Valid Address pulse and a decoded address for implementing a channel up/down stepping function from the remote control. Additional On/Off functions may be obtained by using the Valid Address pulse in combination with a decoded address for setting and resetting of latches. The Valid Address signal is disabled in the standby mode (ON output at logical O). UHF/VHF, ULTRA HIGH FREQUENCY/VERY HIGH FREQUENCY OUTPUT (PIN 6) — This pin of the receiver provides a low level when the selected channel is a VHF channel (00 to 13, or 84 to 99). A high level on Pin 6 identifies selection of a UHF channel (14 to 83). This signal is provided to permit switching of VHF and UHF tuners. On, ON (PIN 5) — This pin of the receiver provides a low level following operation of the Off command (1001) on the remote-control transmitter. The signal on this pin changes to a high level when a channel is selected. Vol, VOLUME CONTROL (PIN 23) — An analog output voltage in the range between 0 V and V<sub>DD</sub> is obtained by integrating the signal at the Vol pin through a low-pass filter. The analog voltage resolution has been chosen to be 64 steps. The value can be incremented or decremented in steps of one by keys providing commands 0111 and 0110, respectively (see Table 1). This analog voltage can be varied up or down at a speed of approximately 10 steps per second. The D/A conversion is performed with an underflow and an overflow limiting circuit. The Vol pin is normally used for the control of volume. The first time power is applied to the remote-control receiver, the volume output is 0 volts. The Vol signal may be increased after a channel has been selected by operating the key providing a command 0111 (Volume Up). The Vol signal may be muted by operating a key on the transmitter providing command 1000. Return to the original output prior to muting may be achieved by operating the mute key a second time or by operating the volume-up key. In the muted mode, the analog level is memorized and cannot be varied by the up/down controls on the transmitter. **LBV, LOW BAND (PIN 7)** — This pin will go HIGH whenever channels 02, 03, 04, 05, or 06 are selected. The output is LOW for channels 00, 01, and 07 through 99. #### **OPERATION** The receiver can be placed in a single-digit mode of operation by connecting the M4 data output (Pin 9) to V<sub>DD</sub> and the UHF output (Pin 6) to V<sub>SS</sub>. In this mode, the L1 through L8 channel outputs will change immediately after the entry of a single digit on the transmitter keys. The M1 through M8 outputs are not used in this mode (see Figure 6) As one example of operation, a free-running ceramic resonator oscillator (at 500 kHz), triggered by the depression of any key, is divided by 12 or 13 to provide frequencies of 41.67 or 38.46 kHz. The transmitted data "zero" consists of 256 periods of the lower frequency followed by an equal number of the higher frequency. Mark to space ratio is kept at 1:1 in each case. A data "one" reverses the order of the two frequencies. Row and column information from the keyboard is encoded into a 5-bit word and loaded onto data latches on the edge of transmit enable. This data, preceded by two bits, 0 and 1, is used in sequence to provide biphase control of the divider and, consequently, the bit pattern transmitted from the unit. Each 7-bit word begins and ends with a low frequency burst. Operation of a channel select key produces an output data stream for a duration of approximately 100 ms. ### APPLICATIONS INFORMATION Typical circuits for the transmitter and receiver chips are shown in Figures 3 through 7. The transmitters, with the keyboard shown, transmit the first twenty codes from Table 1. The circuits of Figure 3 transmit via ultrasonic; whereas, the circuit of Figure 4 transmits infrared light. In Figure 3, a push-pull output at Pins 14 and 15 allows a balance drive to the ceramic microphone, which virtually doubles the transmitted power, compared to a single-ended output. The diagram in Figure 5 shows an amplifier connected to a remote receiver. The bias resistor (photodiode) of the amplifier requires bias. The bias voltage is determined by the choice of photodiode and system considerations such as ambient light. Most of the required gain is realized using three of the hex inverters in the MC14069UB package. A fourth inverter from the same package operates a 500 kHz oscillator circuit. Figure 6 shows a block diagram of a PLL system. The receiver directly addresses a synthesizer. In this diagram, a complete command consists of two channel digits followed by an Enter code. The Enter code into the synthesizer is a 0101 in complementary logic. The transmitted code from the transmitter is 1010, which is Function 10 from Table 1. A block diagram of a tuning address system is shown in Figure 7. This block diagram incorporates a one-chip microcomputer that would be programmed to the system's needs. The system can be expanded up to 256 channels. FIGURE 3 - TYPICAL ULTRASONIC SYSTEM Note: C<sub>R</sub> is a ceramic resonator, Radio Materials Corp. type CR30 or equivalent. FIGURE 4 - TYPICAL INFRARED SYSTEM Note: $C_{\mbox{\scriptsize R}}$ is a ceramic resonator, Radio Materials Corp. type CR30 or equivalent. 1N914 Bias<sup>1</sup> 120 k 100 pF 100 pF 1.0 k Ceramic Mike or Photodiode 2N5458 1000 pF 100 pF 1/6 MC14069UB <u></u> 1/6 MC14069UB 1/6 MC14069UB Ceramic Resonator Data Outputs 1/6 MC14069UB 10 Meg 10 pF: 100 pF MC14458 ► Data Ready Α2 Address Outputs A1 18 VĀ ►On/Off ► Vol FIGURE 5 - TYPICAL REMOTE CONTROL RECEIVER CIRCUIT DIAGRAM #### NOTES: †Bias used for photodiode only. ►Low Band VHF <sup>\*</sup>It is mandatory to use an infrared filter in front of the photodiode. Type Kodak 87C or similar. <sup>★</sup> Select 2N5458 FETs with an IDSS of 2 to 4 mA. \*\*100 pF capacitor should be placed as close as possible to Pin 2 of the MC14458. FIGURE 6 - BLOCK DIAGRAM OF A PLL SYSTEM FIGURE 7 — BLOCK DIAGRAM OF A TUNING ADDRESS SYSTEM FOR UP TO 256 CHANNELS