

## High-voltage resonant controller

#### **Features**

- 50% duty cycle, variable frequency control of resonant half-bridge
- High-accuracy oscillator
- Up to 500kHz operating frequency
- Two-level OCP: frequency-shift and latched shutdown
- Interface with PFC controller
- Latched disable input
- Burst-mode operation at light load
- Input for power-ON/OFF sequencing or brownout protection
- Non-linear soft-start for monotonic output voltage rise
- 600V-rail compatible high-side gate driver with integrated bootstrap diode and high dV/dt immunity
- -300/800mA high-side and low-side gate drivers with UVLO pull-down
- DIP-16, SO-16N packages



#### Order code

| Part number | Package | Packaging     |
|-------------|---------|---------------|
| L6599D      | SO-16N  | Tube          |
| L6599TR     | SO-16N  | Tape and reel |
| L6599N      | DIP-16  | Tube          |

### **Applications**

- LCD & PDP TV
- Desktop PC, entry-level server
- Telecom SMPS
- AC-DC adapter, open frame SMPS

### **Block diagram**



Contents L6599

## **Contents**

| 1 | Devi  | ice description                         | 3  |
|---|-------|-----------------------------------------|----|
| 2 | Pin S | Settings                                | 4  |
|   | 2.1   | Connection                              | 4  |
|   | 2.2   | Functions                               | 4  |
| 3 | Турі  | ical system block diagram               | 6  |
| 4 | Elec  | etrical data                            | 7  |
|   | 4.1   | Maximum ratings                         | 7  |
|   | 4.2   | Thermal data                            | 7  |
| 5 | Elec  | ctrical characteristics                 | 8  |
| 6 | Турі  | ical electrical performance             | 11 |
| 7 | App   | lication information                    | 15 |
|   | 7.1   | Oscillator                              | 16 |
|   | 7.2   | Operation at no load or very light load | 18 |
|   | 7.3   | Soft-start                              | 21 |
|   | 7.4   | Current sense, OCP and OLP              | 23 |
|   | 7.5   | Latched shutdown                        | 27 |
|   | 7.6   | Line sensing function                   | 27 |
|   | 7.7   | Bootstrap section                       | 29 |
|   | 7.8   | Application example                     | 31 |
| В | Pack  | kage mechanical data                    | 33 |
| ۵ | Povi  | ision history                           | 35 |

L6599 Device description

### 1 Device description

The L6599 is a double-ended controller specific for the resonant half-bridge topology. It provides 50% complementary duty cycle: the high-side switch and the low-side switch are driven ON 180° out-of-phase for exactly the same time.

Output voltage regulation is obtained by modulating the operating frequency. A fixed dead-time inserted between the turn-OFF of one switch and the turn-ON of the other one guarantees soft-switching and enables high-frequency operation.

To drive the high-side switch with the bootstrap approach, the IC incorporates a high-voltage floating structure able to withstand more than 600V with a synchronous-driven high-voltage DMOS that replaces the external fast-recovery bootstrap diode.

The IC enables the designer to set the operating frequency range of the converter by means of an externally programmable oscillator.

At start-up, to prevent uncontrolled inrush current, the switching frequency starts from a programmable maximum value and progressively decays until it reaches the steady-state value determined by the control loop. This frequency shift is non linear to minimize output voltage overshoots; its duration is programmable as well.

The IC can be forced to enter a controlled burst-mode operation at light load, so as to keep converter's input consumption to a minimum.

IC's functions include a not-latched active-low disable input with current hysteresis useful for power sequencing or for brownout protection, a current sense input for OCP with frequency shift and delayed shutdown with automatic restart.

A higher level OCP latches off the IC if the first-level protection is not sufficient to control the primary current. Their combination offers complete protection against overload and short circuits. An additional latched disable input (DIS) allows easy implementation of OTP and/or OVP.

An interface with the PFC controller is provided that enables to switch off the pre-regulator during fault conditions, such as OCP shutdown and DIS high, or during burst-mode operation.

Pin Settings L6599

# 2 Pin Settings

### 2.1 Connection

Figure 1. Pin Connection (Top view)



### 2.2 Functions

Table 1. Pin functions

| Table 1. | i iii iuii      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| N.       | Name            | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1        | C <sub>SS</sub> | Soft start. This pin connects an external capacitor to GND and a resistor to RFmin (pin 4) that set both the maximum oscillator frequency and the time constant for the frequency shift that occurs as the chip starts up (soft-start). An internal switch discharges this capacitor every time the chip turns OFF ( $V_{CC} < UVLO$ , LINE < 1.25V or > 6V, DIS > 1.85V, ISEN > 1.5V, DELAY > 3.5V) to make sure it will be soft-started next, and when the voltage on the current sense pin (ISEN) exceeds 0.8V, as long as it stays above 0.75V.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2        | DELAY           | Delayed shutdown upon overcurrent. A capacitor and a resistor are connected from this pin to GND to set both the maximum duration of an overcurrent condition before the IC stops switching and the delay after which the IC restarts switching. Every time the voltage on the ISEN pin exceeds 0.8V the capacitor is charged by an internal 150µA current generator and is slowly discharged by the external resistor. If the voltage on the pin reaches 2V, the soft start capacitor is completely discharged so that the switching frequency is pushed to its maximum value and the 150µA is kept always on. As the voltage on the pin exceeds 3.5V the IC stops switching and the internal generator is turned OFF, so that the voltage on the pin will decay because of the external resistor. The IC will be soft-restarted as the voltage drops below 0.3V. In this way, under short circuit conditions, the converter will work intermittently with very low input average power. |
| 3        | CF              | Timing capacitor. A capacitor connected from this pin to GND is charged and discharged by internal current generators programmed by the external network connected to pin 4 (RFmin) and determines the switching frequency of the converter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

L6599 Pin Settings

Table 1. Pin functions

| Table 1. | Pin tune | 20013                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4        | RFmin    | Minimum oscillator frequency setting. This pin provides a precise 2V reference and a resistor connected from this pin to GND defines a current that is used to set the minimum oscillator frequency. To close the feedback loop that regulates the converter output voltage by modulating the oscillator frequency, the phototransistor of an optocoupler will be connected to this pin through a resistor. The value of this resistor will set the maximum operating frequency. An R-C series connected from this pin to GND sets frequency shift at start-up to prevent excessive energy inrush (soft-start).                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5        | STBY     | Burst-mode operation threshold. The pin senses some voltage related to the feedback control, which is compared to an internal reference (1.25V). If the voltage on the pin is lower than the reference, the IC enters an idle state and its quiescent current is reduced. The chip restarts switching as the voltage exceeds the reference by 50mV. Soft-start is not invoked. This function realizes burst-mode operation when the load falls below a level that can be programmed by properly choosing the resistor connecting the optocoupler to pin RFmin (see block diagram). Tie the pin to RFmin if burst-mode is not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6        | ISEN     | Current sense input. The pin senses the primary current though a sense resistor or a capacitive divider for lossless sensing. This input is not intended for a cycle-by-cycle control; hence the voltage signal must be filtered to get average current information. As the voltage exceeds a 0.8V threshold (with 50mV hysteresis), the soft-start capacitor connected to pin 1 is internally discharged: the frequency increases hence limiting the power throughput. Under output short circuit, this normally results in a nearly constant peak primary current. This condition is allowed for a maximum time set at pin 2. If the current keeps on building up despite this frequency increase, a second comparator referenced at 1.5V latches the device off and brings its consumption almost to a "before start-up" level. The information is latched and it is necessary to recycle the supply voltage of the IC to enable it to restart: the latch is removed as the voltage on the Vcc pin goes below the UVLO threshold. Tie the pin to GND if the function is not used. |
| 7        | LINE     | Line sensing input. The pin is to be connected to the high-voltage input bus with a resistor divider to perform either AC or DC (in systems with PFC) brownout protection. A voltage below 1.25V shuts down (not latched) the IC, lowers its consumption and discharges the soft-start capacitor. IC's operation is re-enabled (soft-started) as the voltage exceeds 1.25V. The comparator is provided with current hysteresis: an internal 15µA current generator is ON as long as the voltage applied at the pin is below 1.25V and is OFF if this value is exceeded. Bypass the pin with a capacitor to GND to reduce noise pick-up. The voltage on the pin is top-limited by an internal zener. Activating the zener causes the IC to shut down (not latched). Bias the pin between 1.25 and 6V if the function is not used.                                                                                                                                                                                                                                                     |
| 8        | DIS      | Latched device shutdown. Internally the pin connects a comparator that, when the voltage on the pin exceeds 1.85V, shuts the IC down and brings its consumption almost to a "before start-up" level. The information is latched and it is necessary to recycle the supply voltage of the IC to enable it to restart: the latch is removed as the voltage on the $V_{CC}$ pin goes below the UVLO threshold. Tie the pin to GND if the function is not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 9        | PFC_STOP | Open-drain ON/OFF control of PFC controller. This pin, normally open, is intended for stopping the PFC controller, for protection purpose or during burst-mode operation. It goes low when the IC is shut down by DIS > 1.85V, ISEN > 1.5V, LINE > 6V and STBY < 1.25V. The pin is pulled low also when the voltage on pin DELAY exceeds 2V and goes back open as the voltage falls below 0.3V. During UVLO, it is open. Leave the pin unconnected if not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 10       | GND      | Chip ground. Current return for both the low-side gate-drive current and the bias current of the IC. All of the ground connections of the bias components should be tied to a track going to this pin and kept separate from any pulsed current return.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

Table 1. Pin functions

| 11 | LVG             | Low-side gate-drive output. The driver is capable of 0.3A min. source and 0.8A min. sink peak current to drive the lower MOSFET of the half-bridge leg. The pin is actively pulled to GND during UVLO.                                                                               |
|----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12 | V <sub>CC</sub> | Supply Voltage of both the signal part of the IC and the low-side gate driver. Sometimes a small bypass capacitor (0.1 $\mu$ F typ.) to GND might be useful to get a clean bias voltage for the signal part of the IC.                                                               |
| 13 | N.C.            | High-voltage spacer. The pin is not internally connected to isolate the high-voltage pin and ease compliance with safety regulations (creepage distance) on the PCB.                                                                                                                 |
| 14 | OUT             | High-side gate-drive floating ground. Current return for the high-side gate-drive current. Layout carefully the connection of this pin to avoid too large spikes below ground.                                                                                                       |
| 15 | HVG             | High-side floating gate-drive output. The driver is capable of 0.3A min. source and 0.8A min. sink peak current to drive the upper MOSFET of the half-bridge leg. A resistor internally connected to pin 14 (OUT) ensures that the pin is not floating during UVLO.                  |
| 16 | VBOOT           | High-side gate-drive floating supply Voltage. The bootstrap capacitor connected between this pin and pin 14 (OUT) is fed by an internal synchronous bootstrap diode driven in-phase with the low-side gate-drive. This patented structure replaces the normally used external diode. |

#### Typical system block diagram 3

PFC PRE-REGULATOR (OPTIONAL) RESONANT HALF-BRIDGE Resonant HB is turned off in case of PFC's anomalous operation, for safety L6561/2/3 L6599 PFC can be turned off at light load to ease compliance with energy saving regulations.

Figure 2. Typical system block diagram

L6599 Electrical data

## 4 Electrical data

## 4.1 Maximum ratings

Table 2. Absolute maximum ratings

| Symbol                | Pin       | Parameter                                  | Value                       | Unit |
|-----------------------|-----------|--------------------------------------------|-----------------------------|------|
| V <sub>BOOT</sub>     | 16        | Floating supply voltage                    | -1 to 618                   | V    |
| V <sub>OUT</sub>      | 14        | Floating ground voltage                    | -3 to V <sub>BOOT</sub> -18 | V    |
| dV <sub>OUT</sub> /dt | 14        | Floating ground max. slew rate             | 50                          | V/ns |
| V <sub>CC</sub>       | 12        | IC Supply voltage (I <sub>CC</sub> ≤25 mA) | Self-limited                | V    |
| V <sub>PFC_STOP</sub> | 9         | Maximum voltage (pin open)                 | -0.3 to V <sub>CC</sub>     | V    |
| I <sub>PFC_STOP</sub> | 9         | Maximum sink current (pin low)             | Self-limited                | Α    |
| V <sub>LINEmax</sub>  | 7         | Maximum pin voltage (Ipin ≤1mA)            | Self-limited                | V    |
| I <sub>RFmin</sub>    | 4         | Maximum source current                     | 2                           | mA   |
|                       | 1 to 6, 8 | Analog inputs & outputs                    | -0.3 to 5                   | V    |

Note: ESD immunity for pins 14, 15 and 16 is guaranteed up to 900V

### 4.2 Thermal data

Table 3. Thermal data

| Symbol            | Description                                                       | Value      | Unit |  |
|-------------------|-------------------------------------------------------------------|------------|------|--|
| <b>B</b>          | Max. thermal resistance junction to ambient (DIP16)               | 80         | °C/W |  |
| R <sub>thJA</sub> | Max. thermal resistance junction to ambient (SO16)                | 120        | C/VV |  |
| T <sub>STG</sub>  | Storage temperature range                                         | -55 to 150 | °C   |  |
| TJ                | Junction operating temperature range                              | -40 to 150 | °C   |  |
| P <sub>TOT</sub>  | Recommended max. power dissipation @T <sub>A</sub> = 70°C (DIP16) | 1          | W    |  |
|                   | Recommended max. power dissipation @T <sub>A</sub> = 50°C (SO16)  | 0.83       | VV   |  |

Electrical characteristics L6599

## 5 Electrical characteristics

 $T_J$  = 0 to 105°C,  $V_{CC}$  = 15V,  $V_{BOOT}$  = 15V,  $C_{HVG}$  =  $C_{LVG}$  = 1nF;  $C_F$  = 470pF;  $R_{RFmin}$  = 12k $\Omega$ ; unless otherwise specified.

Table 4. Electrical characteristics

| Symbol                | Parameter                                 | Test condition                                                                                   | Min  | Тур  | Max  | Unit |
|-----------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------|------|------|------|------|
| IC supply vo          | oltage                                    |                                                                                                  |      |      | •    |      |
| V <sub>CC</sub>       | Operating range                           | After device turn-on                                                                             | 8.85 |      | 16   | V    |
| V <sub>CC(ON)</sub>   | Turn-ON threshold                         | Voltage rising                                                                                   | 10   | 10.7 | 11.4 | V    |
| V <sub>CC(OFF)</sub>  | Turn-OFF threshold                        | Voltage falling                                                                                  | 7.45 | 8.15 | 8.85 | V    |
| Hys                   | Hysteresis                                |                                                                                                  |      | 2.55 |      | V    |
| V <sub>Z</sub>        | V <sub>CC</sub> clamp voltage             | Iclamp = 10mA                                                                                    | 16   | 17   | 17.9 | V    |
| Supply curre          | ent                                       |                                                                                                  |      |      |      |      |
| I <sub>start-up</sub> | Start-up current                          | Before device turn-ON $V_{CC} = V_{CC(ON)} - 0.2V$                                               |      | 200  | 250  | μΑ   |
| Iq                    | Quiescent current                         | Device ON, V <sub>STBY</sub> = 1V                                                                |      | 1.5  | 2    | mA   |
| I <sub>op</sub>       | Operating current                         | Device ON,<br>V <sub>STBY</sub> = V <sub>RFmin</sub>                                             |      | 3.5  | 5    | mA   |
| Iq                    | Residual consumption                      | $V_{DIS}$ > 1.85V or $V_{DELAY}$<br>> 3.5V or $V_{LINE}$ < 1.25 V<br>or $V_{LINE}$ = $V_{clamp}$ |      | 300  | 400  | μΑ   |
| High-side flo         | pating gate-drive supply                  |                                                                                                  |      |      |      |      |
| I <sub>LKBOOT</sub>   | V <sub>BOOT</sub> pin leakage<br>current  | V <sub>BOOT</sub> = 580V                                                                         |      |      | 5    | μΑ   |
| I <sub>LKOUT</sub>    | OUT pin leakage current                   | V <sub>OUT</sub> = 562V                                                                          |      |      | 5    | μΑ   |
| r <sub>DS(on)</sub>   | Synchronous bootstrap diode ON-resistance | V <sub>LVG</sub> = High                                                                          |      | 150  |      | Ω    |
| Overcurrent           | comparator                                |                                                                                                  |      |      |      |      |
| I <sub>ISEN</sub>     | Input bias current                        | V <sub>ISEN</sub> = 0 to V <sub>ISENdis</sub>                                                    |      |      | -1   | μΑ   |
| t <sub>LEB</sub>      | Leading edge blanking                     | After V <sub>HVG</sub> and V <sub>LVG</sub> low-to-high transition                               |      | 250  |      | ns   |
| V <sub>ISENx</sub>    | Frequency shift threshold                 | Voltage rising (1)                                                                               | 0.76 | 0.8  | 0.84 | ٧    |
|                       | Hysteresis                                | Voltage falling                                                                                  |      | 50   |      | mV   |
| $V_{ISENdis}$         | Latch OFF threshold                       | Voltage rising (1)                                                                               | 1.44 | 1.5  | 1.56 | V    |
| td <sub>(H-L)</sub>   | Delay to output                           |                                                                                                  |      | 300  | 400  | ns   |

Table 4. Electrical characteristics

| Symbol             | Parameter                  | Test condition                                       | Min  | Тур  | Max  | Unit  |
|--------------------|----------------------------|------------------------------------------------------|------|------|------|-------|
| Line sensing       | g                          |                                                      | l    |      |      |       |
| $V_{th}$           | Threshold voltage          | Voltage rising or falling (1)                        | 1.2  | 1.25 | 1.3  | ٧     |
| I <sub>Hyst</sub>  | Current hysteresis         | $V_{CC} > 5V, V_{LINE} = 0.3V$                       | 12   | 15   | 18   | μΑ    |
| V <sub>clamp</sub> | Clamp level                | I <sub>LINE</sub> = 1mA                              | 6    |      | 8    | V     |
| DIS function       | 1                          |                                                      | •    |      |      |       |
| I <sub>DIS</sub>   | Input bias current         | $V_{DIS} = 0$ to $V_{th}$                            |      |      | -1   | μΑ    |
| $V_{th}$           | Disable threshold          | Voltage rising (1)                                   | 1.77 | 1.85 | 1.93 | ٧     |
| Oscillator         | •                          |                                                      | •    |      |      |       |
| D                  | Output duty cycle          | Both HVG and LVG                                     | 48   | 50   | 52   | %     |
|                    |                            |                                                      | 58.2 | 60   | 61.8 | l/Ll= |
| f <sub>osc</sub>   | Oscillation frequency      | R <sub>RFmin</sub> = 2.7 kΩ                          | 240  | 250  | 260  | kHz   |
|                    |                            | Maximum recommended                                  |      |      | 500  | kHz   |
| $T_D$              | Dead-time                  | Between HVG and LVG                                  | 0.2  | 0.3  | 0.4  | μs    |
| V <sub>CFp</sub>   | Peak value                 |                                                      |      | 3.9  |      | V     |
| V <sub>CFv</sub>   | Valley value               |                                                      |      | 0.9  |      | V     |
| V <sub>REF</sub>   | Voltage reference at pin 4 | (1)                                                  | 1.92 | 2    | 2.08 | ٧     |
| K <sub>M</sub>     | Current mirroring ratio    |                                                      |      | 1    |      | A/A   |
| RF <sub>MIN</sub>  | Timing resistor range      |                                                      | 1    |      | 100  | kΩ    |
| PFC_STOP           | function                   |                                                      |      |      |      |       |
| I <sub>leak</sub>  | High level leakage current | $V_{PFC\_STOP} = V_{CC},$ $V_{DIS} = 0V$             |      |      | 1    | μΑ    |
| $V_{L}$            | Low saturation level       | I <sub>PFC_STOP</sub> =1mA,<br>V <sub>DIS</sub> = 2V |      |      | 0.2  | ٧     |
| Soft-start fu      | nction                     |                                                      | I.   |      |      |       |
| I <sub>leak</sub>  | Open-state current         | V(Css) = 2V                                          |      |      | 0.5  | μA    |
| R                  | Discharge resistance       | V <sub>ISEN</sub> > V <sub>ISENx</sub>               |      | 120  |      | Ω     |
| Standby fun        | ction                      | •                                                    | •    | •    | •    |       |
| I <sub>DIS</sub>   | Input Bias Current         | $V_{DIS} = 0$ to $V_{th}$                            |      |      | -1   | μΑ    |
| V <sub>th</sub>    | Disable threshold          | Voltage falling (1)                                  | 1.2  | 1.25 | 1.3  | V     |
| Hys                | Hysteresis                 | Voltage rising                                       |      | 50   |      | mV    |

Electrical characteristics L6599

Table 4. Electrical characteristics

| Symbol                | Parameter                                        | Test condition                                     | Min  | Тур  | Max  | Unit |
|-----------------------|--------------------------------------------------|----------------------------------------------------|------|------|------|------|
| Delayed shu           | utdown function                                  |                                                    |      |      |      |      |
| l <sub>leak</sub>     | Open-state current                               | V(DELAY) = 0                                       |      |      | 0.5  | μΑ   |
| I <sub>CHARGE</sub>   | Charge current                                   | $V_{DELAY} = 1V,$<br>$V_{ISEN} = 0.85V$            | 100  | 150  | 200  | μΑ   |
| Vth <sub>1</sub>      | Threshold for forced operation at max. frequency | Voltage rising (1)                                 | 1.92 | 2    | 2.08 | V    |
| Vth <sub>2</sub>      | Shutdown threshold                               | Voltage rising (1)                                 | 3.3  | 3.5  | 3.7  | ٧    |
| Vth <sub>3</sub>      | Restart threshold                                | Voltage falling (1)                                | 0.25 | 0.3  | 0.35 | V    |
| Low - side g          | gate driver (voltages refer                      | red to GND)                                        |      |      |      |      |
| $V_{LVGL}$            | Output low voltage                               | I <sub>sink</sub> = 200mA                          |      |      | 1.5  | ٧    |
| V <sub>LVGH</sub>     | Output high voltage                              | I <sub>source</sub> = 5mA                          | 12.8 | 13.3 |      | V    |
| I <sub>sourcepk</sub> | Peak source current                              |                                                    | -0.3 |      |      | Α    |
| I <sub>sinkpk</sub>   | Peak sink current                                |                                                    | 0.8  |      |      | Α    |
| t <sub>f</sub>        | Fall time                                        |                                                    |      | 30   |      | ns   |
| t <sub>r</sub>        | Rise time                                        |                                                    |      | 60   |      | ns   |
|                       | UVLO saturation                                  | $V_{CC} = 0$ to $V_{CC(ON)}$ ,<br>$I_{sink} = 2mA$ |      |      | 1.1  | ٧    |
| High-side ga          | ate driver (voltages refer                       | red to OUT)                                        |      |      |      |      |
| V <sub>HVGL</sub>     | Output low voltage                               | I <sub>sink</sub> = 200 mA                         |      |      | 1.5  | V    |
| V <sub>HVGH</sub>     | Output high voltage                              | I <sub>source</sub> = 5 mA                         | 12.8 | 13.3 |      | V    |
| I <sub>sourcepk</sub> | Peak source current                              |                                                    | -0.3 |      |      | А    |
| I <sub>sinkpk</sub>   | Peak sink current                                |                                                    | 0.8  |      |      | Α    |
| t <sub>f</sub>        | Fall time                                        |                                                    |      | 30   |      | ns   |
| t <sub>r</sub>        | Rise time                                        |                                                    |      | 60   |      | ns   |
|                       | HVG-OUT pull-down                                |                                                    |      | 25   |      | kΩ   |

<sup>1.</sup> Values traking each other

## 6 Typical electrical performance

Figure 3. Device consumption vs supply voltage



Figure 4. IC consumption vs junction temperature



Figure 5. V<sub>CC</sub> clamp voltage vs junction temperature



Figure 6. UVLO thresholds vs junction temperature



Figure 7. Oscillator frequency vs junction temperature

Figure 8. Dead-time vs junction temperature



Pins 11 & 15 1.15 Normalized to fsw @ 25°C 50 kHz < fsw < 250 kHz Vcc=15V 1.1 1.05 1 0.95 0.9 -20 0 20 40 60 80 100 120 Tj [°C]

Figure 9. Oscillator frequency vs timing components

Figure 10. Oscillator ramp vs junction temperature





Figure 11. Reference voltage vs junction temperature

Figure 12. Current mirroring ratio vs junction temperature





Figure 13. OCP delay source current vs Figure 14. OCP delay thresholds vs junction temperature

junction temperature





Figure 15. Standby thresholds vs junction temperature



Figure 16. Current sense thresholds vs junction temperature



Figure 17. Line thresholds vs junction temperature



Figure 18. Line source current vs junction temperature



Figure 19. Latched disable threshold vs junction temperature



### 7 Application information

The L6599 is an advanced double-ended controller specific for resonant half-bridge topology. In these converters the switches (MOSFETs) of the half-bridge leg are alternately switched on and OFF (180° out-of-phase) for exactly the same time. This is commonly referred to as operation at "50% duty cycle", although the real duty cycle, that is the ratio of the ON-time of either switch to the switching period, is actually less than 50%. The reason is that there is an internally fixed dead-time  $T_{\rm D}$ , inserted between the turn-OFF of either MOSFET and the turn-ON of the other one, where both MOSFETs are OFF. This dead-time is essential in order for the converter to work correctly: it will ensure soft-switching and enable high-frequency operation with high efficiency and low EMI emissions.

To perform converter's output voltage regulation the device is able to operate in different modes (*Figure 20*), depending on the load conditions:

- 1. Variable frequency at heavy and medium/light load. A relaxation oscillator (see "Oscillator" section for more details) generates a symmetrical triangular waveform, which MOSFETs' switching is locked to. The frequency of this waveform is related to a current that will be modulated by the feedback circuitry. As a result, the tank circuit driven by the half-bridge will be stimulated at a frequency dictated by the feedback loop to keep the output voltage regulated, thus exploiting its frequency-dependent transfer characteristics.
- 2. Burst-mode control with no or very light load. When the load falls below a value, the converter will enter a controlled intermittent operation, where a series of a few switching cycles at a nearly fixed frequency are spaced out by long idle periods where both MOSFETs are in OFF-state. A further load decrease will be translated into longer idle periods and then in a reduction of the average switching frequency. When the converter is completely unloaded, the average switching frequency can go down even to few hundred Hz, thus minimizing magnetizing current losses as well as all frequency-related losses and making it easier to comply with energy saving recommendations.



Figure 20. Multi-mode operation

#### 7.1 Oscillator

The oscillator is programmed externally by means of a capacitor (CF), connected from pin 3 (CF) to ground, that will be alternately charged and discharged by the current defined with the network connected to pin 4 (RF $_{min}$ ). The pin provides an accurate 2V reference with about 2mA source capability and the higher the current sourced by the pin is, the higher the oscillator frequency will be. The block diagram of *Figure 21* shows a simplified internal circuit that explains the operation.

The network that loads the RFmin pin generally comprises three branches:

- A resistor RF<sub>min</sub> connected between the pin and ground that determines the minimum operating frequency;
- 2. A resistor RF<sub>max</sub> connected between the pin and the collector of the (emitter-grounded) phototransistor that transfers the feedback signal from the secondary side back to the primary side; while in operation, the phototransistor will modulate the current through this branch hence modulating the oscillator frequency to perform output voltage regulation; the value of RF<sub>max</sub> determines the maximum frequency the half-bridge will be operated at when the phototransistor is fully saturated;
- 3. An R-C series circuit (C<sub>SS</sub> + R<sub>SS</sub>) connected between the pin and ground that enables to set up a frequency shift at start-up (see *Chapter 7.3: Soft-start*). Note that the contribution of this branch is zero during steady-state operation.

Figure 21. Oscillator's internal block diagram.



The following approximate relationships hold for the minimum and the maximum oscillator frequency respectively:

$$f_{min} = \frac{1}{3 \cdot CF \cdot RF_{min}}$$

$$f_{max} = \frac{1}{3 \cdot CF \cdot (RF_{min} || RF_{max})}$$

After fixing CF in the hundred pF or in the nF (consistently with the maximum source capability of the  $RF_{min}$  pin and trading this off against the total consumption of the device), the value of  $RF_{min}$  and  $RF_{max}$  will be selected so that the oscillator frequency is able to cover the entire range needed for regulation, from the minimum value  $f_{min}$  (at minimum input voltage and maximum load) to the maximum value  $f_{max}$  (at maximum input voltage and minimum load):

$$RF_{min} = \frac{1}{3 \cdot CF \cdot f_{min}}$$

$$RF_{max} = \frac{RF_{min}}{\frac{f_{max}}{f_{min}} - 1}$$

A different selection criterion will be given for  $RF_{max}$  in case burst-mode operation at no-load will be used (see "Operation at no load or very light load" section).

Figure 22. Oscillator waveforms and their relationship with gate-driving signals



In *Figure 22* the timing relationship between the oscillator waveform and the gate-drive signals, as well as the swinging node of the half-bridge leg (HB) is shown. Note that the low-side gate-drive is turned on while the oscillator's triangle is ramping up and the high-side gate-drive is turned on while the triangle is ramping down. In this way, at start-up, or as the IC resumes switching during burst-mode operation, the low-side MOSFET will be switched on first to charge the bootstrap capacitor. As a result, the bootstrap capacitor will always be charged and ready to supply the high-side floating driver.

#### 7.2 Operation at no load or very light load

When the resonant half-bridge is lightly loaded or unloaded at all, its switching frequency will be at its maximum value. To keep the output voltage under control in these conditions and to avoid losing soft-switching, there must be some significant residual current flowing through the transformer's magnetizing inductance. This current, however, produces some associated losses that prevent converter's no-load consumption from achieving very low values.

To overcome this issue, the L6599 enables the designer to make the converter operate intermittently (burst-mode operation), with a series of a few switching cycles spaced out by long idle periods where both MOSFETs are in OFF-state, so that the average switching frequency can be substantially reduced. As a result, the average value of the residual magnetizing current and the associated losses will be considerably cut down, thus facilitating the converter to comply with energy saving recommendations.

The device can be operated in burst-mode by using pin 5 (STBY): if the voltage applied to this pin falls below 1.25V the IC will enter an idle state where both gate-drive outputs are low, the oscillator is stopped, the soft-start capacitor  $C_{SS}$  keeps its charge and only the 2V reference at RF $_{min}$  pin stays alive to minimize IC's consumption and  $V_{CC}$  capacitor's discharge. The IC will resume normal operation as the voltage on the pin exceeds 1.25V by 50mV.

To implement burst-mode operation the voltage applied to the STBY pin needs to be related to the feedback loop. *Figure 23* shows the simplest implementation, suitable with a narrow input voltage range (e.g. when there is a PFC front-end).

Figure 23. Burst-mode implementation: narrow input voltage range.

RFmin

RFmin

4

L6599

Figure 24. Burst-mode implementation: wide input voltage range.



Essentially,  $RF_{max}$  will define the switching frequency  $f_{max}$  above which the L6599 will enter burst-mode operation. Once fixed  $f_{max}$ ,  $RF_{max}$  will be found from the relationship:

$$RF_{max} = \frac{3}{8} \cdot \frac{RF_{min}}{\frac{f_{max}}{f_{min}} - 1}$$

Note that, unlike the  $f_{max}$  considered in the previous section ("*Chapter 7.1: Oscillator*"), here  $f_{max}$  is associated to some load Pout<sub>B</sub> greater than the minimum one. Pout<sub>B</sub> will be such that the transformer's peak currents are low enough not to cause audible noise.

Resonant converter's switching frequency, however, depends also on the input voltage; hence, in case there is quite a large input voltage range with the circuit of *Figure 23* the value of Pout<sub>B</sub> would change considerably. In this case it is recommended to use the arrangement shown in *Figure 24* where the information on the converter's input voltage is added to the voltage applied to the STBY pin. Due to the strongly non-linear relationship between switching frequency and input voltage, it is more practical to find empirically the right amount of correction  $R_A$  / ( $R_A$  +  $R_B$ ) needed to minimize the change of Pout<sub>B</sub>. Just be careful in choosing the total value  $R_A$  +  $R_B$  much greater than  $R_C$  to minimize the effect on the LINE pin voltage (see *Chapter 7.6: Line sensing function*).

Whichever circuit is in use, its operation can be described as follows. As the load falls below the value  $Pout_B$  the frequency will try to exceed the maximum programmed value  $f_{max}$  and the voltage on the STBY pin  $(V_{STBY})$  will go below 1.25V. The IC will then stop with both gate-drive outputs low, so that both MOSFETs of the half-bridge leg are in OFF-state. The voltage  $V_{STBY}$  will now increase as a result of the feedback reaction to the energy delivery stop and, as it exceeds 1.3V, the IC will restart switching. After a while,  $V_{STBY}$  will go down again in response to the energy burst and stop the IC. In this way the converter will work in a burst-mode fashion with a nearly constant switching frequency. A further load decrease will then cause a frequency reduction, which can go down even to few hundred hertz. The timing diagram of *Figure 25* illustrates this kind of operation, showing the most significant signals. A small capacitor (typically in the hundred pF) from the STBY pin to ground, placed as close to the IC as possible to reduce switching noise pick-up, will help get clean operation.

To help the designer meet energy saving requirements even in power-factor-corrected systems, where a PFC pre-regulator precedes the DC-DC converter, the device allows that the PFC pre-regulator can be turned off during burst-mode operation, hence eliminating the no-load consumption of this stage  $(0.5 \div 1W)$ . There is no compliance issue in that because EMC regulations on low-frequency harmonic emissions refer to nominal load, no limit is envisaged when the converter operates with light or no load.

To do so, the device provides pin 9 (PFC\_STOP): it is an open collector output, normally open, that is asserted low when the IC is idle during burst-mode operation. This signal will be externally used for switching off the PFC controller and the pre-regulator as shown in *Figure 26* When the L6599 is in UVLO the pin is kept open, to let the PFC controller start first.



Figure 25. Load-dependent operating modes: timing diagram





#### 7.3 Soft-start

Generally speaking, purpose of soft-start is to progressively increase converter's power capability when it is started up, so as to avoid excessive inrush current. In resonant converters the deliverable power depends inversely on frequency, then soft- start is done by sweeping the operating frequency from an initial high value until the control loop takes over. With the L6599 converter's soft start-up is simply realized with the addition of an R-C series circuit from pin 4 (RF<sub>min</sub>) to ground (see *Figure 27*).

Initially, the capacitor  $C_{SS}$  is totally discharged, so that the series resistor  $R_{SS}$  is effectively in parallel to  $RF_{min}$  and the resulting initial frequency is determined by  $R_{SS}$  and  $RF_{min}$  only, since the optocoupler's phototransistor is cut off (as long as the output voltage is not too far away from the regulated value):

$$f_{start} = \frac{1}{3 \cdot CF \cdot (R(F_{min} | | R_{SS}))}$$

The  $C_{SS}$  capacitor is progressively charged until its voltage reaches the reference voltage (2V) and, consequently, the current through  $R_{SS}$  goes to zero. This conventionally takes 5 time constants  $R_{SS} \cdot C_{SS}$  but, before that time, the output voltage will have got close to the regulated value and the feedback loop taken over, so that it will be the optocoupler's phototransistor to determine the operating frequency from that moment onwards.

During this frequency sweep phase the operating frequency will decay following the exponential charge of  $C_{SS}$ , that is, initially it will change relatively quickly but the rate of change will get slower and slower. This counteracts the non-linear frequency dependence of the tank circuit that makes converter's power capability change little as frequency is away from resonance and change very quickly as frequency approaches resonance frequency (see *Figure 28*).

Figure 27. Soft-start circuit





Figure 28. Power vs frequency curve in an resonant half-bridge

As a result, the average input current will smoothly increase, without the peaking that occurs with linear frequency sweep, and the output voltage will reach the regulated value with almost no overshoot.

Typically,  $R_{SS}$  and  $C_{SS}$  will be selected based on the following relationships:

$$R_{SS} = \frac{RF_{min}}{\frac{f_{start}}{f_{min}} - 1}$$

$$C_{ss} = \frac{3 \cdot 10^{-3}}{R_{SS}}$$

where  $f_{start}$  is recommended to be at least 4 times  $f_{min}$ . The proposed criterion for  $C_{SS}$  is quite empirical and is a compromise between an effective soft-start action and an effective OCP (see next section). Please refer to the timing diagram of *Figure 31* to see some significant signals during the soft-start phase.

#### 7.4 Current sense, OCP and OLP

The resonant half-bridge is essentially voltage-mode controlled; hence a current sense input will only serve as an overcurrent protection (OCP).

Unlike PWM-controlled converters, where energy flow is controlled by the duty cycle of the primary switch (or switches), in a resonant half-bridge the duty cycle is fixed and energy flow is controlled by its switching frequency. This impacts on the way current limitation can be realized. While in PWM-controlled converters energy flow can be limited simply by terminating switch conduction beforehand when the sensed current exceeds a preset threshold (this is commonly now as cycle-by-cycle limitation), in a resonant half-bridge the switching frequency, that is, its oscillator's frequency must be increased and this cannot be done as quickly as turning off a switch: it takes at least the next oscillator cycle to see the frequency change. This implies that to have an effective increase, able to change the energy flow significantly, the rate of change of the frequency must be slower than the frequency itself. This, in turn, implies that cycle-by-cycle limitation is not feasible and that, therefore, the information on the primary current fed to the current sensing input must be somehow averaged. Of course, the averaging time must not be too long to prevent the primary current from reaching too high values.

In *Figure 29* and *Figure 30* a couple of current sensing methods are illustrated that will be described in the following. The circuit of *Figure 29* is simpler but the dissipation on the sense resistor Rs might not be negligible, hurting efficiency; the circuit of *Figure 30* is more complex but virtually lossless and recommended when the efficiency target is very high.



Figure 29. Current sensing technique with sense resistor



Figure 30. Lossless current sensing technique, with capacitive shunt

The device is equipped with a current sensing input (pin 6, ISEN) and a sophisticated overcurrent management system. The ISEN pin is internally connected to the input of a first comparator, referenced to 0.8V, and to that of a second comparator referenced to 1.5V. If the voltage externally applied to the pin by either circuit in *Figure 29* or *Figure 30* exceeds 0.8V the first comparator is tripped and this causes an internal switch to be turned on and discharge the soft-start capacitor  $C_{SS}$  (see *Chapter 7.3: Soft-start*). This will quickly increase the oscillator frequency and thereby limit energy transfer. The discharge will go on until the voltage on the ISEN pin has dropped by 50mV; this, with an averaging time in the range of  $10/f_{min}$ , ensures an effective frequency rise. Under output short circuit, this operation results in a nearly constant peak primary current.

It is normal that the voltage on the ISEN pin may overshoot above 0.8V; however, if the voltage on the ISEN pin reaches 1.5V, the second comparator will be triggered, the L6599 will shutdown and latch off with both the gate-drive outputs and the PFC\_STOP pin low, hence turning off the entire unit. The supply voltage of the IC must be pulled below the UVLO threshold and then again above the start-up level in order to restart. Such an event may occur if the soft-start capacitor  $C_{SS}$  is too large, so that its discharge is not fast enough or in case of transformer's magnetizing inductance saturation or a shorted secondary rectifier.

In the circuit shown in *Figure 29* where a sense resistor  $R_S$  in series to the source of the low-side MOSFET is used, note the particular connection of the resonant capacitor. In this way the voltage across  $R_S$  is related to the current flowing through the high-side MOSFET and is positive most of the switching period, except for the time needed for the resonant current to reverse after the low-side MOSFET has been switched OFF. Assuming that the time constant of the RC filter is at least ten times the minimum switching frequency  $f_{min}$ , the approximate value of  $R_S$  can be found using the empirical equation:

$$R_{S} = \frac{Vs_{pkx}}{I_{Crpkx}} \approx \frac{5 \cdot 0.8}{I_{Crpkx}} \approx \frac{4}{I_{Crpkx}}$$

where  $I_{Crpkx}$  is the maximum desired peak current flowing through the resonant capacitor and the primary winding of the transformer, which is related to the maximum load and the minimum input voltage.

The circuit shown in *Figure 30* can be operated in two different ways. If the resistor  $R_A$  in series to  $C_A$  is small (not above some hundred  $\Omega$  just to limit current spiking) the circuit operates like a capacitive current divider;  $C_A$  will be typically selected equal to  $C_R/100$  or less and will be a low-loss type, the sense resistor  $R_B$  will be selected as:

$$R_{B} = \frac{0.8\pi}{I_{Crpkx}} \left( 1 + \frac{C_{r}}{C_{A}} \right)$$

and C<sub>B</sub> will be such that R<sub>B</sub>·C<sub>B</sub> is in the range of 10 /f<sub>min</sub>.

If the resistor  $R_A$  in series to  $C_A$  is not small (in this case it will be typically selected in the ten  $k\Omega$ ), the circuit operates like a divider of the ripple voltage across the resonant capacitor Cr, which, in turn, is related to its current through the reactance of Cr. Again,  $C_A$  will be typically selected equal to  $C_R/100$  or less, this time not necessarily a low-loss type, while  $R_B$  (provided it is  $<< R_A$ ) according to:

$$R_{B} = \frac{0.8\pi}{I_{Crpkx}} \cdot \frac{\sqrt{R_{A}^{2} + X_{C_{A}}^{2}}}{X_{C_{r}}}$$

where the reactance of  $C_A$  ( $X_{CA}$ ) and  $C_R$  ( $X_{Cr}$ ) should be calculated at the frequency where  $I_{Crpk} = I_{Crpkx}$ . Again,  $C_B$  will be such that  $R_B \cdot C_B$  is in the range of 10 /f<sub>min</sub>.

Whichever circuit one is going to use, the calculated values of R<sub>S</sub> or R<sub>B</sub> should be considered just a first cut value that needs to be adjusted after experimental verification.

OCP is effective in limiting primary-to-secondary energy flow in case of an overload or an output short circuit, but the output current through the secondary winding and rectifiers under these conditions might be so high to endanger converter's safety if continuously flowing. To prevent any damage during these conditions it is customary to force converter's intermittent operation, in order to bring the average output current to values such that the thermal stress for the transformer and the rectifiers can be easily handled.

With the L6599 the designer can program externally the maximum time  $T_{SH}$  that the converter is allowed to run overloaded or under short circuit conditions. Overloads or short circuits lasting less than  $T_{SH}$  will not cause any other action, hence providing the system with immunity to short duration phenomena. If, instead,  $T_{SH}$  is exceeded an overload protection (OLP) procedure is activated that shuts down the device and, in case of continuous overload/short circuit, results in continuous intermittent operation with a user-defined duty cycle.



Figure 31. Soft-start and delayed shutdown upon overcurrent timing diagram

This function is realized with pin 2 (DELAY), by means of a capacitor  $C_{Delay}$  and a parallel resistor  $R_{Delay}$  connected to ground. As the voltage on the ISEN pin exceeds 0.8V the first OCP comparator, in addition to discharging  $C_{SS}$ , turns on an internal current generator that sources 150µA from the DELAY pin and charges  $C_{Delay}$ . During an overload/short-circuit the OCP comparator and the internal current source will be repeatedly activated and  $C_{Delay}$  will be charged with an average current that depends essentially on the time constant of the current sense filtering circuit, on  $C_{SS}$  and the characteristics of the resonant circuit; the discharge due to  $R_{Delay}$  can be neglected, considering that the associated time constant is typically much longer.

This operation will go on until the voltage on  $C_{Delay}$  reaches 2V, which defines the time  $T_{SH}$ . There is not a simple relationship that links  $T_{SH}$  to  $C_{Delay}$ , thus it is more practical to determine  $C_{Delay}$  experimentally. As a rough indication, with  $C_{Delay} = 1 \mu F T_{SH}$  will be in the order of 100ms.

Once  $C_{Delay}$  is charged at 2V the internal switch that discharges  $C_{SS}$  is forced low continuously regardless of the OCP comparator's output, and the 150 $\mu$ A current source is continuously on, until the voltage on  $C_{Delay}$  reaches 3.5V. This phase lasts:

$$T_{MP} = 10 \cdot C_{Delay}$$

with  $T_{MP}$  is expressed in ms and  $C_{Delay}$  in  $\mu F$ . During this time the L6599 runs at a frequency close to  $f_{start}$  (see *Chapter 7.3: Soft-start*) to minimize the energy inside the resonant circuit. As the voltage on  $C_{Delay}$  is 3.5V, the device stops switching and the PFC\_STOP pin is pulled low. Also the internal generator is turned off, so that  $C_{Delay}$  will now be slowly discharged by  $R_{Delay}$ . The IC will restart when the voltage on  $C_{Delay}$  will be less than 0.3V, which will take:

$$T_{STOP} = R_{Delay} \cdot C_{Delay} \ln \frac{3.5}{0.3} \approx 2.5 R_{Delay} \cdot C_{Delay}$$

The timing diagram of *Figure 31* shows this operation.

Note that if during  $T_{STOP}$  the supply voltage of the L6599 (Vcc) falls below the UVLO threshold the IC keeps memory of the event and will not restart immediately after  $V_{CC}$  exceeds the start-up threshold if V(DELAY) is still higher than 0.3V. Also the PFC\_STOP pin will stay low as long as V(DELAY) is greater than 0.3V. Note also that in case there is an overload lasting less than  $T_{SH}$ , the value of  $T_{SH}$  for the next overload will be lower if they are close to one another.

#### 7.5 Latched shutdown

The device is equipped with a comparator having the non-inverting input externally available at pin 8 (DIS) and with the inverting input internally referenced to 1.85V. As the voltage on the pin exceeds the internal threshold, the IC is immediately shut down and its consumption reduced at a low value. The information is latched and it is necessary to let the voltage on the Vcc pin go below the UVLO threshold to reset the latch and restart the IC.

This function is useful to implement a latched overtemperature protection very easily by biasing the pin with a divider from an external reference voltage, where the upper resistor is an NTC physically located close to a heating element like the MOSFET, or the secondary diode or the transformer.

An OVP can be implemented as well, e.g. by sensing the output voltage and transferring an overvoltage condition via an optocoupler.

### 7.6 Line sensing function

This function basically stops the IC as the input voltage to the converter falls below the specified range and lets it restart as the voltage goes back within the range. The sensed voltage can be either the rectified and filtered mains voltage, in which case the function will act as a brownout protection, or, in systems with a PFC pre-regulator front-end, the output voltage of the PFC stage, in which case the function will serve as power-on and power-off sequencing.

L6599 shutdown upon input undervoltage is accomplished by means of an internal comparator, as shown in the block diagram of *Figure 32*, whose non-inverting input is available at pin 7 (LINE). The comparator is internally referenced to 1.25V and disables the IC if the voltage applied on the LINE pin is below the internal reference. Under these conditions the soft-start is discharged, the PFC\_STOP pin is open and the consumption of the IC is reduced. PWM operation is re-enabled as the voltage on the pin is above the reference. The comparator is provided with current hysteresis instead of a more usual voltage hysteresis: an internal 1  $\mu$ A current sink is ON as long as the voltage on the LINE pin is below the reference and is OFF if the voltage is above the reference.

This approach provides an additional degree of freedom: it is possible to set the ON threshold and the OFF threshold separately by properly choosing the resistors of the external divider (see below). With voltage hysteresis, instead, fixing one threshold automatically fixes the other one depending on the built-in hysteresis of the comparator.



Figure 32. Line sensing function: internal block diagram and timing diagram

With reference to *Figure 32* the following relationships can be established for the ON (Vin<sub>ON</sub>) and OFF (Vin<sub>OFF</sub>) thresholds of the input voltage:

$$\frac{Vin_{ON} - 1.25}{R_H} = 15 \cdot 10^{-6} + \frac{1.25}{R_H}$$

$$\frac{\text{Vin}_{\text{OFF}} - 1.25}{\text{R}_{\text{H}}} = \frac{1.25}{\text{R}_{\text{H}}}$$

which, solved for R<sub>H</sub> and R<sub>L</sub>, yield:

$$R_{H} = \frac{Vin_{ON} - Vin_{OFF}}{15 \cdot 10^{-6}}$$

$$R_{L} = R_{H} \cdot \frac{1.25}{Vin_{OFF} - 1.25}$$

While the line undervoltage is active there is no PWM activity, thus the  $V_{CC}$  voltage (if not supplied by another source) continuously oscillates between the start-up and the UVLO thresholds, as shown in the timing diagram of *Figure 32*.

As an additional measure of safety (e.g. in case the low-side resistor is open or missing, or in non-power factor corrected systems in case of abnormally high input voltage) if the

voltage on the pin exceeds 7V the device is shutdown. If its supply voltage is always above the UVLO threshold, the IC will restart as the voltage falls below 7V.

The LINE pin, while the device is operating, is a high impedance input connected to high value resistors, thus it is prone to pick up noise, which might alter the OFF threshold or give origin to undesired switch-off of the IC during ESD tests. It is possible to bypass the pin to ground with a small film capacitor (e.g. 1-10 nF) to prevent any malfunctioning of this kind. If the function is not used the pin has to be connected to a voltage greater than 1.25V but lower than 6V (worst-case value of the 7V threshold).

#### 7.7 Bootstrap section

The supply of the floating high-side section is obtained by means of a bootstrap circuitry. This solution normally requires a high voltage fast recovery diode to charge the bootstrap capacitor  $C_{BOOT}$ . In the L6599 a patented integrated structure, replaces this external diode. It is realized by means of a high voltage DMOS, working in the third quadrant and driven synchronously with the low side driver (LVG), with a diode in series to the source, as shown in *Figure 33*.



Figure 33. Bootstrap supply: internal bootstrap synchronous diode

The diode prevents any current can flow from the VBOOT pin back to  $V_{CC}$  in case that the supply is quickly turned off when the internal capacitor of the pump is not fully discharged. To drive the synchronous DMOS it is necessary a voltage higher than the supply voltage  $V_{CC}$ . This voltage is obtained by means of an internal charge pump (*Figure 33*).

The bootstrap structure introduces a voltage drop while recharging  $C_{BOOT}$  (i.e. when the low side driver is on), which increases with the operating frequency and with the size of the external power MOSFET. It is the sum of the drop across the  $r_{(DS)ON}$  and the forward drop across the series diode. At low frequency this drop is very small and can be neglected but, as the operating frequency increases, it must be taken into account. In fact, the drop reduces the amplitude of the driving signal and can significantly increase the  $R_{(DS)ON}$  of the external high-side MOSFET and then its conductive loss.

This concern applies to converters designed with a high resonance frequency (indicatively, > 150 kHz), so that they run at high frequency also at full load. Otherwise, the converter will run at high frequency only at light load, where the current flowing in the MOSFETs of the half-bridge leg is lower, so that, generally, an  $r_{(DS)ON}$  rise is not an issue. However, it is wise to check this point anyway and the following equation is useful to compute the drop on the bootstrap driver:

$$V_{Drop} = I_{Charge} r_{(DS)ON} + V_{F} = \frac{Q_g}{T_{Charge}} R_{(DS)ON} + V_{F}$$

where  $Q_g$  is the gate charge of the external power MOS,  $r_{(DS)ON}$  is the on-resistance of the bootstrap DMOS (150 , typ.) and  $T_{charge}$  is the ON-time of the bootstrap driver, which equals about half the switching period minus the dead time  $T_D$ . For example, using a MOSFET with a total gate charge of 30nC, the drop on the bootstrap driver is about 3V at a switching frequency of 200kHz:

$$V_{Drop} = \frac{30 \cdot 10^{-9}}{2.5 \cdot 10^{-6} - 0.3 \cdot 10^{-6}} 150 + 0.6 = 2.7V$$

If a significant drop on the bootstrap driver is an issue, an external ultra-fast diode can be used, thus saving the drop on the  $r_{(DS)ON}$  of the internal DMOS.

## 7.8 Application example

Figure 34. EVAL6599-90W demo board, 90W adapter with L6563 & L6599: electrical schematic



Table 5. EVAL6599-90W demo board, 90W adapter with L6563 & L6599: evaluation data

|       | Vin = 115Vac |       |       |       |                      | ,     | Vin = 230 | Vac   |       |
|-------|--------------|-------|-------|-------|----------------------|-------|-----------|-------|-------|
| Vout  | lout         | Pout  | Pin   | Eff.  | Vout lout Pout Pin E |       |           |       |       |
| [V]   | [A]          | [W]   | [W]   | %     | [V]                  | [A]   | [W]       | [W]   | %     |
| 18.95 | 4.71         | 89.25 | 99.13 | 90.04 | 18.95                | 4.71  | 89.25     | 97.23 | 91.80 |
| 18.95 | 3.72         | 70.49 | 78.00 | 90.38 | 18.96                | 3.72  | 70.53     | 76.74 | 91.91 |
| 18.97 | 2.7          | 51.22 | 56.55 | 90.57 | 18.97                | 2.7   | 51.22     | 55.85 | 91.71 |
| 18.98 | 1.71         | 32.46 | 36.00 | 90.16 | 18.98                | 1.71  | 32.46     | 35.57 | 91.24 |
| 18.99 | 1.0          | 18.99 | 21.70 | 87.51 | 18.99                | 1.0   | 18.99     | 21.30 | 89.15 |
| 18.99 | 0.5          | 9.50  | 11.30 | 84.03 | 19.00                | 0.5   | 9.50      | 10.87 | 87.40 |
| 19.00 | 0.25         | 4.75  | 5.86  | 81.06 | 19.00                | 0.25  | 4.75      | 5.77  | 82.32 |
| 19.01 | 0.080        | 1.52  | 3     | 50.70 | 19.01                | 0.080 | 1.52      | 2.4   | 63.37 |
| 19.01 | 0.053        | 1.01  | 2     | 50.38 | 19.01                | 0.053 | 1.01      | 1.68  | 59.97 |
| 19.01 | 0.027        | 0.51  | 1.08  | 47.53 | 19.01                | 0.027 | 0.51      | 1     | 51.33 |
| 19.01 | 0.013        | 0.25  | 0.66  | 37.44 | 19.01                | 0.013 | 0.25      | 0.67  | 36.89 |
| 19.01 | 0            | 0     | 0.28  |       | 19.01                | 0     | 0         | 0.34  |       |

## 8 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK<sup>®</sup> packages. These packages have a Lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.

| Table 6 | Plastic DIP-16 mechanical data |  |
|---------|--------------------------------|--|
|         |                                |  |

| Dim. | mm.  |       |      | inch  |       |       |
|------|------|-------|------|-------|-------|-------|
|      | Min  | Тур   | Max  | Min   | Тур   | Max   |
| a1   | 0.51 |       |      | 0.020 |       |       |
|      |      |       |      |       |       |       |
| В    | 0.77 |       | 1.65 | 0.030 |       | 0.065 |
| b    |      | 0.5   |      |       | 0.020 |       |
| b1   |      | 0.25  |      |       | 0.010 |       |
|      |      |       |      |       |       |       |
| D    |      |       | 20   |       |       | 0.787 |
| Е    |      | 8.5   |      |       | 0.335 |       |
| е    |      | 2.54  |      |       | 0.100 |       |
| e3   |      | 17.78 |      |       | 0.700 |       |
| F    |      |       | 7.1  |       |       | 0.280 |
| I    |      |       | 5.1  |       |       | 0.201 |
| L    |      | 3.3   |      |       | 0.130 |       |
| Z    |      |       | 1.27 |       |       | 0.050 |

Figure 35. Plastic DIP-16 package dimensions



Table 7. SO16N mechanical data

| Dim. | mm.      |      |      | inch   |       |       |
|------|----------|------|------|--------|-------|-------|
|      | Min      | Тур  | Max  | Min    | Тур   | Max   |
|      |          |      |      |        |       |       |
| А    |          |      | 1.75 |        |       | 0.069 |
| a1   | 0.1      |      | 0.25 | 0.004  |       | 0.009 |
|      |          |      |      |        |       |       |
| a2   |          |      | 1.6  |        |       | 0.063 |
| b    | 0.35     |      | 0.46 | 0.014  |       | 0.018 |
| b1   | 0.19     |      | 0.25 | 0.007  |       | 0.010 |
| С    |          | 0.5  |      |        | 0.020 |       |
| c1   |          |      | 45°  | (typ.) |       |       |
| D(1) | 9.8      |      | 10   | 0.386  |       | 0.394 |
| Е    | 5.8      |      | 6.2  | 0.228  |       | 0.244 |
| е    |          | 1.27 |      |        | 0.050 |       |
| e3   |          | 8.89 |      |        | 0.350 |       |
| F(1) | 3.8      |      | 4.0  | 0.150  |       | 0.157 |
| G    | 4.60     |      | 5.30 | 0.181  |       | 0.208 |
| L    | 0.4      |      | 1.27 | 0.150  |       | 0.050 |
|      |          |      |      |        |       |       |
| M    |          |      | 0.62 |        |       | 0.024 |
| S    | 8°(max.) |      |      |        |       |       |

Figure 36. Package dimensions



L6599 Revision history

# 9 Revision history

Table 8. Revision history

| Date        | Revision | Changes         |
|-------------|----------|-----------------|
| 15-May-2006 | 1        | Initial release |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZE REPRESENTATIVE OF ST, ST PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS, WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2006 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

