#### DESCRIPTION Hughes 7211 devices are configured to drive conventional 4 digit, 7 segment LCD displays. They feature on-chip oscillator, divider chain, backplane driver, and 28 segment drivers. These devices simplify the task of implementing a cost effective alphanumeric 7 segment display for microprocessor systems since they latch data and perform character encoding. Two input configurations are available. One provides four data bit inputs and four digit select inputs. This configuration (7211-1, 7211-2) is suitable for interfacing with multiplexed BCD or binary output devices such as counters. The microprocessor oriented interface (7211-3, 7211-4) devices provide data input latches and digit select code latches under control of chip select inputs. Two different decoder configurations are available. One configuration (7211-1, 7211-3) will decode four bit binary input into a seven segment alphanumeric hexadecimal output. The other (7211-2, 7211-4) versions will provide the output code 0-9, dash, E, H, L, P, blank. Either device will correctly decode BCD to seven segment decimal outputs. The 7211-1/7211-2/7211-3/7211-4 are available in a 40 lead hermetic dual-in-line ceramic package (D suffix), plastic package (P suffix), cerdip (Y suffix) or leadless chip carrier (L suffix). Devices in chip form (H suffix) are available upon request. #### **FEATURES** - CMOS Circuitry Wide supply voltage range Low power operation High noise immunity Wide temperature range - Four digit non-multiplexed 7 segment LCD display outputs with backplane driver - Complete onboard RC oscillator to generate backplane frequency - Backplane input/output allows simple synchronization of slave-device segment outputs to a master backplane signal 7211-1, 7211-2 | PIN CONFIGU | HATION | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V* | 40 D 1 38 B 1 38 B 1 38 B 1 36 B 8 1 36 Coscillator 35 GND 33 D 3 Sel 33 D 3 Sel 31 D 1 D 1 30 B 3 D 2 31 D 1 D 2 31 D 1 D 2 31 D 1 D 2 31 D 1 D 2 31 D 1 D 2 31 D 2 D 2 31 D 3 D 3 D 3 30 D 8 3 D 3 29 B 2 D 1 27 B 0 F 4 25 G F 4 25 G C 4 21 D 8 4 | - Cascadable - 7211-1, 7211-2 provide separate digit select inputs to accept multiplexed BCD input - 7211-3, 7211-4 provide data and digit select code input latches controlled by chip select inputs to provide direct microprocessor interface. - 7211-1, 7211-3: decode binary to hexadecimal - 7211-2, 7211-4: decode binary to code B (0-9, dash, E, H, L, P, blank) 7211-3, 7211-4 | V+ □ 1 • 40 □ 0 1<br>E1 □ 2 39 □ C 1<br>G1 □ 3 38 □ B 1<br>F1 □ 4 37 □ A 1<br>BP □ 5 36 □ Oscillator<br>A2 □ 6 35 □ GND<br>B2 □ 7 34 □ Chip Select 2 | PIN C | ONFIGURA | TION | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------| | C2 8 33 Chip Select T 22 9 32 Digit Select Code Bit E2 11 30 B3 F2 12 29 B2 A3 13 28 B1 B3 14 27 B0 C3 15 26 F4 D3 16 E3 17 24 E4 E4 | V+ | 40<br>39<br>38<br>37<br>36<br>35<br>34<br>33<br>0<br>0<br>31<br>1<br>1<br>30<br>2<br>2<br>2<br>29<br>4<br>4<br>27<br>5<br>5<br>6<br>6 | D 1 | Select 2<br>Select 1<br>Select Code Bit 2<br>Select Code Bit 1<br>Data | ## **ABSOLUTE MAXIMUM RATINGS** | VDD | 3 to | + 6.5V | |-----------------------|--------|--------| | Power Dissipation | 250mW | | | Operating Temperature | | | | Plastic Package | -40 to | +85°C | | Ceramic Package | -55 to | +125°C | | Storage Temperature | -65 to | +150°C | NOTE: Operating the device above the "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # ELECTRICAL CHARACTERISTICS at TA = -55 to 125°C, VDD nominal, CL = 50pF | PARAMETER | SYMBOL | CONDITION | MIN. | TYP. | MAX. | UNITS | |------------------------------------------|------------------|---------------------------------------------------------------|------|------------|------------|-------| | Operating Supply Voltage Range | VSUPP | | 3 | 5 | 6 | ٧ | | Operating Current <sup>2</sup> | IOP | Test circuit, Display blank | | 10 | 50 | υA | | Oscillator Input Current 2 | losci | Pin 36 | | <u>+ 2</u> | ± 10 | μА | | Segment Rise/Fall Time | †RFS | C <sub>L</sub> = 200 pF | | 0.5 | | us | | Backplane Rise/Fall Time | tRFB | C <sub>L</sub> = 5000 pF | | 1.5 | | us | | Oscillator Frequency | fosc | Pin 36 Floating | | 16 | | KHz | | Backplane Frequency | fBP | Pin 36 Floating | | 125 | | Hz | | Logical "1" Input Voltage | VIH | | 3 | | | v | | Logical "0" Input Voltage | VIL | | | | 1 | ٧ | | Input Leakage Current | ILK | Pins 27-34 | | ± .01 | <u>+</u> 1 | μA | | Input Capacitance <sup>1</sup> | CIN | Pins 27-34 | | 5 | | pF | | BP/Brightness Input Leakage <sup>2</sup> | BPLK | Measured at Pin 5 with Pin 36 at GND | | ± .01 | ±5 | uА | | BP/Brightness Input Capacitance 1 | Свы | All Devices | | 200 | | pF | | AC CHARACTERISTICS - MULTIPLE | XED INPUT | ONFIGURATION | | | | | | Digit Select Active Pulse Width | tsa | Refer to Timing Diagrams | 1 | | | μS | | Data Setup Time | tDS | | 500 | | | | | Data Hold Time | <sup>t</sup> DH | | 200 | | | ns | | Inter-Digit Select Time | tiDS | | 2 | | | us | | AC CHARACTERISTICS - MICROPRI | OCESSOR IN | TERFACE | | | | | | Chip Select Active Pulse Width | <sup>†</sup> CSA | Other chip select either held active, or both driven together | 200 | | | | | Data Setup Time | tps | - | 100 | | | ns | | Data Hold Time | tDH | | 10 | 0 | | | | Inter-Chip Select Time | tics | | 2 | | | μS | NOTE 1: Design assured but not tested. NOTE 2: Parameters guaranteed by other tests at -55 C. TIMING DIAGRAMS H7211 ## (a) Multiplexed Input Timing ## (b) Microprocessor Interface Input Timing #### **DIGITAL WAVEFORMS** ## **FUNCTIONAL DESCRIPTION** The LCD devices in the 7211-1,7211-2,7211-3,7211-4 family provide outputs suitable for driving conventional four digit by seven segment LCD displays. They include 28 individual segment drivers, a backplane driver, and a self-contained oscillator and divider chain to generate backplane frequency. The segment and backplane drivers consist of a CMOS inverter, with the n- and p-channel devices ratioed to provide identical on resistances, and thus equal rise and fall times. This eliminates any dic component which could arise from different rise and fall times, and ensures maximum display life. The backplane output devices can be disabled by connecting the oscillator input (pin 36) to the negative supply. This allows the 28 segment outputs to be synchronized directly to a signal input at the BP terminal (pin 5). In this manner, several slave devices may be cascaded to the backplane output of one master device or the backplane may be derived from an external source. This allows the use of displays with more than 4 digits and a single backplane. The limitation on how many devices that can be slaved to one master device backplane driver is the additional load represented by the larger backplane of displays of more than four digits, and the effect of that load on the backplane rise and fall times. The backplane driver devices of one device should handle the backplane to a display of 16 one-half-inch characters without the rise and fall times exceeding 5 µs. (i.e. 3 slave devices and the display backplane driven by a fourth master device). It is recommended that if more than four devices are to be slaved together, that the backplane signal be derived externally and all the 7211 devices be slaved to it. This external signal should be capable of driving very large capacitive loads with short (1-2 µs) rise and fall times. The maximum frequency for a backplane signal should be about 125Hz although this may be too fast for optimum display response at lower display temperatures, depending on the display used. #### **FUNCTIONAL DIAGRAMS** #### 7211-1, 7211-2 ### 7211-3, 7211-4 ## (d) 80C48/8048/8748 Microcomputer Interface The onboard oscillator is designed to free run at approximately 16KHz at microampere power levels. The oscillator frequency is divided by 128 to provide the backplane frequency, which will be approximately 125Hz with oscillator free-running. The oscillator frequency may be reduced by connecting an external capacitor to the oscillator terminal (pin 36). The oscillator may also be overdriven if desired, although care must be taken to ensure that the backplane driver is not disabled during the negative portion of the overdriving signal (which could cause a d.c. component to the display). This can be done by driving the oscillator input between the positive supply and a level out of the range where the backplane disable is sensed, about one fifth of the supply voltage above the negative supply. Another technique for overdriving the oscillator (with a signal swinging the full supply) is to skew the duty cycle of the overdriving signal such that the negative portion has a duration shorter than about 1 microsecond. The backplane disable sensing circuit will not respond to signals of this duration. #### INPUT CONFIGURATION AND OUTPUT CODES | Part Number | Input Configuration | Output Code | |-------------|-----------------------------|-------------| | 7211-1P | Multiplexed 4-bit | Hexadecimal | | 7211-2P | Multiplexed 4-bit | Code B | | 7211-3P | Microprocessor<br>Interface | Hexadecimal | | 7211-4P | Microprocessor<br>Interface | Code B | ## **OUTPUT CODES** DINIADY #### SEGMENT ASSIGNMENT | | | | AHY | BIN | | |---------|-------------|-----|-----|-----|-----| | CODE B | HEXADECIMAL | B 0 | B 1 | B 2 | B 3 | | 0 | 8 | 0 | 0 | 0 | 0 | | 1 | 1 | 1 | 0 | 0 | 0 | | 2 | 3 | 0 | 1 | 0 | 0 | | 3 | 3 | 1 | 1 | 0 | 0 | | 4 | 4 | 0 | 0 | 1 | 0 | | 5 | 5 | 1 | 0 | 1 | 0 | | 8 | 6 | 0 | 1 | 1 | 0 | | 7 | 7 | 1 | 1 | 1 | 0 | | 3 | 8 | 0 | Ð | 0 | 1 | | 3 | 3 | 1 | 0 | 0 | 1 | | - | <b>A</b> | Э | 1 | 0 | 1 | | ٤ | ь | 1 | 1 | 0 | 1 | | Н | ε | Э | 0 | 1 | 1 | | L | d | 1 | 0 | 1 | 1 | | ٩ | ٤ | Э | 1 | 1 | 1 | | (BLANK) | ٤ | 1 | 1 | 1 | 1 | | | | | | | | SIGNAL DESCRIPTION: H7211 | A1, A2, A3, A4 | Outputs directly connected to the "a" segments of LCD | |----------------|---------------------------------------------------------------------------| | B1, B2, B3, B4 | <ul> <li>Outputs directly connected to the "b" segments of LCD</li> </ul> | | C1, C2, C3, C4 | <ul> <li>Outputs directly connected to the "c" segments of LCD</li> </ul> | | D1, D2, D3, D4 | <ul> <li>Outputs directly connected to the "d" segments of LCD</li> </ul> | | E1, E2, E3, E4 | <ul> <li>Outputs directly connected to the "e" segments of LCD</li> </ul> | | F1, F2, F3, F4 | — Outputs directly connected to the "f" segments of LCD | | G1, G2, G3, G4 | <ul> <li>Outputs directly connected to the "g" segments of LCD</li> </ul> | | | | B0, B1, B2, B3 — Data input bits select appropriate output code B0 is the least significant bit — Digit selects bits (7211-1, 7211-2) D1 is the least significant bit D1, D2, D3, D4 — Digit selects bits (/211-1, /211-2) D1 is the least significant bit — Two bit digit select code (7211-3, 7211-4) DS 1 is the least significant bit | DS 2 | DS 1 | | |------|------|-------------| | 0 | 0 | selects D 4 | | 0 | 1 | selects D 3 | | 1 | 0 | selects D 2 | | 1 | 1 | selects D 1 | CS 1, CS 2 -- Chip select signals (7211-3, 7211-4): when both CS 1, CS 2 are low, the data at the Data Inputs (B 0-B 3) and Digit Select Inputs (D 1-D 4) are written into the input latches. On the rising edge of either chip select, the data is decoded and written into the output latches. Oscillator input can be floating or tied to external capacitor. When grounded, disables BP output devices, allowing segments to be synched to an external signal input at the BP terminal. **BP** — See OSC pin above. ### **APPLICATIONS:** osc ## (a) Cascading and Synchronization: ## (b) 4 1/2 Digit LCD DPM With Digit Blanking on Overrange Information furnished by Hughes is believed to be accurate and reliable. However, no responsibility is assumed by Hughes for its use; nor for any infringements or patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Hughes. Hughes Microelectronics Center 500 Superior Avenue, Box H Newport Beach, CA 92658-8903 Tele: (714) 759-2727 FAX: (714) 759-2720 12/88 Printed in U.S.A.