# L80223 10BASE-T/100BASE-TX/FX Ethernet PHY

# **Technical Manual**

# Draft 6/5/00

Preliminary



Order Number R14016

This document is preliminary. As such, it contains data derived from functional simulations and performance estimates. LSI Logic has not verified either the functional descriptions, or the electrical and mechanical specifications using production parts.

This document contains proprietary information of LSI Logic Corporation. The information contained herein is not to be used by or disclosed to third parties without the express written permission of an officer of LSI Logic Corporation.

#### DB14-000133-00, First Edition (June 2000)

This document describes revision/release A of LSI Logic Corporation's L80223 10BASE-T/100BASE-TX/FX Ethernet PHY and will remain the official reference source for all revisions/releases of this product until rescinded by an update.

#### To receive product literature, visit us at http://www.lsilogic.com.

LSI Logic Corporation reserves the right to make changes to any products herein at any time without notice. LSI Logic does not assume any responsibility or liability arising out of the application or use of any product described herein, except as expressly agreed to in writing by LSI Logic; nor does the purchase or use of a product from LSI Logic convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual property rights of LSI Logic or third parties.

Copyright © 2000 by LSI Logic Corporation. All rights reserved.

#### TRADEMARK ACKNOWLEDGMENT

The LSI Logic logo design is a registered trademark of LSI Logic Corporation. All other brand and product names may be trademarks of their respective companies.

Rev A

# Preface

This book is the primary reference and technical manual for the L80223 10BASE-T/100BASE-TX/FX Ethernet Physical Layer Device (PHY). It contains a complete functional description for the L80223 and includes complete physical and electrical specifications for the product.

#### Audience

This document assumes that you have some familiarity with Ethernet devices and related support devices. The people who benefit from this book are:

- Engineers and managers who are evaluating the device for possible use in a system
- Engineers who are designing the device into a system

#### Organization

This document has the following chapters:

- Chapter 1, Introduction, describes the device in general terms and gives a block diagram and lists the device features.
- Chapter 2, Functional Description, describes each of the internal blocks in the device in some detail.
- Chapter 3, Signal Descriptions, lists and describes the device input and output signals.
- Chapter 4, **Registers**, gives a register summary and describes each of the bits in each register.
- Chapter 5, Management Interface, describes the device Management Interface, which allows the registers to be read and written.

- Chapter 6, **Specifications**, lists the AC and DC characteristics and gives typical timing parameters.
- Appendix A, Application Information, gives practical guidelines for incorporating the device into a design.

#### Abbreviations Used in This Manual

Below is a list of abbreviations used throughout this manual.

| 100BASE-FX | 100 Mbits/s Fiber Optic Ethernet    |
|------------|-------------------------------------|
| 100BASE-T  | 100 Mbits/s Twisted-Pair Ethernet   |
| 10BASE-T   | 10 Mbits/s Twisted-Pair Ethernet    |
| 4B5B       | 4-Bit 5-Bit                         |
| CLK        | Clock                               |
| CRC        | Cvclic Redundancv Check             |
| CRS        | Carrier Sense                       |
| CSMA       | Carrier Sense Multiple Access       |
| CWRD       | Codeword                            |
| DA         | Destination Address                 |
| ECL        | Emitter-Coupled Logic               |
| EOF        | End of Frame                        |
| ESD        | End of Stream Delimiter             |
| FCS        | Frame Check Sequence                |
| FDX        | Full-Duplex                         |
| FEF        | Far End Fault                       |
| FIFO       | First In - First Out                |
| FLP        | Fast Link Pulse                     |
| HDX        | Half-Duplex                         |
| HIZ        | High Impedance                      |
| I/G        | Individual/Group                    |
| IETF       | Internet Engineering Task Force     |
| IPG        | Inter-Packet Gap                    |
| IREF       | Reference Current                   |
| L/T        | Length and Type                     |
| LSB        | Least-Significant Bit               |
| MIB        | Management Information Base         |
| MLT3       | Multi-Level Transmission (3 levels) |
| ms         | millisecond                         |
| MSB        | Most-Significant Bit                |
| mV         | millivolt                           |
| NLP        | Normal Link Pulse                   |
| NRZI       | Non-Return to Zero Inverted         |
| NRZ        | Non-Return to Zero                  |
| OP         | Opcode                              |
| PCB        | Printed Circuit Board               |

| pF    | picofarad                              |
|-------|----------------------------------------|
| PRE   | Preamble                               |
| R/LH  | Read Latched High                      |
| R/LHI | Read Latched High with Interrupt       |
| R/LL  | Read Latched Low                       |
| R/LLI | Read Latched Low with Interrupt        |
| R/LT  | Read Latched Transition                |
| R/LTI | Read Latched Transition with Interrupt |
| R/WSC | Read/Write Self Clearing               |
| RFC   | Request for Comments                   |
| RJ-45 | Registered Jack-45                     |
| RMON  | Remote Monitoring                      |
| SA    | Start Address or Station Address       |
| SFD   | Start of Frame Delimiter               |
| SNMP  | Simple Network Management Protocol     |
| SOI   | Start of Idle                          |
| SSD   | Start of Stream Delimiter              |
| STP   | Shielded Twisted Pair                  |
| TP    | Twisted Pair                           |
| μH    | microhenry                             |
| μP    | microprocessor                         |
| UTP   | Unshielded Twisted Pair                |
|       |                                        |

#### **Conventions Used in This Manual**

The first time a word or phrase is defined in this manual, it is *italicized*.

The word *assert* means to drive a signal true or active. The word *deassert* means to drive a signal false or inactive.

Hexadecimal numbers are indicated by the prefix "0x" —for example, 0x32CF. Binary numbers are indicated by the prefix "0b" —for example, 0b0011.0010.1100.1111.

# **Contents**

| Chapter 1 | Introduction |          |                                    |      |  |  |  |  |  |  |  |  |
|-----------|--------------|----------|------------------------------------|------|--|--|--|--|--|--|--|--|
|           | 1.1          | Overvie  | ew .                               | 1-1  |  |  |  |  |  |  |  |  |
|           | 1.2          | Feature  | Features                           |      |  |  |  |  |  |  |  |  |
| Chapter 2 | Fund         |          |                                    |      |  |  |  |  |  |  |  |  |
|           | 2.1          | Overvie  | ew .                               | 2-2  |  |  |  |  |  |  |  |  |
|           |              | 2.1.1    | Channel Operation                  | 2-2  |  |  |  |  |  |  |  |  |
|           |              | 2.1.2    | Data Paths                         | 2-2  |  |  |  |  |  |  |  |  |
|           | 2.2          | Block D  | Diagram Description                | 2-7  |  |  |  |  |  |  |  |  |
|           |              | 2.2.1    | Oscillator and Clock               | 2-8  |  |  |  |  |  |  |  |  |
|           |              | 2.2.2    | Controller Interface               | 2-9  |  |  |  |  |  |  |  |  |
|           |              | 2.2.3    | Encoder                            | 2-14 |  |  |  |  |  |  |  |  |
|           |              | 2.2.4    | Decoder                            | 2-16 |  |  |  |  |  |  |  |  |
|           |              | 2.2.5    | Scrambler                          | 2-17 |  |  |  |  |  |  |  |  |
|           |              | 2.2.6    | Descrambler                        | 2-17 |  |  |  |  |  |  |  |  |
|           |              | 2.2.7    | Twisted-Pair Transmitters          | 2-19 |  |  |  |  |  |  |  |  |
|           |              | 2.2.8    | Twisted-Pair Receivers             | 2-24 |  |  |  |  |  |  |  |  |
|           |              | 2.2.9    | FX Transmitter and Receiver        | 2-27 |  |  |  |  |  |  |  |  |
|           |              | 2.2.10   | Clock and Data Recovery            | 2-30 |  |  |  |  |  |  |  |  |
|           |              | 2.2.11   | Link Integrity and AutoNegotiation | 2-31 |  |  |  |  |  |  |  |  |
|           |              | 2.2.12   | Link Indication                    | 2-35 |  |  |  |  |  |  |  |  |
|           |              | 2.2.13   | Collision                          | 2-35 |  |  |  |  |  |  |  |  |
|           |              | 2.2.14   | LED Drivers                        | 2-37 |  |  |  |  |  |  |  |  |
|           | 2.3          | Start of | f Packet                           | 2-40 |  |  |  |  |  |  |  |  |
|           |              | 2.3.1    | 100 Mbits/s                        | 2-40 |  |  |  |  |  |  |  |  |
|           |              | 2.3.2    | 10 Mbits/s                         | 2-41 |  |  |  |  |  |  |  |  |
|           | 2.4          | End of   | Packet                             | 2-41 |  |  |  |  |  |  |  |  |
|           |              | 2.4.1    | 100 Mbits/s                        | 2-41 |  |  |  |  |  |  |  |  |
|           |              | 2.4.2    | 10 Mbits/s                         | 2-42 |  |  |  |  |  |  |  |  |

L80223 10BASE-T/100BASE-TX/FX Ethernet PHY Rev. A

|           | 0.5   | <b>—</b> 1/1 1 -                   | ICD also Made                                  | 0.40 |  |  |  |  |
|-----------|-------|------------------------------------|------------------------------------------------|------|--|--|--|--|
|           | 2.5   | Full/Ha                            | If Duplex Mode                                 | 2-43 |  |  |  |  |
|           |       | 2.5.1                              | Forcing Full/Half Duplex Operation             | 2-43 |  |  |  |  |
|           |       | 2.5.2                              | Full/Half Duplex Indication                    | 2-44 |  |  |  |  |
|           |       | 2.5.3                              | Loopback                                       | 2-44 |  |  |  |  |
|           | 2.6   | Repea                              | ter Mode                                       | 2-45 |  |  |  |  |
|           | 2.7   | 10/100                             | Mbits/s Selection                              | 2-46 |  |  |  |  |
|           |       | 2.7.1                              | Forcing 10/100 Mbits/s Operation               | 2-46 |  |  |  |  |
|           |       | 2.7.2                              | Autoselecting 10/100 Mbits/s Operation         | 2-46 |  |  |  |  |
|           |       | 2.7.3                              | 10/100 Mbits/s Indication                      | 2-46 |  |  |  |  |
|           | 2.8   | Jabber                             |                                                | 2-47 |  |  |  |  |
|           | 2.9   | Automa                             | atic Jam                                       | 2-47 |  |  |  |  |
|           |       | 2.9.1                              | 100 Mbits/s JAM                                | 2-47 |  |  |  |  |
|           |       | 2.9.2                              | 10 Mbits/s JAM                                 | 2-47 |  |  |  |  |
|           | 2.10  | Reset                              |                                                | 2-48 |  |  |  |  |
|           | 2.11  | Power                              | lown                                           | 2-48 |  |  |  |  |
|           | 2.12  | Receiv                             | e Polarity Correction                          | 2-49 |  |  |  |  |
| Chapter 3 | Signa | al Descr                           | iptions                                        |      |  |  |  |  |
|           | 3.1   | Media                              | Interface Signals                              | 3-2  |  |  |  |  |
|           | 3.2   | Controller Interface Signals (MII) |                                                |      |  |  |  |  |
|           | 3.3   | Management Interface               |                                                |      |  |  |  |  |
|           | 3.4   | Miscellaneous Signals              |                                                |      |  |  |  |  |
|           | 3.5   | LEDs                               |                                                | 3-7  |  |  |  |  |
|           | 3.6   | Power                              | Supply                                         | 3-10 |  |  |  |  |
| Chapter 4 | Regis | sters                              |                                                |      |  |  |  |  |
|           | 4.1   | Bit Typ                            | es                                             | 4-2  |  |  |  |  |
|           | 4.2   | MI Ser                             | ial Port Register Summary                      | 4-4  |  |  |  |  |
|           | 4.3   | Registe                            | ers                                            | 4-7  |  |  |  |  |
|           |       | 4.3.1                              | Control Register (Register 0)                  | 4-7  |  |  |  |  |
|           |       | 4.3.2                              | Status Register (Register 1)                   | 4-9  |  |  |  |  |
|           |       | 4.3.3                              | PHY ID 1 Register (Register 2)                 | 4-11 |  |  |  |  |
|           |       | 4.3.4                              | PHY ID 2 Register (Register 3)                 | 4-12 |  |  |  |  |
|           |       | 4.3.5                              | AutoNegotiation Advertisement Register         |      |  |  |  |  |
|           |       |                                    | (Register 4)                                   | 4-13 |  |  |  |  |
|           |       | 4.3.6                              | AutoNegotiation Remote End Capability Register | 4.45 |  |  |  |  |
|           |       |                                    | (Register 5)                                   | 4-15 |  |  |  |  |

|            |      | 4.3.7 Configuration 1 Register (Register 16)           | 4-17 |  |  |  |  |  |
|------------|------|--------------------------------------------------------|------|--|--|--|--|--|
|            |      | 4.3.8 Configuration 2 Register (Register 17)           | 4-20 |  |  |  |  |  |
|            |      | 4.3.9 Status Output Register (Register 18)             | 4-23 |  |  |  |  |  |
|            |      | 4.3.10 Interrupt Mask Register (Register 19)           | 4-25 |  |  |  |  |  |
|            |      | 4.3.11 Reserved Register (Register 20)                 | 4-28 |  |  |  |  |  |
| Chapter 5  | Man  | agement Interface                                      |      |  |  |  |  |  |
|            | 5.1  | Signal Description                                     | 5-2  |  |  |  |  |  |
|            | 5.2  | General Operation                                      | 5-3  |  |  |  |  |  |
|            | 5.3  | Multiple Register Access                               | 5-5  |  |  |  |  |  |
|            | 5.4  | Frame Structure                                        | 5-6  |  |  |  |  |  |
|            | 5.5  | Register Structure                                     | 5-8  |  |  |  |  |  |
|            | 5.6  | Interrupts                                             | 5-9  |  |  |  |  |  |
| Chapter 6  | Spec | cifications                                            |      |  |  |  |  |  |
|            | 6.1  | Absolute Maximum Ratings                               | 6-2  |  |  |  |  |  |
|            | 6.2  | Electrical Characteristics                             | 6-3  |  |  |  |  |  |
|            |      | 6.2.1 Twisted-Pair DC Characteristics                  | 6-5  |  |  |  |  |  |
|            |      | 6.2.2 FX Characteristics, Transmit                     | 6-9  |  |  |  |  |  |
|            | 6.3  | AC Electrical Characteristics                          | 6-12 |  |  |  |  |  |
|            |      | 6.3.1 25 MHz Input/Output Clock Timing Characteristics | 6-13 |  |  |  |  |  |
|            |      | 6.3.2 Transmit Timing Characteristics                  | 6-14 |  |  |  |  |  |
|            |      | 6.3.3 Receive Timing Characteristics                   | 6-17 |  |  |  |  |  |
|            |      | 6.3.4 Collision and JAM Timing Characteristics         | 6-23 |  |  |  |  |  |
|            |      | 6.3.5 Link Pulse Timing Characteristics                | 6-27 |  |  |  |  |  |
|            |      | 6.3.6 Jabber Timing Characteristics                    | 6-30 |  |  |  |  |  |
|            | 6.4  | LED Driver Timing Characteristics                      | 6-31 |  |  |  |  |  |
|            |      | 6.4.1 MI Serial Port Timing Characteristics            | 6-32 |  |  |  |  |  |
|            | 6.5  | Pinouts and Package Drawings                           | 6-34 |  |  |  |  |  |
|            |      | 6.5.1 Pinouts                                          | 6-34 |  |  |  |  |  |
|            |      | 6.5.2 L80223 Pin Layout                                | 6-40 |  |  |  |  |  |
|            | 6.6  | Mechanical Drawing                                     | 6-41 |  |  |  |  |  |
| Appendix A | App  | lication Information                                   |      |  |  |  |  |  |
|            | A.1  | A.1 Example Schematics                                 |      |  |  |  |  |  |
|            | A.2  | TP Transmit Interface                                  | A-5  |  |  |  |  |  |
|            | A.3  | TP Receive Interface                                   | A-6  |  |  |  |  |  |

| A.4  | TP Tran   | smit Output Current Set          | A-7  |
|------|-----------|----------------------------------|------|
| A.5  | Cable S   | Selection                        | A-8  |
| A.6  | Transmi   | itter Droop                      | A-9  |
| A.7  | Automa    | tic JAM                          | A-9  |
| A.8  | FX Inter  | rface                            | A-11 |
|      | A.8.1     | Connection to 3.3 V Transceivers | A-11 |
|      | A.8.2     | Connection to 5 V Transceivers   | A-12 |
|      | A.8.3     | Disabling the FX Interface       | A-14 |
| A.9  | MII Con   | troller Interface                | A-15 |
|      | A.9.1     | Clocks                           | A-15 |
|      | A.9.2     | Output Drive                     | A-15 |
|      | A.9.3     | MII Disable                      | A-16 |
|      | A.9.4     | Receive Output Enable            | A-17 |
| A.10 | FBI Cor   | A-17                             |      |
| A.11 | Serial P  | Port                             | A-18 |
|      | A.11.1    | Polling and Interrupt            | A-18 |
|      | A.11.2    | Multiple Register Access         | A-19 |
|      | A.11.3    | Serial Port Addressing           | A-19 |
| A.12 | Oscillate | or                               | A-21 |
| A.13 | LED Dr    | ivers                            | A-21 |
| A.14 | Repeate   | er Applications                  | A-22 |
|      | A.14.1    | MII-Based Repeaters              | A-22 |
|      | A.14.2    | Non-MII Based Repeaters          | A-22 |
|      | A.14.3    | Clocks                           | A-23 |
| A.15 | Power S   | Supply Decoupling                | A-24 |
|      |           |                                  |      |

# **Customer Feedback**

# Figures

| 1.1  | Top Level Block Diagram                          | 1-3  |
|------|--------------------------------------------------|------|
| 2.1  | L80223 Device Block Diagram                      | 2-3  |
| 2.2  | 100BASE-TX/FX and 10BASE-T Frame Format          | 2-4  |
| 2.3  | MII Frame Format                                 | 2-5  |
| 2.4  | TP Output Voltage Template                       | 2-20 |
| 2.5  | TP Input Voltage Template (10 Mbits/s)           | 2-25 |
| 2.6  | Link Pulse Output Voltage Template (10 Mbits/s)  | 2-32 |
| 2.7  | NLP vs FLP Link Pulse                            | 2-33 |
| 2.8  | SOI Output Voltage Template - 10 Mbits/s         | 2-42 |
| 3.1  | Device Logic Diagram                             | 3-2  |
| 5.1  | MI Serial Port Frame Timing Diagram              | 5-4  |
| 5.2  | MI Serial Frame Structure                        | 5-6  |
| 5.3  | MDIO Interrupt Pulse                             | 5-10 |
| 6.1  | 25 MHz Output Timing                             | 6-13 |
| 6.2  | Transmit Timing - 100 Mbits/s                    | 6-15 |
| 6.3  | Transmit Timing - 10 Mbits/s                     | 6-16 |
| 6.4  | Receive Timing, Start of Packet - 100 Mbits/s    | 6-19 |
| 6.5  | Receive Timing, End of Packet - 100 Mbits/s      | 6-20 |
| 6.6  | Receive Timing, Start of Packet - 10 Mbits/s     | 6-21 |
| 6.7  | Receive Timing, End of Packet - 10 Mbits/s       | 6-22 |
| 6.8  | RX_EN Timing                                     | 6-22 |
| 6.9  | Collision Timing, Receive 100 Mbits/s            | 6-24 |
| 6.10 | Collision Timing, Receive 10 Mbits/s             | 6-24 |
| 6.11 | Collision Timing, Transmit - 100 Mbits/s         | 6-25 |
| 6.12 | Collision Timing, Transmit - 10 Mbits/s          | 6-25 |
| 6.13 | Collision Test Timing                            | 6-25 |
| 6.14 | JAM Timing                                       | 6-26 |
| 6.15 | NLP Link Pulse Timing                            | 6-29 |
| 6.16 | FLP Link Pulse Timing                            | 6-29 |
| 6.17 | Jabber Timing                                    | 6-30 |
| 6.18 | LED Driver Timing                                | 6-31 |
| 6.19 | MI Serial Port Timing                            | 6-33 |
| 6.20 | MDIO Interrupt Pulse Timing                      | 6-33 |
| 6.21 | L80223 64-Pin LQFP, Top View                     | 6-40 |
| 6.22 | 64-Pin LQFP Mechanical Drawing                   | 6-42 |
| A.1  | Typical Network Interface Adapter Card Schematic |      |

|     | Using the L80223                              | A-2  |
|-----|-----------------------------------------------|------|
| A.2 | Typical Switching Port Schematic Using L80223 | A-3  |
| A.3 | Typical External PHY Schematic Using L80223   | A-4  |
| A.4 | Connection to 3.3 V Fiber Optic Transceivers  | A-12 |
| A.5 | Connection to 5 V Fiber Optic Transceivers    | A-13 |
| A.6 | MII Output Driver Characteristics             | A-16 |
| A.7 | Serial Device Port Address Selection          | A-20 |

Rev. A

## Tables

| 2.1  | Transmit Preamble and SFD Bits at MAC Nibble Interface | 2-5  |
|------|--------------------------------------------------------|------|
| 2.2  | Receive Preamble and SFD Bits at MAC Nibble Interface  | 2-6  |
| 2.3  | 4B/5B Symbol Mapping                                   | 2-10 |
| 2.4  | 4B/5B Symbol Mapping                                   | 2-14 |
| 2.5  | TP Output Voltage - 10 Mbits/s                         | 2-21 |
| 2.6  | Transmit Level Adjust                                  | 2-22 |
| 2.7  | FX Transmit Level Adjust                               | 2-27 |
| 2.8  | PLED_[1:0] Output Select Bit Encoding                  | 2-38 |
| 2.9  | LED Normal Function Definition                         | 2-38 |
| 2.10 | LED Event Definition                                   | 2-39 |
| 4.1  | MI Register Bit Type Definition                        | 4-2  |
| 5.1  | MI Serial Port Register Summary                        | 5-8  |
| 6.1  | Absolute Maximum Ratings                               | 6-2  |
| 6.2  | DC Characteristics                                     | 6-3  |
| 6.3  | Twisted Pair Characteristics (Transmit)                | 6-5  |
| 6.4  | Twisted Pair Characteristics (Receive)                 | 6-8  |
| 6.5  | FX Characteristics, Transmit                           | 6-9  |
| 6.6  | FX Characteristics, Receive                            | 6-11 |
| 6.7  | Test Conditions                                        | 6-12 |
| 6.8  | 25 MHz Input/Output Clock                              | 6-13 |
| 6.9  | Transmit Timing                                        | 6-14 |
| 6.10 | Receive Timing                                         | 6-17 |
| 6.11 | Collision and Jam Timing                               | 6-23 |
| 6.12 | Link Pulse Timing                                      | 6-27 |
| 6.13 | Jabber Timing                                          | 6-30 |
| 6.14 | LED Driver Timing                                      | 6-31 |
| 6.15 | MI Serial Port Timing                                  | 6-32 |
| 6.16 | L80223 Pin List (by Signal Category)                   | 6-34 |
| 6.17 | L80223 Pin List (by Pin Number)                        | 6-37 |
| A.1  | TP Transformer Specification                           | A-5  |
| A.2  | TP Transformer Sources                                 | A-5  |
| A.3  | Cable Configuration                                    | A-8  |
| A.4  | Crystal Specifications                                 | A-21 |

# Chapter 1 Introduction

This chapter contains a brief introduction to the L80223 10BASE-T/100BASE-TX/FX Ethernet Physical Layer Device (PHY). It contains the following sections:

- Section 1.1, "Overview"
- Section 1.2, "Features"

# 1.1 Overview

This manual describes the L80223 device. The device contains a single PHY channel. The convention used in this manual is that *device* refers to the IC, and *channel* refers to the PHY in the device.

The L80223 is a highly-integrated analog interface IC for twisted-pair or fiber optic Ethernet applications. The device can be configured for either 100 Mbits/s (100BASE-TX or 100BASE-FX) or 10 Mbits/s (10BASE-T) Ethernet operation.

The PHY channel contains the following blocks:

- 4B5B Encoder/Manchester Encoder
- Scrambler
- 10BASE-T Transmitter
- 100BASE-TX Transmitter
- 100BASE-FX Transmitter
- 10BASE-T Receiver
- 100BASE-TX Receiver
- 100BASE-FX Receiver

- Clock and Data Recovery
- Autonegotiation and Link Integrity
- Descrambler
- 4B5B Decoder/Manchester Decoder
- MII Controller Interface
- Management Interface (MI)
- Collision Detection

Figure 1.1 is a simplified top-level block diagram of the L80223 device.



# Figure 1.1 Top Level Block Diagram

Internal output waveshaping circuitry and on-chip filters in the PHY eliminates the need for external filters normally required in 100BASE-TX and 10BASE-T applications.

Using the on-chip AutoNegotiation algorithm, the device can automatically configure the PHY channel to independently operate in 100 Mbits/s or 10 Mbits/s operation in either full- or half-duplex mode.

The device uses the Management Interface (MI) serial port to access 11 16-bit registers in the PHY. These registers comply to Clause 22 of IEEE 802.3u and contain bits and fields that reflect configuration inputs, status outputs, and device capabilities.

The device is ideally suited as a media interface for 10BASE-T/100BASE-TX/FX repeaters, routers, PCMCIA cards, NIC cards, motherboards, networked modems, and other end station applications.

The device is implemented in 0.35 or 0.30 micron CMOS technology and operates on a 3.3 V power supply. The outputs are 5V-tolerant and directly interface to other 5V devices.

# 1.2 Features

The following list summarizes the salient features of the device:

- Single-chip solution for a 10BASE-T/100BASE-TX/FX PHY
- Dual speed: 10/100 Mbit/s
- Half-duplex or full-duplex operation
- MII interface to Ethernet MAC
- Management Interface (MI) for configuration and status
- Optional Repeater Interface
- AutoNegotiation for 10/100 Mbit/s, full/half duplex operation
- Advertisement control through pins
- All applicable IEEE 802.3, 10BASE-T and 100BASE-TX/FX specifications are met
- On-chip wave shaping (no external filters required)

- Adaptive equalizer for 100BASE-TX operation
- Baseline wander correction
- Minimum number of external components
- Independent programmable LED output pins reflect the following events:
  - Link
  - Activity
  - Collision
  - Full-Duplex
  - Speed (10/100 Mbits/s)
- 3.3 V power supply, 5 V tolerant I/O
- 64-pin LQFP

# Chapter 2 Functional Description

This chapter contains a functional description of the PHY device. It has the following sections:

- Section 2.1, "Overview"
- Section 2.2, "Block Diagram Description"
- Section 2.3, "Start of Packet"
- Section 2.4, "End of Packet"
- Section 2.5, "Full/Half Duplex Mode"
- Section 2.6, "Repeater Mode"
- Section 2.7, "10/100 Mbits/s Selection"
- Section 2.8, "Jabber"
- Section 2.9, "Automatic Jam"
- Section 2.10, "Reset"
- Section 2.11, "Powerdown"
- Section 2.12, "Receive Polarity Correction"

# 2.1 Overview

This section gives a brief overview of the device functional operation.

The L80223 is a complete 10/100 Mbits/s Ethernet Media Interface IC. A block diagram is shown in Figure 2.1.

# 2.1.1 Channel Operation

The PHY operates in the 100BASE-TX or 100BASE-FX modes at 100 Mbits/s, or in the 10BASE-T mode at 10 Mbits/s. The 100 Mbits/s modes and the 10 Mbits/s mode differ in data rate, signaling protocol, and allowed wiring as follows:

- 100BASE-TX mode uses two pairs of category 5 or better UTP or STP twisted-pair cable with 4B5B encoded, scrambled, and MLT3 coded 62.5-MHz ternary data to achieve a throughput of 100 Mbits/s.
- The 100BASE-FX mode uses two fiber cables with 4B5B encoded, 125-MHz binary data to achieve a throughput of 100 Mbits/s.
- 10 Mbits/s mode uses two pairs of category 3 or better UTP or STP twisted-pair cable with Manchester encoded 10-MHz binary data to achieve a 10 Mbits/s throughput

The data symbol format on the twisted-pair cable for the 100 and 10 Mbits/s modes is defined in IEEE 802.3 specifications and shown in Figure 2.2.

## 2.1.2 Data Paths

In each device, there is a transmit data path and a receive data path associated with each PHY channel. The transmit data path is from the Controller Interface to the twisted-pair transmitter. The receive data path is from the twisted-pair receiver to the Controller Interface.



Figure 2.1 L80223 Device Block Diagram

## Figure 2.2 100BASE-TX/FX and 10BASE-T Frame Format

| Gan  |            |            | Ethernet MAC Frame |           |           |    |          |     |     |      |  |  |  |  |  |  |
|------|------------|------------|--------------------|-----------|-----------|----|----------|-----|-----|------|--|--|--|--|--|--|
| Oup  | PREAM      | BLE        | SFD                | DA        | SA        | LN | LLC Data | FCS | Gap |      |  |  |  |  |  |  |
|      |            | <br> <br>  |                    |           |           |    |          |     |     |      |  |  |  |  |  |  |
| IDLE | SSD PRE    | AMBLE      | SFD                | DA        | SA        | LN | LLC DATA | FCS | ESD | IDLE |  |  |  |  |  |  |
|      | DA, SA, LN |            |                    |           |           |    |          |     |     |      |  |  |  |  |  |  |
|      |            |            | 100BA              | SE-FX Dat | a Symbols |    |          |     |     |      |  |  |  |  |  |  |
| IDLE | SSD PRE    | AMBLE      | SFD                | DA        | SA        | LN | LLC DATA | FCS | ESD | IDLE |  |  |  |  |  |  |
|      | DA, SA, LN |            |                    |           |           |    |          |     |     |      |  |  |  |  |  |  |
| ŀ    |            | . <u> </u> |                    |           | Cymbols   |    |          |     |     |      |  |  |  |  |  |  |
| IDLE | PREAMB     | SLE        | SFD                | DA        | SA        | LN | LLC DATA | FCS | SOI | IDLE |  |  |  |  |  |  |

IDLE = [ No Transitions ] PREAMBLE = [ 1 0 1 0 ...] 62 Bits Long SFD = [ 1 1 ] DA, SA, LN, LLC DATA, FCS = [ DATA ] SOI = [ 1 1 ] With No MID Bit Transition

## 2.1.2.1 100BASE-TX

In 100BASE-TX transmit operation, data is received on the Controller Interface from an external Ethernet controller according to the format shown in Figure 2.3 and Table 2.1. The data is sent to the 4B5B encoder, which scrambles the encoded data. The scrambled data is then sent to the TP transmitter. The TP transmitter converts the encoded and scrambled data into MLT3 ternary format, preshapes the output, and drives the twisted-pair cable.







| Signals |   |   |                |   |   |   |   |   |   | Bit \ | /alue |   |   |   |   |   |                |   |                 |                 |
|---------|---|---|----------------|---|---|---|---|---|---|-------|-------|---|---|---|---|---|----------------|---|-----------------|-----------------|
| TXDO    | Х | Х | 1 <sup>1</sup> | 1 | 1 | 1 | 1 | 1 | 1 | 1     | 1     | 1 | 1 | 1 | 1 | 1 | 1 <sup>2</sup> | 1 | D0 <sup>3</sup> | D4 <sup>4</sup> |
| TXD1    | Х | Х | 0              | 0 | 0 | 0 | 0 | 0 | 0 | 0     | 0     | 0 | 0 | 0 | 0 | 0 | 0              | 0 | D1              | D5              |
| TXD2    | Х | Х | 1              | 1 | 1 | 1 | 1 | 1 | 1 | 1     | 1     | 1 | 1 | 1 | 1 | 1 | 1              | 1 | D2              | D6              |
| TXD3    | Х | Х | 0              | 0 | 0 | 0 | 0 | 0 | 0 | 0     | 0     | 0 | 0 | 0 | 0 | 0 | 0              | 1 | D3              | D7              |
| TX_EN   | 0 | 0 | 1              | 1 | 1 | 1 | 1 | 1 | 1 | 1     | 1     | 1 | 1 | 1 | 1 | 1 | 1              | 1 | 1               | 1               |

1. 1st preamble nibble transmitted.

2. 1st SFD nibble transmitted.

3. 1st data nibble transmitted.

4. D0 through D7 are the first 8 bits of the data field.

In 100BASE-TX receive operation, the TP receiver takes incoming encoded and scrambled MLT3 data from the twisted-pair cable, removes any high-frequency noise from the input, equalizes the input signal to compensate for the effects of the cable, performs baseline wander correction, qualifies the data with a squelch algorithm, and converts the data from MLT3-encoded levels to internal digital levels. The output of the receiver then goes to a clock and data recovery block that recovers a clock from the incoming data, uses the clock to latch valid data into the device, and converts the data back to NRZ format. The 4B5B decoder and descrambler then decodes and unscrambles the NRZ data, respectively, and sends it out of the Controller Interface to an external Ethernet controller. The format of the received data at the Controller interface is as shown in Table 2.2.

Table 2.2 Receive Preamble and SFD Bits at MAC Nibble Interface

| Signals |   |                |   |   |   |   |   |   |   | Bit Value |   |   |   |   |   |   |                |   |                 |                 |
|---------|---|----------------|---|---|---|---|---|---|---|-----------|---|---|---|---|---|---|----------------|---|-----------------|-----------------|
| RXDO    | Х | 1 <sup>1</sup> | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1         | 1 | 1 | 1 | 1 | 1 | 1 | 1 <sup>2</sup> | 1 | D0 <sup>3</sup> | D4 <sup>4</sup> |
| RXD1    | Х | 0              | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0         | 0 | 0 | 0 | 0 | 0 | 0 | 0              | 0 | D1              | D5              |
| RXD2    | Х | 1              | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1         | 1 | 1 | 1 | 1 | 1 | 1 | 1              | 1 | D2              | D6              |
| RXD3    | Х | 0              | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0         | 0 | 0 | 0 | 0 | 0 | 0 | 0              | 1 | D3              | D7              |
| RX_DV   | 0 | 1              | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1         | 1 | 1 | 1 | 1 | 1 | 1 | 1              | 1 | 1               | 1               |

1. First preamble nibble received. Depending on the mode, the device may eliminate either all or some of the preamble nibbles, up to the first SFD nibble.

2. First SFD nibble received.

3. First data nibble received.

4. D0 through D7 are the first 8 bits of the data field.

### 2.1.2.2 100BASE-FX

100BASE-FX operation is similar to 100BASE-TX operation except:

- The transmit output/receive input is not scrambled or MLT3 encoded
- The transmit data is output to a FX transmitter instead of the TP waveshaper/ transmitter
- The receive data is input to the FX ECL level detector instead of the equalizer and associated TP circuitry
- The FX Interface has a signal detect input

## 2.1.2.3 10BASE-T

10BASE-T operation is similar to the 100BASE-TX operation except:

- There is no scrambler/descrambler
- The encoder/decoder is Manchester instead of 4B5B
- The data rate is 10 Mbits/s instead of 100 Mbits/s,
- The twisted-pair symbol data is two-level Manchester instead of ternary MLT-3.
- The transmitter generates link pulses during the idle period
- The transmitter detects the jabber condition
- The receiver detects link pulses and implements the AutoNegotiation algorithm

# 2.2 Block Diagram Description

The L80223 PHY device has the following main blocks:

- Oscillator and Clock
- Controller Interface
- 4B5B/Manchester Encoder/Decoder
- Scrambler/Descrambler
- Twisted-Pair Transmitters
- Fiber Transmitter
- Twisted-Pair Receivers
- Fiber Receiver
- Clock and Data Recovery
- AutoNegotiation/Link Integrity
- Descrambler
- Collision Detection
- LED Drivers

A Management Interface (MI) serial port provides access to 11 internal PHY registers.

Figure 2.1 shows the main blocks, along with their associated signals. The following sections describe each of the blocks in Figure 2.1. The performance of the device in both the 10 and 100 Mbits/s modes is described.

# 2.2.1 Oscillator and Clock

The L80223 requires a 25 MHz reference frequency for internal signal generation. This 25 MHz reference frequency is generated with either an external 25 MHz crystal connected between OSCIN and GND or with the application of an external 25-MHz clock to OSCIN.

The device provides either a 2.5-MHz or 25-MHz reference clock at the TX\_CLK or RX\_CLK output pins for 10-MHz or 100-MHz operation, respectively.

# 2.2.2 Controller Interface

This section describes the controller interface operation. The L80223 has two interfaces to an external controller:

- Media Independent Interface (MII)
- Five Bit Interface (FBI)

#### 2.2.2.1 MII Interface

The device has an MII interface to an external Ethernet Media Access Controller (MAC).

**MII (100 Mbits/s)** – The MII is a nibble wide packet data interface defined in IEEE 802.3 and shown in Figure 2.3. The L80223 meets all the MII requirements outlined in IEEE 802.3. The L80223 can directly connect, without any external logic, to any Ethernet controller or other device that also complies with the IEEE 802.3 MII specifications.

The MII interface contains the following signals:

- Transmit data bits (TXD[3:0])
- Transmit clock (TX\_CLK)
- Transmit enable (TX\_EN)
- Transmit error (TX\_ER)
- Receive data bits (RXD[3:0])
- Receive clock (RX\_CLK)
- Carrier sense (CRS)
- Receive data valid (RX\_DV)
- Receive data error (RX\_ER)
- Collision (COL)

The transmit and receive clocks operate at 25 MHz in 100 Mbits/s mode.

On the transmit side, the TX\_CLK output runs continuously at 25 MHz. When no data is to be transmitted, TX\_EN must be deasserted. While TX\_EN is deasserted, TX\_ER and TXD[3:0] are ignored and no data is clocked into the device. When TX\_EN is asserted on the rising edge of TX\_CLK, data on TXD[3:0] is clocked into the device on the rising edge

of the TX\_CLK output clock. TXD[3:0] input data is nibble wide packet data whose format must be the same as specified in IEEE 802.3 and shown in Figure 2.3. When all data on TXD[3:0] has been latched into the device, TX\_EN must be deasserted on the rising edge of TX\_CLK.

TX\_ER is also clocked in on the rising edge of TX\_CLK. TX\_ER is a transmit error signal. When this signal is asserted, the device substitutes an error nibble in place of the normal data nibble that was clocked in on TXD[3:0]. The error nibble is defined to be the /H/ symbol, which is defined in IEEE 802.3 and shown in Table 2.3.

| Symbol<br>Name | Description | 5B Code | 4B Code |
|----------------|-------------|---------|---------|
| 0              | Data 0      | 0b11110 | 0b0000  |
| 1              | Data 1      | 0b01001 | 0b0001  |
| 2              | Data 2      | 0b10100 | 0b0010  |
| 3              | Data 3      | 0b10101 | 0b0011  |
| 4              | Data 4      | 0b01010 | 0b0100  |
| 5              | Data 5      | 0b01011 | 0b0101  |
| 6              | Data 6      | 0b01110 | 0b0110  |
| 7              | Data 7      | 0b01111 | 0b0111  |
| 8              | Data 8      | 0b10010 | 0b1000  |
| 9              | Data 9      | 0b10011 | 0b1001  |
| A              | Data A      | 0b10110 | 0b1010  |
| В              | Data B      | 0b10111 | 0b1011  |
| С              | Data C      | 0b11010 | 0b1100  |
| D              | Data D      | 0b11011 | 0b1101  |
| E              | Data E      | 0b11100 | 0b1110  |
| F              | Data F      | 0b11101 | 0b1111  |
| I              | Idle        | 0b11111 | 0b0000  |

Table 2.34B/5B Symbol Mapping

| Symbol<br>Name | Description   | 5B Code                 | 4B Code   |
|----------------|---------------|-------------------------|-----------|
| J              | SSD #1        | 0b11000                 | 0b0101    |
| К              | SSD #2        | 0b10001                 | 0b0101    |
| Т              | ESD #1        | 0b01101                 | 0b0000    |
| R              | ESD #2        | 0b00111                 | 0b0000    |
| Н              | Halt          | 0b00100                 | Undefined |
| -              | Invalid codes | All others <sup>1</sup> | 0b0000*   |

 Table 2.3
 4B/5B Symbol Mapping (Cont.)

1. These 5B codes are not used. The decoder decodes these 5B codes to 4B 0000. The encoder encodes 4B 0000 to 5B 11110, as shown in symbol Data 0.

Because the OSCIN input clock generates the TX\_CLK output clock, the TXD[3:0], TX\_EN, and TX\_ER signals are also clocked in on rising edges of OSCIN.

On the receive side, as long as a valid data packet is not detected, CRS and RX\_DV are deasserted and the RXD[3:0] signals are held LOW. When the start of packet is detected, CRS and RX\_DV are asserted on the falling edge of RX\_CLK. The assertion of RX\_DV indicates that valid data is clocked out on RXD[3:0] on the falling edge of the RX\_CLK. The RXD[3:0] data has the same frame structure as the TXD[3:0] data and is specified in IEEE 802.3 and shown in Figure 2.3. When the end of the packet is detected, CRS and RX\_DV are deasserted, and RXD[3:0] is held LOW. CRS and RX\_DV also stay deasserted if the device is in the Link Fail State.

RX\_ER is a receive error output that is asserted when certain errors are detected on a data nibble. RX\_ER is asserted on the falling edge of RX\_CLK for the duration of that RX\_CLK clock cycle during which the nibble containing the error is output on RXD[3:0].

The collision output, COL, is asserted whenever the collision condition is detected.

**MII (10 Mbits/s)** – MII 10 Mbits/s operation is identical to 100 Mbits/s operation except:

- The TX\_CLK and RX\_CLK clock frequency is reduced to 2.5 MHz
- TX\_ER is ignored
- RX\_ER is disabled and always held LOW
- Receive operation is modified as follows:

On the receive side, when the squelch circuit determines that invalid data is present on the TP inputs, the receiver is idle. During idle, RX\_CLK follows TX\_CLK, RXD[3:0] is held LOW, and CRS and RX\_DV are deasserted. When a start of packet is detected on the TP receive inputs, CRS is asserted and the clock recovery process starts on the incoming TP input data. After the receive clock has been recovered from the data, the RX\_CLK is switched over to the recovered clock and the data valid signal RX\_DV is asserted on a falling edge of RX\_CLK. Once RX\_DV is asserted, valid data is clocked out on RXD[3:0] on the falling edge of RX\_CLK. The RXD[3:0] data has the same packet structure as the TXD[3:0] data and is formatted on RXD[3:0] as specified in IEEE 802.3 and shown in Figure 2.3. When the end of packet is detected, CRS and RX\_DV are deasserted. CRS and RX\_DV also stay deasserted as long as the device is in the Link Fail State.

#### 2.2.2.2 FBI Interface

The Five Bit Interface (also referred to as FBI) is a five-bit wide interface that is produced when the 4B5B encoder/decoder is bypassed. The FBI is primarily used for repeaters or Ethernet controllers that have integrated encoder/decoders.

The FBI is identical to the MII except:

- The FBI data path is five bits wide, not nibble wide like the MII
- The TX\_ER pin is reconfigured to be the fifth transmit data bit (TXD4)
- The RX\_ER pin is reconfigured to be the fifth receive data bit (RXD4)
- CRS is asserted as long as the device is in the Link Pass State
- COL is not valid
- RX\_DV is not valid
- The TX\_EN pin is ignored

There is no FBI operation in the 10 Mbits/s mode.

#### 2.2.2.3 Selection of MII or FBI

**FBI Selection** – The FBI is automatically enabled when the 4B5B encoder/decoder is bypassed. Bypassing the encoder/decoder passes the 5B symbols between the receiver/transmitter directly to the FBI without any alterations or substitutions. To bypass the 4B5B encoder/decoder, set the Bypass Encoder bit (BYP\_ENC) in the MI serial port Configuration 1 register.

When the FBI is enabled, it may also be desirable to bypass the scrambler/descrambler and disable the internal CRS loopback function. To bypass the scrambler/descrambler, set the Bypass Scrambler bit (BYP\_SCR) in the MI serial port Configuration 1 register. To disable the internal CRS loopback, set the TX\_EN to CRS loopback disable bit (TXEN\_CRS) in the MI serial port Configuration 1 register.

**MII Selection** – To disable the MII (and FBI) inputs and outputs, set the MII\_DIS bit in the MI serial port Control register. When the MII is disabled, the MII and FBI inputs are ignored, and the MII, FBI, and TPI outputs are placed in a high-impedance state. The MII pins affected are:

- RX\_CLK
- RXD[3:0]
- RX\_DV
- RX\_ER
- COL

If the MI address lines, MDA[4:0]n, are pulled HIGH during reset or powerup, the L80223 powers up and resets with the MII and FBI disabled. Otherwise, the L80223 powers up and resets with the MII and FBI enabled.

In addition, when the R/J\_CFG bit in the MI serial port Configuration 1 register is LOW, the RX\_EN/JAMn pin is configured for RX\_EN operation. If the RX\_EN pin is LOW in this situation, the MII controller interface outputs are placed in the high-impedance state.

# 2.2.3 Encoder

This section describes the 4B5B encoder, which is used in 100 Mbits/s operation. It also describes the Manchester Encoder, used in 10BASE-T operation.

#### 2.2.3.1 4B5B Encoder (100 Mbits/s)

100BASE-TX operation requires that the data be 4B5B encoded. The 4B5B Encoder block shown in Figure 2.1 converts the four-bit data nibbles into five-bit data words. The mapping of the 4B nibbles to 5B codewords is specified in IEEE 802.3 and is shown in Table 2.4.

| Symbol Name | Description | 5B Code | 4B Code |
|-------------|-------------|---------|---------|
| 0           | Data 0      | 11110   | 0000    |
| 1           | Data 1      | 01001   | 0001    |
| 2           | Data 2      | 10100   | 0010    |
| 3           | Data 3      | 10101   | 0011    |
| 4           | Data 4      | 01010   | 0100    |
| 5           | Data 5      | 01011   | 0101    |
| 6           | Data 6      | 01110   | 0110    |
| 7           | Data 7      | 01111   | 0111    |
| 8           | Data 8      | 10010   | 1000    |
| 9           | Data 9      | 10011   | 1001    |
| А           | Data A      | 10110   | 1010    |
| В           | Data B      | 10111   | 1011    |
| С           | Data C      | 11010   | 1100    |
| D           | Data D      | 11011   | 1101    |
| E           | Data E      | 11100   | 1110    |
| F           | Data F      | 11101   | 1111    |
| I           | Idle        | 11111   | 0000    |

Table 2.4 4B/5B Symbol Mapping

| Symbol Name | Description   | 5B Code                 | 4B Code   |
|-------------|---------------|-------------------------|-----------|
| J           | SSD #1        | 11000                   | 0101      |
| К           | SSD #2        | 10001                   | 0101      |
| Т           | ESD #1        | 01101                   | 0000      |
| R           | ESD #2        | 00111                   | 0000      |
| Н           | Halt          | 00100                   | Undefined |
|             | Invalid codes | All others <sup>1</sup> | 0000      |

Table 2.44B/5B Symbol Mapping (Cont.)

1. These 5B codes are not used. The decoder converts them to a 4B code of 0000. The encoder converts the 4B 0000 code to the 5B 11110 code, as shown in symbol 0.

The 4B5B encoder takes 4B (four-bit) nibbles from the Transmit MAC block, converts them into 5B (five-bit) words according to Table 2.4, and sends the 5B words to the scrambler. The 4B5B encoder also substitutes the first eight bits of the preamble with the Start of Stream Delimiter (SSD) (/J/K/ symbols) and adds an End of Stream Delimiter (ESD) (/T/R/ symbols) to the end of each packet, as defined in IEEE 802.3 and shown in Figure 2.2. The 4B5B encoder also fills the period between packets (idle period), with a continuous stream of idle symbols, as shown in Figure 2.2.

### 2.2.3.2 Manchester Encoder (10 Mbits/s)

The Manchester Encoder shown in Figure 2.1 is used for 10 Mbits/s operation. It combines clock and non-return to zero inverted (NRZI) data such that the first half of the data bit contains the complement of the data, and the second half of the data bit contains the true data, as specified in IEEE 802.3. This process guarantees that a transition always occurs in the middle of the bit cell. The Manchester encoder on the device converts the 10 Mbits/s NRZI data from the Ethernet controller interface into a single data stream for the TP transmitter and adds a start of idle pulse (SOI) at the end of the packet as specified in IEEE 802.3 and shown in Figure 2.2. The Manchester encoding process is only done on actual packet data; during the idle period between packets, no signal is transmitted except for periodic link pulses.

### 2.2.3.3 Encoder Bypass

Setting the Bypass Encoder/Decoder bit (BYP\_ENC) in the MI serial port Configuration 1 register bypasses the 4B5B encoder. When this bit is set, 5B code words are passed directly from the controller interface to the scrambler without any of the alterations described in Section 2.2.3.1, "4B5B Encoder (100 Mbits/s)," page 2-14. Setting the bit automatically places the device in the FBI mode as described in the subsection entitled "FBI Selection" on page 2-13.

# 2.2.4 Decoder

This section describes the 4B5B decoder, used in 100 Mbits/s operation, which converts 5B encoded data to 4B nibbles. It also describes the Manchester Decoder, used in 10BASE-T operation.

### 2.2.4.1 4B5B Decoder (100 Mbits/s)

Because the TP input data is 4B5B encoded on the transmit side, the 4B5B decoder must decode it on the receive side. The mapping of the 5B codewords to the 4B nibbles is specified in IEEE 802.3. The 4B5B decoder takes the 5B codewords from the descrambler, converts them into 4B nibbles according to Table 2.4, and sends the 4B nibbles to the receive Ethernet controller.

The 4B5B decoder also strips off the SSD delimiter (/J/K/ symbols), and replaces it with two 4B Data 5 nibbles (/5/ symbol). It also strips off the ESD delimiter (/T/R/ symbols), and replaces it with two 4B Data 0 nibbles (/I/ symbol), per IEEE 802.3 specifications (see Figure 2.2).

The 4B5B decoder detects SSD, ESD, and codeword errors in the incoming data stream as specified in IEEE 802.3. To indicate these errors, the device asserts the RX\_ER output as well as the SSD, ESD, and CWRD bits in the MI serial port Status Output register while the errors are being transmitted across RXD[3:0].

#### 2.2.4.2 Manchester Decoder (10 Mbits/s)

In Manchester coded data, the first half of the data bit contains the complement of the data, and the second half of the data bit contains the true data. The Manchester Decoder converts the single data stream from the TP receiver into non-return to zero (NRZ) data for the controller
interface. To do this, it decodes the data and strips off the SOI pulse. Because the Clock and Data Recovery block has already separated the clock and data from the TP receiver, that block inherently performs the the Manchester decoding.

#### 2.2.4.3 Decoder Bypass

Setting the Bypass Encoder/Decoder bit (BYP\_ENC) in the MI serial port Configuration 1 register bypasses the 4B5B decoder. When this bit is set, 5B code words are passed directly to the controller interface from the descrambler without any of the alterations described in Section 2.2.4, "Decoder," page 2-16. Additionally, the CRS pin is continuously asserted whenever the device is in the Link Pass state. Setting the bit automatically places the device in the FBI mode as described in the subsection entitled "FBI Selection" on page 2-13.

# 2.2.5 Scrambler

100BASE-TX transmission requires scrambling to reduce the radiated emissions on the twisted pair. The scrambler takes the NRZI encoded data from the 4B5B encoder, scrambles it per the IEEE 802.3 specifications, and sends it to the TP transmitter. A scrambler is not used for 10 Mbits/s operation.

#### 2.2.5.1 Scrambler Bypass

Setting the Bypass Encoder/Decoder bit (BYP\_SCR) in the MI serial port Configuration 1 register bypasses the scrambler. When this bit is set, 5B data bypasses the scrambler and goes directly to the 100BASE-TX transmitter.

### 2.2.6 Descrambler

The descrambler block shown in Figure 2.1 is used in 100BASE-TX operation. The device descrambler takes the scrambled NRZI data from the data recovery block, descrambles it according to IEEE 802.3 specifications, aligns the data on the correct 5B word boundaries, and sends it to the 4B5B decoder.

The algorithm for synchronization of the descrambler is the same as the algorithm outlined in the IEEE 802.3 specification.

After the descrambler is synchronized, it maintains synchronization as long as enough descrambled idle pattern ones are detected within a given interval. To stay in synchronization, the descrambler needs to detect at least 25 consecutive descrambled idle pattern ones in a 1 ms interval. If 25 consecutive descrambled idle pattern ones are not detected within the 1 ms interval, the descrambler goes out of synchronization and restarts the synchronization process.

If the descrambler is in the unsynchronized state, the descrambler Loss of Synchronization Detect bit (LOSS\_SYNC) is set in the MI serial port Status Output register. The bit stays set until the descrambler achieves synchronization.

The descrambler is disabled for 10BASE-T operation.

#### 2.2.6.1 Descrambler Bypass

Setting the Bypass Encoder/Decoder bit (BYP\_SCR) in the MI serial port Configuration 1 register bypasses the descrambler. When this bit is set, 5B data bypasses the descrambler and goes directly from the 100BASE-T receiver to the 4B5B decoder.

# 2.2.7 Twisted-Pair Transmitters

This section describes the operation of the 10 and 100 Mbits/s TP transmitters.

#### 2.2.7.1 100 Mbits/s TP Transmitter

The TP transmitter consists of an MLT3 encoder, waveform generator, and line driver.

The MLT3 encoder converts the NRZI data from the scrambler into a three-level code required by IEEE 802.3. MLT3 coding uses three levels, converting ones to transitions between the three levels, and zeros to no transitions or changes in level.

The purpose of the waveform generator is to shape the transmit output pulse. The waveform generator takes the MLT3 three level encoded waveform and uses an array of switched current sources to control the shape of the twisted-pair output signal. The waveform generator consists of switched current sources, a clock generator, filter, and logic. The switched current sources control the rise and fall time as well as signal level to meet IEEE 802.3 requirements. The output of the switched current sources goes through a second order low-pass filter that "smooths" the current output and removes any high-frequency components. In this way, the waveform generator preshapes the output waveform transmitted onto the twisted-pair cable such that the waveform meets the pulse template requirements outlined in IEEE 802.3. The waveform generator eliminates the need for any external filters on the TP transmit output.

The line driver converts the shaped and smoothed waveform to a current output that can drive greater than 100 meters of category 5 unshielded twisted-pair cable or 150-ohm shielded twisted-pair cable.

#### 2.2.7.2 10 Mbits/s TP Transmitter

Even though the 10 Mbits/s transmitter operation is much different than that of 100 Mbits/s, it also consists of a waveform generator and line driver (see Figure 2.1).

The waveform generator, which consists of a ROM, DAC, clock generator, and filter, shapes the output transmit pulse. The DAC

generates a stair-stepped representation of the desired output waveform. The stairstepped DAC output then is passed through a low-pass filter to "smooth" the DAC output and remove any high-frequency components. The DAC values are determined from the data at the ROM addresses. The data is chosen to shape the pulse to the desired template. The clock generator clocks the data into the DAC at high speed. In this way, the waveform generator preshapes the output waveform to be transmitted onto the twisted-pair cable to meet the pulse template requirements outlined in IEEE 802.3 Clause 14 and shown in Figure 2.4 and Table 2.5. The waveshaper replaces and eliminates external filters on the TP transmit output.

The line driver converts the shaped and smoothed waveform to a current output that can drive greater than 100 meters of category 3/4/5 100-ohm unshielded twisted-pair cable or 150-ohm shielded twisted-pair cable without any external filters.

During the idle period, no output signals are transmitted on the TP outputs except for link pulses.



Figure 2.4 TP Output Voltage Template

| Reference | Time (ns) Internal MAU | Voltage (V) |
|-----------|------------------------|-------------|
| A         | 0                      | 0           |
| В         | 15                     | 1.0         |
| С         | 15                     | 0.4         |
| D         | 25                     | 0.55        |
| Е         | 32                     | 0.45        |
| F         | 39                     | 0           |
| G         | 57                     | -1.0        |
| Н         | 48                     | 0.7         |
| I         | 67                     | 0.6         |
| J         | 89                     | 0           |
| К         | 74                     | -0.55       |
| L         | 73                     | -0.55       |
| М         | 61                     | 0           |
| Ν         | 85                     | 1.0         |
| 0         | 100                    | 0.4         |
| Р         | 110                    | 0.75        |
| Q         | 111                    | 0.15        |
| R         | 111                    | 0           |
| S         | 111                    | -0.15       |
| Т         | 110                    | -1.0        |
| U         | 100                    | -0.3        |
| V         | 110                    | -0.7        |
| W         | 90                     | -0.7        |

 Table 2.5
 TP Output Voltage - 10 Mbits/s

### 2.2.7.3 Transmit Level Adjust

The transmit output current level is derived from an internal reference voltage and the external resistor on the REXT pin. The transmit level can be adjusted with either:

- The external resistor on the REXT pin, or
- The four Transmit Level Adjust bits (TLVL[3:0]) in the MI serial port Configuration 1 register as shown in Table 2.6. The adjustment range is approximately -14% to +16% in 2% steps.

| TLVL[3:0]<br>Bits | Gain |
|-------------------|------|
| 0000              | 1.16 |
| 0001              | 1.14 |
| 0010              | 1.12 |
| 0011              | 1.10 |
| 0100              | 1.08 |
| 0101              | 1.06 |
| 0110              | 1.04 |
| 0111              | 1.02 |
| 1000              | 1.00 |
| 1001              | 0.98 |
| 1010              | 0.96 |
| 1011              | 0.94 |
| 1100              | 0.92 |
| 1101              | 0.90 |
| 1110              | 0.88 |
| 1111              | 0.86 |

Table 2.6Transmit Level Adjust

#### 2.2.7.4 Transmit Rise and Fall Time Adjust

The transmit output rise and fall time can be adjusted with the two Transmit Rise/Fall time adjust bits (TRF[1:0]) in the MI serial port Configuration 1 register. The adjustment range is -0.25 ns to +0.5 ns in 0.25 ns steps.

#### 2.2.7.5 STP (150 Ohm) Cable Mode

The transmitter can be configured to drive 150  $\Omega$  shielded twisted-pair cable. To enable this configuration, set the Cable Type Select bit (CABLE) in the MI serial port Configuration 1 register. When STP mode is enabled, the output current is automatically adjusted to comply with IEEE 802.3 levels.

#### 2.2.7.6 Transmit Activity Indication

Appropriately setting the programmable LED Output Select bits in the MI serial port LED Configuration 2 register programs transmit activity to appear on some of the PLED[5:0]n pins. When one or more of the PLED[5:0]n pins is programmed to be an activity or transmit activity detect output, that pin is asserted LOW for 100 ms every time a transmit packet occurs. The PLED[5:0]n outputs are open-drain with resistor pullup and can drive an LED from V<sub>DD</sub> or can drive other digital inputs. See Section 2.2.14, "LED Drivers," page 2-37 for more detailed information on the LED outputs.

#### 2.2.7.7 Transmit Disable

Setting the Transmit Disable bit (XMT\_DIS) in the MI serial port Configuration 1 register disables the TP transmitter. When the bit is set, the TP transmitter is forced into the idle state, no data is transmitted, no link pulses are transmitted, and internal loopback is disabled.

#### 2.2.7.8 Transmit Powerdown

Setting the Transmit Powerdown bit (XMT\_PDN) in the MI serial port Configuration 1 register powers down the TP transmitter. When the bit is set, the TP transmitter is powered down, the TP transmit outputs are high impedance, and the rest of the L80223 operates normally.

# 2.2.8 Twisted-Pair Receivers

The device is capable of operating at either 10- or 100-Mbits/s. This section describes the twisted-pair receivers and squelch operation for both modes of operation.

#### 2.2.8.1 100 Mbits/s TP Receiver

The TP receiver detects input signals from the twisted-pair input and converts them to a digital data bit stream ready for clock and data recovery. The receiver can reliably detect 100BASE-TX compliant transmitter data that has been passed through 0 to 100 meters of 100  $\Omega$  category 5 UTP or 150-ohm STP cable.

The 100 Mbits/s receiver consists of an adaptive equalizer, baseline wander correction circuit, comparators, and an MLT3 decoder. The TP inputs first go to an adaptive equalizer. The adaptive equalizer compensates for the low-pass characteristics of the cable, and can adapt and compensate for 0 to 100 meters of category 5, 100-ohm or 150-ohm STP cable. The baseline wander correction circuit restores the DC component of the input waveform that the external transformers have removed. The comparators convert the equalized signal back to digital levels and qualify the data with the squelch circuit. The MLT3 decoder takes the three-level MLT3 encoded output data from the comparators and converts it to normal digital data to be used for clock and data recovery.

#### 2.2.8.2 10 Mbits/s TP Receiver

The 10 Mbits/s receiver detects input signals from the twisted-pair cable that are within the template shown in Figure 2.5 The TP inputs are biased by internal resistors and go through a low-pass filter designed to eliminate any high-frequency input noise. The output of the receive filter goes to two different types of comparators: squelch and zero crossing. The squelch comparator determines whether the signal is valid, and the zero crossing comparator senses the actual data transitions after the signal is determined to be valid. The output of the squelch comparator goes to the squelch circuit and is also used for link pulse detection, SOI detection, and reverse polarity detection. The output of the zero-crossing comparator is used for clock and data recovery in the Manchester decoder.



Figure 2.5 TP Input Voltage Template (10 Mbits/s)

#### 2.2.8.3 Squelch (100 Mbits/s)

The Squelch block determines if the TP input contains valid data. The 100 Mbits/s TP squelch is one of the criteria used to determine link integrity. The squelch comparators compare the TP inputs against fixed positive and negative thresholds, called squelch levels. The output from the squelch comparator goes to a digital squelch circuit, which determines whether the receive input data on that port is valid. If the data is invalid, the receiver is in the squelched state. If the input voltage exceeds the squelch levels at least four times with alternating polarity within a 10  $\mu$ s interval, the squelch circuit determines that the data is valid and the receiver enters into the unsquelch state.

In the unsquelch state, the receive threshold level is reduced by approximately 30% for noise immunity reasons and is called the unsquelch level. When the receiver is in the unsquelch state, the input signal is considered valid.

The device stays in the unsquelch state until loss of data is detected. Loss of data is detected if no alternating polarity unsquelch transitions are detected during any 10  $\mu$ s interval. When a loss of data is detected, the receive squelch is turned on again.

#### 2.2.8.4 Squelch (10 Mbits/s)

The TP squelch algorithm for 10 Mbits/s mode is identical to the 100 Mbits/s mode, except:

- The 10 Mbits/s TP squelch algorithm is not used for link integrity, but to sense the beginning of a packet
- The receiver goes into the unsquelch state if the input voltage exceeds the squelch levels for three bit times with alternating polarity within a 50 to 250 ns interval
- The receiver goes into the squelch state when SOI is detected
- Unsquelch detection has no effect on link integrity (link pulses are used in 10 Mbits/s mode for that purpose)
- Start of packet is determined when the receiver goes into the unsquelch state and CRS is asserted
- The receiver meets the squelch requirements defined in IEEE 802.3 Clause 14.

#### 2.2.8.5 Equalizer Disable

Setting the Equalizer Disable bit (EQLZR) in the MI serial port Configuration 1 register disables the adaptive equalizer. When disabled, the equalizer is forced into the response it would normally have if zero cable length was detected.

#### 2.2.8.6 Receive Level Adjust

Setting the Receive Level Adjust bit (RLV0) in the MI serial port Configuration 1 register lowers the receiver squelch and unsquelch levels by 4.5 dB. Setting this bit may allow the device to support longer cable lengths.

#### 2.2.8.7 Receive Activity Indication

Appropriately setting the programmable LED output select bits in the MI serial port LED Configuration 2 register programs receive activity to appear on some of the PLED[5:0]n pins. When one or more of the

PLED[5:0]n pins is programmed to be a receive activity or activity detect output, that pin is asserted LOW for 100 ms every time a receive packet occurs. The PLED[5:0]n outputs are open-drain with resistor pullup and can drive an LED from  $V_{DD}$  or can drive another digital input. See Section 2.2.14, "LED Drivers," page 2-37 for more detailed information on the LED outputs.

# 2.2.9 FX Transmitter and Receiver

The FX transmitter and receiver implement the 100BASE-FX function defined in IEEE 802.3. 100BASE-FX is intended for transmission and reception of data over fiber and is specified to operate at 100 Mbits/s. Thus, the FX transmitter and receiver in the device only operate when the device is placed in 100 Mbits/s mode.

#### 2.2.9.1 Transmitter

The FX transmitter converts data from the 4B5B encoder into binary NRZI data and outputs the data onto the FXO+/- pins. The output driver is a differential current source that is able to drive a 100  $\Omega$  load to ECL levels. The FXO+/- pins can directly drive an external fiber optic transceiver. The FX transmitter meets all the requirements defined in IEEE 802.3.

The FX transmit output current level is derived from an internal reference voltage and the external resistor on the REXT pin. The FX transmit level can be adjusted with this resistor or it can also be adjusted with the two FX Transmit Level Adjust bits (FXLVL[1:0]) in the MI serial port Mask register as shown in Table 2.7.

| FXLVL[1:0]<br>Bits | Gain |
|--------------------|------|
| 11                 | 1.30 |
| 10                 | 1.15 |
| 01                 | 0.85 |
| 00                 | 1.00 |

#### Table 2.7 FX Transmit Level Adjust

#### 2.2.9.2 Receiver

The FX receiver:

- Converts the differential ECL inputs on the FXI+/- pins to a digital bit stream
- Validates the data on FXI+/- with the SD/FXDISn input pin
- Enable or disables the FX interface with the SD/FXDISn pin.

The FX receiver meets all requirements defined in IEEE 802.3.

The input to the FXI+/- pins can be directly driven from a fiber optic transceiver and first goes to a comparator. The comparator compares the input waveform against the internal ECL threshold levels to produce a low jitter serial bit stream with internal logic levels. The data from the comparator output is then passed to the clock and data recovery block, provided that the signal detect input, SD/FXDISn, is asserted.

**Signal Detect** – The FX receiver has a signal detect input pin, SD/FXDISn, which indicates whether the incoming data on FXI+/- is valid or not. The SD/FXDISn input can be driven directly from an external fiber optic transceiver and meets all requirements defined in the IEEE 802.3 specifications.

The SD/FXDISn input goes directly to a comparator. The comparator compares the input waveform against the internal ECL threshold level to produce a digital signal with internal logic levels. The output of the signal detect comparator then goes to the link integrity and squelch blocks. If the SD/FXDISn input is asserted, the device is placed in the Link Pass state and the input data on FXI+/- is determined to be valid. If the SD/FXDISn input is deasserted, the device is placed in the Link Fail state and the input data on FXI+/- is determined to be invalid.

The SD\_THR pin adjusts the ECL trip point of the SD/FXDISn input. When the SD\_THR pin is tied to a voltage between GND and GND + 0.45V, the trip point of the SD/FXDISn ECL input buffer is internally set to VDD – 1.3 V. When the SD\_THR pin is set to a voltage greater than GND + 0.85 V, the trip point of the SD/FXDISn ECL input buffer is set to the voltage that is applied to the SD\_THR pin. The trip level for the SD/FXDISn input buffer must be set to VDD – 1.3 V. Having external control of the SD/FXDISn buffer trip level with the SD\_THR pin allows this trip level to be referenced to an external supply, which facilitates

connection to an external fiber optic transceiver. If the device is to be connected to a 3.3V external fiber optic transceiver, SD\_THR must be tied to GND. If the device is to be connected to a 5V external fiber optic transceiver, SD\_THR must be tied to VDD – 1.3V, which can be accomplished with an external resistor divider. Refer to the Appendix A, Application Information for more details on connections to external fiber optic transceivers.

#### 2.2.9.3 FX Disable

The FX interface is disabled if the SD/FXDISn pin is connected to GND; otherwise, the FX interface is enabled. Disabling the FX interface automatically enables the TP interface. Conversely, enabling the TP interface disables the FX interface.

# 2.2.10 Clock and Data Recovery

This section describes clock and data recovery methods implemented in the device for both the 100 Mbits/s and 10 Mbits/s modes.

#### 2.2.10.1 100 Mbits/s Clock and Data Recovery

Clock recovery is accomplished with a phase-locked-loop (PLL). If valid data is not present on the receive inputs, the PLL is locked to the 25-MHz TX\_CLK signal. When the squelch circuit detects valid data on the receive TP input, and if the device is in the Link Pass state, the PLL input is switched to the incoming data on the receive inputs. The PLL then locks on to the transitions in the incoming signal to recover the clock. The recovered data clock is then used to generate the 25 MHz nibble clock, RX\_CLK, which clocks data into the controller interface section.

The recovered clock extracted by the PLL latches in data from the TP receiver to perform data recovery. The data is then converted from a single bit stream into nibble wide data words according to the format shown in Figure 2.3

#### 2.2.10.2 10 Mbits/s Clock and Data Recovery

The clock recovery process for 10 Mbits/s mode is identical to the 100 Mbits/s mode except:

- The recovered clock frequency is a 2.5 MHz nibble clock
- The PLL is switched from TX\_CLK to the TP input when the squelch indicates valid data
- The PLL takes up to 12 transitions (bit times) to lock onto the preamble, so some of the preamble data symbols are lost. However, the clock recovery block recovers enough preamble symbols to pass at least six nibbles of preamble to the receive controller interface as shown in Figure 2.3.

The data recovery process for 10 Mbits/s mode is identical to that of the 100 Mbits/s mode. As mentioned in the Manchester Decoder section, the data recovery process inherently performs decoding of Manchester encoded data from the TP inputs.

# 2.2.11 Link Integrity and AutoNegotiation

The device can be configured to implement either the standard link integrity algorithms or the AutoNegotiation algorithm.

The standard link integrity algorithms are used solely to establish a link to and from a remote device. The AutoNegotiation algorithm is used to establish a link to and from a remote device *and* automatically configure the device for 10 or 100 Mbits/s and Half or Full Duplex operation. The different standard link integrity algorithms for 10 and 100 Mbits/s modes are described in following subsections.

The AutoNegotiation algorithm in the device meets all requirements specified in IEEE 802.3.

AutoNegotiation is only specified for 100BASE-TX and 10BASE-T operation, and must be disabled when the device is placed in 100BASE-FX mode.

### 2.2.11.1 10BASE-T Link Integrity Algorithm (10 Mbits/s)

The device implements the same 10BASE-T link integrity algorithm defined in IEEE 802.3. This algorithm uses normal link pulses (NLPs), which are transmitted during idle periods, to determine if a device has successfully established a link with a remote device (called Link Pass state). The transmit link pulse meets the template requirements defined in IEEE 802.3 and shown in Figure 2.6. Refer to IEEE 802.3 for more details if needed.





### 2.2.11.2 100BASE-TX Link Integrity Algorithm (100 Mbits/s)

Because the IEEE 802.3 specification defines 100BASE-TX to have an active idle signal, there is no need to have separate link pulses such as those defined for 10BASE-T. The L80223 uses the squelch criteria and descrambler synchronization algorithm on the input data to determine if the device has successfully established a link with a remote device (called Link Pass state). Refer to IEEE 802.3 for more details if needed.

#### 2.2.11.3 AutoNegotiation Algorithm

As stated previously, the AutoNegotiation algorithm is used for two purposes:

- To establish a link to and from a remote device
- To automatically configure the device for either 10 or 100 Mbits/s operation and either Half- or Full-Duplex operation.

The AutoNegotiation algorithm is the same algorithm defined in IEEE 802.3 Clause 28. AutoNegotiation uses a burst of link pulses, called fast link pulses (FLPs), to pass up to 16 bits of signaling data back and forth between the L80223 and a remote device. The transmit FLP pulses meet

the template specified in IEEE 802.3 and shown in Figure 2.6. A timing diagram contrasting NLPs and FLPs is shown in Figure 2.7.

#### Figure 2.7 NLP vs FLP Link Pulse



Any of the following events initiates the AutoNegotiation algorithm:

- Power up
- Device reset
- The AutoNegotiation Enable (ANEG\_EN) bit in the MI serial port Control register for that port is cleared, then set
- The AutoNegotiation Reset (ANEG\_RST) bit in the MI serial port Control register is set
- The channel enters the Link Fail state

Once a negotiation has been initiated, the device first determines if the remote device has AutoNegotiation capability. If the remote device is not AutoNegotiation capable and is just transmitting either 10BASE-T or 100BASE-TX signals, the device senses it and places itself in the same mode as the remote device.

If the device detects FLPs from the remote device, the remote device is determined to have AutoNegotiation capability, and the device then uses the contents of the MI serial port AutoNegotiation Advertisement register for that port to advertise its capabilities to the remote device.

The remote device does the same, and the capabilities read back from the remote device are stored in the MI serial port AutoNegotiation

Remote End Capability register. The L80223 negotiation algorithm then matches its capabilities to the remote device's capabilities and determines the device configuration according to the priority resolution algorithm defined in IEEE 802.3 Clause 28.

When the negotiation process is completed, the L80223 then configures itself for either 10 or 100 Mbits/s mode and either Full- or Half-Duplex modes (depending on the outcome of the negotiation process), and it switches to either the 100BASE-TX or 10BASE-T link integrity algorithms (depending on which mode was enabled through AutoNegotiation). Refer to IEEE 802.3 Clause 28 for more details.

#### 2.2.11.4 AutoNegotiation Outcome Indication

The outcome or result of the AutoNegotiation process is stored in the 10/100 Speed Detect (SPD\_DET) and Duplex Detect (DPLX\_DET) bits in the MI serial port Status Output register.

#### 2.2.11.5 AutoNegotiation Status

To monitor the status of the AutoNegotiation process, simply read the AutoNegotiation Acknowledgement (ANEG\_ACK) bit in the MI serial port Status register. The ANEG\_ACK bit is 1 when an AutoNegotiation has been initiated and successfully completed.

#### 2.2.11.6 AutoNegotiation Enable

To enable the AutoNegotiation algorithm, set the AutoNegotiation Enable bit (ANEG\_EN) in the MI serial port Control register, or assert the ANEG pin. To disable the AutoNegotiation algorithm, clear the ANEG\_EN bit, or deassert the ANEG pin.

When the AutoNegotiation algorithm is enabled, the device halts all transmissions including link pulses for 1200 to 1500 ms, enters the Link Fail State, and restarts the negotiation process. When the AutoNegotiation algorithm is disabled, the selection of 100 Mbits/s or 10 Mbits/s mode is determined with the SPEED bit in the MI serial port Control register, and the selection of Half- or Full-Duplex mode determined from the state of the DPLX bit in the MI serial port Control register.

#### 2.2.11.7 AutoNegotiation Reset

Appropriately setting the AutoNegotiation Reset (ANEG\_RST) bit in the MI serial port Control register can initiate or reset the AutoNegotiation algorithm at any time.

# 2.2.12 Link Indication

Receive link detect activity can be monitored through the Link Detect bit (LINK) in the MI serial port Status register and the Link Fail Detect bit (LNK\_FAIL) in the Status Output register. Link detect activity can also be programmed to appear on the PLED3n or PLED0n pins. To do this, appropriately set the Programmable LED Output Select bits in the MI serial port Configuration 2 register as shown in Table 2.9. When either the PLED3n or PLED0n pins are programmed to be a link detect output, they are asserted LOW whenever the device is in the Link Pass State.

The PLED3 output is an open-drain pin with pullup resistor and can drive an LED from V<sub>DD</sub>. The PLED0 output has both pullup and pulldown driver transistors in addition to a weak pullup resistor, so it can drive an LED from either V<sub>DD</sub> or GND. Both the PLED3n and PLED0n outputs can also drive another digital input. Refer to Section 2.2.14, "LED Drivers," page 2-37 for a description on how to program the PLED[3:0]n pins and their default values.

# 2.2.13 Collision

Collisions occur whenever transmit and receive operations occur simultaneously while the device is in Half-Duplex mode.

#### 2.2.13.1 100 Mbits/s

In 100 Mbits/s operation, a collision occurs and is sensed whenever there is simultaneous transmission (packet transmission on TPO+/-) and reception (non-idle symbols detected at the TPI+/- input). When a collision is detected, the COL output is asserted, TP data continues to be transmitted on the twisted-pair outputs, TP data continues to be received on the twisted-pair inputs, and internal CRS loopback is disabled. After a collision is in process, CRS is asserted and stays asserted until the receive and transmit packets that caused the collision are terminated.

The collision function is disabled if the device is in the Full-Duplex mode, is in the Link Fail state, or if the device is in the diagnostic loopback mode.

#### 2.2.13.2 10 Mbits/s

A collision in the 10 Mbits/s mode is identical to one the 100 Mbits/s mode except:

- The 10 Mbits/s squelch criteria determines reception
- The RXD[3:0] outputs are all forced LOW
- The collision signal (COL) is asserted when the SQE test is performed
- The collision signal (COL) is asserted when the jabber condition has been detected.

#### 2.2.13.3 Collision Test

To test the Controller Interface collision signal (COL), set the COLTST bit in the MI serial port Control register. When this bit is set, TX\_EN is looped back onto COL and the TP outputs are disabled.

#### 2.2.13.4 Collision Indication

Collisions are indicated through the COL pin, which is asserted HIGH every time a collision occurs. The device can also be programmed to indicate collisions on the PLED2n output.

In the MI serial port Configuration 2 register, set the LED function select bits (LED\_DEF\_[1:0]) so that collision activity is indicated at the PLED2n output. Set the PLED2\_[1:0] bits in the same register to 0b11 (normal). With these settings, a LED connected to the PLED2n pin will reflect collision activity.

When the PLED2n pin is programmed to be a collision detect output, it is asserted LOW for 100 ms every time a collision occurs. The PLED2n output is open drain with a pullup resistor and can drive an LED from  $V_{DD}$  or can drive another digital input.

See Section 2.2.14, "LED Drivers," page 2-37 for more details on how to program the LED output pins to indicate various conditions.

# 2.2.14 LED Drivers

The PLED[5:2]n outputs are open-drain with a pullup resistor and can drive LEDs tied to  $V_{DD}$ . The PLED[1:0]n outputs have both pullup and pulldown driver transistors with a pullup resistor, so the PLED[1:0]n outputs can drive LEDs tied to either  $V_{DD}$  or GND.

The PLED[5:0]n outputs can be programmed through the MI serial port Configuration 2 register for the following functions:

- Normal Function
- On
- Off
- Blink

The PLED[5:0]n outputs are programmed with the LED output select bits (PLED\_[1:0]) and the LED Normal Function select bits (LED\_DEF[1:0]) in the MI serial port Configuration register.

#### 2.2.14.1 LED Output Select Bits

There are four sets of output select bits in MI serial port Configuration register, one set for each LED output pin:

- PLED3\_[1:0] control the PLED3n output
- PLED2\_[1:0] control the PLED2n output
- PLED1\_[1:0] control the PLED1n output
- PLED0\_[1:0] control the PLED0n output

The PLEDx\_[1:0] bits program the outputs to operate in the following modes:

- Normal operation (see Section 2.2.14.2, "LED Normal Function Select Bits")
- Blink
- Steady On (PLED[3:0]n pin LOW)
- Steady Off (PLED[3:0]n pin HIGH)

Table 2.8 shows the encoding of the output select bits.

| PLED_[1] | PLED_[0] | LED State | LED Pin                                                                   |
|----------|----------|-----------|---------------------------------------------------------------------------|
| 1        | 1        | Normal    | LED pin reflects the functions selected with the LED_DEF[1:0] bits        |
| 1        | 0        | LED Blink | LED output driver continuously toggles at a rate of 100 ms on, 100 ms off |
| 0        | 1        | LED On    | LED output driver is LOW                                                  |
| 0        | 0        | LED Off   | LED output driver is HIGH                                                 |

 Table 2.8
 PLED\_[1:0] Output Select Bit Encoding

#### 2.2.14.2 LED Normal Function Select Bits

When the PLED[5:0]n pins are programmed for their normal functions (PLED\_[1:0] = 0b11), the pin output states indicate four specific types of events. The LED Normal Function select bits (LED\_DEF[1:0]) in the MI serial port Configuration register determine the states of the pins, as indicated in Table 2.9 and Table 2.10.

### Table 2.9 LED Normal Function Definition

| LED_DEF[1:0]      | PLED5n  | PLED4n  | PLED3n     | PLED2n | PLED1n | PLED0n |
|-------------------|---------|---------|------------|--------|--------|--------|
| 0b11              | RCV ACT | XMT ACT | LINK       | COL    | FDX    | 10/100 |
| 0b10              | RCV ACT | XMT ACT | LINK       | ACT    | FDX    | 10/100 |
| 0b01              | RCV ACT | XMT ACT | LINK + ACT | COL    | FDX    | 10/100 |
| 0b00 <sup>1</sup> | RCV ACT | XMT ACT | LINK 100   | ACT    | FDX    | LINK10 |

1. The L80223 powers up with the LED\_DEF[1:0] bits set to the default value of 0b00.

The default Normal Functions for PLED[5:0]n are Receive Activity, Transmit Activity, Link 100, Activity, Full Duplex, and Link 10, respectively.

Table 2.10 LED Event Definition

| Symbol   | Definition                                                                                                                                    |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| RCV ACT  | Receive activity occurred, stretch pulse to 100 ms                                                                                            |
| XMT ACT  | Transmit activity occurred, stretch pulse to 100 ms                                                                                           |
| LINK     | 100 or 10 Mbits/s link detected                                                                                                               |
| LINK+ACT | 100 or 10 Mbits/s link detected or activity occurred, stretch pulse to 100 ms (link detect causes LED to be on, activity causes LED to blink) |
| ACT      | Activity occurred, stretch pulse to 100 ms                                                                                                    |
| LINK100  | 100 Mbit/s link detected                                                                                                                      |
| COL      | Collision occurred, stretch pulse to 100 ms                                                                                                   |
| FDX      | Full-Duplex mode enabled                                                                                                                      |
| 10/100   | 10 Mbits/s mode enabled (HIGH), or 100 Mbits/s mode enabled (LOW)                                                                             |
| LINK10   | 10 Mbits/s link detected                                                                                                                      |

# 2.3 Start of Packet

This section describes start of packet operation for both the 100 Mbits/s and 10 Mbits/s modes.

# 2.3.1 100 Mbits/s

A unique Start of Stream Delimiter (SSD) indicates the start of packet for 100 Mbits/s mode. The SSD pattern consists of two /J/K/ 5B symbols inserted at the beginning of the packet in place of the first two preamble symbols, as defined in IEEE 802.3 Clause 24 and shown in Table 2.4 and Figure 2.2.

The 4B5B encoder generates the transmit SSD and inserts the /J/K/ symbols at the beginning of the transmit data packet in place of the first two 5B symbols of the preamble, as shown in Figure 2.2.

The 4B5B decoder detects the receive pattern. To do this, the decoder examines groups of 10 consecutive code bits (two 5B words) from the descrambler. Between packets, the receiver detects the idle pattern (5B /l/ symbols). When in the idle state, the device deasserts the CRS and RX\_DV pins.

If the receiver is in the idle state and 10 consecutive code bits from the receiver consist of the /J/K/ symbols, the start of packet is detected, data reception begins, and /5/5/ symbols are substituted in place of the /J/K/ symbols.

If the receiver is in the idle state and 10 consecutive code bits from the receiver are a pattern that is neither /l/l/ nor /J/K/ symbols, but contain at least two noncontiguous zeros, activity is detected but the start of packet is considered to be faulty and a False Carrier Indication (also referred to as bad SSD) is signaled to the controller interface.

When False Carrier is detected, CRS is asserted, RX\_ER is asserted, RX\_DV remains deasserted, the RXD[3:0] output state is 0b1110 while RX\_ER is asserted, and the Start of Stream Error bit (SSD) is set in the MI serial port Status Output register. Once a False Carrier Event is detected, the idle pattern (two /l/l/ symbols) must be detected before any new SSDs can be sensed.

If the receiver is in the idle state and 10 consecutive code bits from the receiver consist of a pattern that is neither /l/l/ nor /J/K/ symbols but does not contain at least two noncontiguous zeros, the data is ignored and the receiver stays in the idle state.

### 2.3.2 10 Mbits/s

Because the idle period in 10 Mbits/s mode is defined to be when there is no valid data on the TP inputs, the start of packet for 10 Mbits/s mode is detected when the TP squelch circuit detects valid data. When the start of packet is detected, CRS is asserted as described in Section 2.2.2, "Controller Interface," page 2-9. See Section 2.2.8.4, "Squelch (10 Mbits/s)," page 2-26 for details on the squelch algorithm.

# 2.4 End of Packet

This section describes end of packet operation for both the 100 Mbits/s and 10 Mbits/s modes.

### 2.4.1 100 Mbits/s

The End of Stream Delimiter (ESD) indicates the end of packet for 100 Mbits/s mode. The ESD pattern consists of two /T/R/ 4B5B symbols inserted after the end of the packet, as defined in IEEE 802.3 Clause 24 and shown in Table 2.4 and Figure 2.2.

The 4B5B encoder generates the transmit ESD and inserts the /T/R/ symbols after the end of the transmit data packet, as shown in Figure 2.2.

The 4B5B decoder detects the ESD pattern when there are groups of 10 consecutive code bits (two 5B words) from the descrambler during valid packet reception.

If the 10 consecutive code bits from the receiver during valid packet reception consist of the /T/R/ symbols, the end of packet is detected, data reception is terminated, the CRS and RX\_DV pins are asserted, and /l/l/ symbols are substituted in place of the /T/R/ symbols.

If 10 consecutive code bits from the receiver during valid packet reception do not consist of /T/R/ symbols, but instead consist of /I/I/

symbols, the packet is considered to have been terminated prematurely and abnormally, and the end of packet condition is signalled to the controller interface.

When the premature end of packet condition is detected, the RX\_ER signal is asserted for the nibble associated with the first /I/ symbol detected, then the CRS and RX\_DV pins are deasserted.

The device also sets End of Stream Error bit (ESD) in the MI serial port Status Output register to indicate the premature end of packet condition.

# 2.4.2 10 Mbits/s

The end of packet for 10 Mbits/s mode is indicated with the SOI (Start of Idle) pulse. The SOI pulse is a positive double wide pulse containing a Manchester code violation inserted at the end of every packet.

The TP transmitter generates the transmit SOI pulse and inserts it at the end of the data packet after TX\_EN has been deasserted. The transmit waveshaper shapes the transmitted SOI output pulse at the TP output to meet the pulse template requirements specified in IEEE 802.3 Clause 14 and shown in Figure 2.8.

#### Figure 2.8 SOI Output Voltage Template - 10 Mbits/s



#### Functional Description

The TP receiver senses missing data transitions in order to detect the receive SOI pulse. Once the SOI pulse is detected, data reception is ended and the CRS and RX\_DV pins are deasserted.

# 2.5 Full/Half Duplex Mode

Half-Duplex mode is the CSMA/CD operation defined in IEEE 802.3. It allows transmission or reception, but not both at the same time. Full-Duplex operation is a mode that allows simultaneous transmission and reception. Full duplex in the 10 Mbits/s mode is identical to operation in the 100 Mbits/s mode.

The device can be forced into either the Full- or Half-Duplex mode, or the device can use AutoNegotiation to autoselect Full/Half-Duplex operation. When the device is placed in Full-Duplex mode:

- The collision function is disabled, and
- TX\_EN to CRS loopback is disabled

# 2.5.1 Forcing Full/Half Duplex Operation

To independently force a channel into either the Full- or Half-Duplex mode, set the Duplex Mode Select (DPLX) bit in the MI serial port Control register, or assert the DPLX pin, assuming that AutoNegotiation is not enabled with the ANEG\_EN bit in the MI serial port Control register.

The device automatically configures itself for Full- or Half-Duplex mode. To do this, the device uses the AutoNegotiation algorithm to advertise and detect Full and Half Duplex capabilities to and from a remote device. To enable AutoNegotiation, set the AutoNegotiation Enable (ANEG\_EN) bit in the MI serial port Control register or assert the ANEG pin.

To select the advertised Full/Half Duplex capability, appropriately set the bits in the MI serial port AutoNegotiation Advertisement register. AutoNegotiation functionality is described in more detail in Section 2.2.11, "Link Integrity and AutoNegotiation".

# 2.5.2 Full/Half Duplex Indication

Full Duplex detection can be monitored through the Duplex Detect bit (DPLX\_DET) in the MI serial port Status Output register.

The device can also be programmed such that the Full-Duplex indication appears on the PLED1n pin. To do this, appropriately set the Programmable LED Output Select bits in the MI serial port Configuration 2 register as described in Table 2.9. When the PLED1n pin is programmed to be a Full-Duplex detect output, it is asserted LOW when the device is configured for Full Duplex operation. The PLED1 output has both pullup and pulldown driver transistors and a weak pullup resistor, so it can drive an LED from either V<sub>DD</sub> or GND and can also drive a digital input.

# 2.5.3 Loopback

#### 2.5.3.1 Internal CRS Loopback

TX\_EN is internally looped back onto CRS during every transmit packet. This internal CRS loopback is disabled during collision, in Full-Duplex mode, in the Link Fail State, and when the Transmit Disable bit (XMT\_DIS) is set in the MI serial port Configuration 1 register. In 10 Mbits/s mode, internal CRS loopback is also disabled when jabber is detected.

#### 2.5.3.2 Diagnostic Loopback

Setting the loopback bit (LPBK) in the MI serial port Control register selects the diagnostic loopback mode. When diagnostic loopback is enabled, the TXD[3:0] data is looped back onto RXD[3:0], TX\_EN is looped back onto CRS, RX\_DV operates normally, the TP receive and transmit paths are disabled, the transmit link pulses are halted, and the Half/Full Duplex modes do not change. Diagnostic loopback cannot be enabled when in the FBI mode (see Section 2.2.2.2, "FBI Interface," page 2-12).

# 2.6 Repeater Mode

The L80223 uses the standard MII as the physical interface for MII-based repeater cores.

The L80223 has one predefined repeater mode. To enable this mode, assert the RPTR pin. When this repeater mode is enabled with the RPTR pin:

- TX\_EN to CRS loopback is disabled
- AutoNegotiation is disabled
- 100 Mbits/s operation is enabled
- Half-Duplex operation is enabled
  - <u>Note:</u> Enabling the repeater mode with the RPTR pin is only one of many possible repeater modes available on the device. Other repeater modes are available when appropriate register bits are set to enable or disable the desired functions for a given repeater mode type.

For additional information, see Section A.14, "Repeater Applications," page A-22.

# 2.7 10/100 Mbits/s Selection

The device can be forced into either the 10 or 100 Mbits/s mode, or it can use AutoNegotiation to autoselect 10 or 100 Mbits/s operation.

# 2.7.1 Forcing 10/100 Mbits/s Operation

To independently force each channel into either the 10 Mbits/s or 100 Mbits/s mode:

- Clear the ANEG\_EN bit in the MI serial port Control register, and
- Appropriately set the Speed Select (SPEED) bit in the MI serial port Control register.

Alternatively, if the ANEG pin is LOW, the SPEED pin controls the speed. Asserting the SPEED pin HIGH forces 100 Mbits/s operation and deasserting it LOW forces 10 Mbits/s operation.

# 2.7.2 Autoselecting 10/100 Mbits/s Operation

The device can automatically configure itself for 10 or 100 Mbits/s mode. To do this, it uses the AutoNegotiation algorithm to advertise and detect 10 and 100 Mbits/s capabilities to and from a remote device. Setting the AutoNegotiation Enable (ANEG\_EN) bit in the MI serial port Control register enables AutoNegotiation. Appropriately setting the bits in the MI serial port AutoNegotiation Advertisement register selects the advertised speed capability. AutoNegotiation functionality is described in more detail in Section 2.2.11, "Link Integrity and AutoNegotiation".

# 2.7.3 10/100 Mbits/s Indication

The device can be programmed such that the operation speed (10 or 100 Mbits/s) appears on the PLEDOn pin. To do this, appropriately set the Programmable LED Output Select bits in the MI serial port Configuration 2 register as described in Table 2.9. When the PLEDOn pin is programmed to be speed detect output, it is asserted LOW when the device is configured for 100 Mbit/s operation. The PLEDOn output has both pullup and pulldown driver transistors and a weak pullup resistor, so it can drive an LED from either V<sub>DD</sub> or GND and can also drive a digital input.

# 2.8 Jabber

A jabber condition occurs in 10 Mbits/s mode when the transmit packet exceeds a predetermined length. When jabber is detected, the TP transmit outputs are forced to the idle state, a collision is asserted, the JAB register bit is set in the MI serial port Status register, and the JAB bit is set in the MI serial port Status Output register.

To disable the jabber function, set the Jabber Disable bit (JAB\_DIS) in the MI serial port Configuration 2 register

The jabber function is disabled in the 100 Mbits/s mode.

# 2.9 Automatic Jam

This section describes automatic JAM operation for both 100 and 10 Mbits/s operation.

### 2.9.1 100 Mbits/s JAM

The L80223 has an automatic JAM feature that causes the device to automatically transmit a JAM packet if receive activity is detected. If automatic JAM is enabled, the following JAM packet is transmitted on TPO when the RX\_EN/JAMn pin is asserted LOW and receive activity is detected on the TP inputs (expressed in 5B code words):

This automatic JAM feature is enabled when the RX\_EN/JAM pin is programmed to be a JAM input. To configure the RX\_EN/JAMn pin as a JAMn input, set the R/J\_CFG bit in the MI serial port Configuration 2 register.

### 2.9.2 10 Mbits/s JAM

The JAM feature for the 10 Mbits/s mode is identical to that of the 100 Mbits/s mode except that the JAM packet transmitted on TPO consists of the standard 62-bit preamble (alternating 1s and 0s) followed with the SFD pattern (0b11), which is then followed with 32 bits of alternating 1s and 0s.

# 2.10 Reset

The device is reset when:

- 1. V<sub>DD</sub> is applied to the device, or
- 2. The reset bit (RST) is set in the MI serial port Control register, or
- 3. The RESETn pin is asserted (LOW).

When reset occurs because of (1) or (2), an internal power-on reset pulse is generated that resets all internal circuits, forces the MI serial port bits to their default values, and latches in new values for the MI address. After the power-on reset pulse has finished, the reset bit (RST) in the MI serial port Control register is cleared and the device is ready for normal operation.

When reset is initiated because of (3), the same procedure occurs except the device stays in the reset state as long as the RESETn pin is held LOW. The RESETn pin has an internal pullup to  $V_{DD}$ . The device is guaranteed to be ready for normal operation 50 ms after the reset sequence is initiated.

# 2.11 Powerdown

To powerdown the L80223, set the Powerdown bit (PDN) in the MI serial port Control register. In powerdown mode, the TP outputs are in a high-impedance state, all functions are disabled except the MI serial port, and the power consumption is reduced to a minimum. The device is guaranteed to be ready for normal operation 500 ms after the PDN bit is cleared.

# 2.12 Receive Polarity Correction

In 10 Mbits/s mode, the polarity of the signal on the TP receive input is continuously monitored. If either three consecutive link pulses or one SOI pulse indicates incorrect polarity on the TP receive input, the polarity is internally determined to be incorrect. In this case, the Reverse Polarity Detect bit (RPOL) is set in the MI serial port Status Output register.

The device automatically corrects for the reverse polarity condition, provided the autopolarity feature is not disabled. To disable autopolarity, set the Autopolarity Disable bit (APOL\_DIS) in the MI serial port Configuration 2 register.

No polarity detection or correction is needed in the 100 Mbits/s mode.

# Chapter 3 Signal Descriptions

This chapter describes the device signals. It contains the following sections:

- Section 3.1, "Media Interface Signals"
- Section 3.2, "Controller Interface Signals (MII)"
- Section 3.3, "Management Interface"
- Section 3.4, "Miscellaneous Signals"
- Section 3.5, "LEDs"
- Section 3.6, "Power Supply"

Figure 3.1 is a logic diagram for the device.





# 3.1 Media Interface Signals

| REXT      | <b>Transmit Current Set</b><br>An external resistor connected between the REXT pi<br>and GND sets the output current for the TP and FX<br>transmit outputs.          | <b>I/O</b><br>n |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| SD/FXDISn | <b>FX Signal Detect Input/FX Interface Disable</b><br>When this pin is not tied to GND, the FX interface is<br>enabled and this pin becomes an ECL signal detect inp | l<br>out.       |
The voltage on SD\_THR determines the trip point for this ECL input.

When this pin is tied to GND, the FX interface is disabled and the TP interface is enabled.

- **SD\_THR Signal Detect Input Threshold Level Set** I The voltage on this pin determines the ECL threshold level (trip point) for the SD input pin so that the device can directly interface to both 3.3 V and 5 V fiber optic transceivers. Typically, this pin is either tied to GND (for 3.3 V operation) or to an external voltage divider (for 5 V operation).
- TPO+/FXI-Twisted-Pair Transmit Output (Positive), or<br/>Fiber Optic Receive Input (Negative)I/OThe TPO+/FXI- pin is shared for the twisted-pair and fiber<br/>optic signals. It functions as the positive signal in the<br/>twisted-pair output or the negative signal in the fiber optic<br/>input.
- TPO-/FXI+Twisted-Pair Transmit Output (Negative), or<br/>Fiber Optic Receive Input (Positive)I/OThe TPO-/FXI+ pin is shared for the twisted-pair and fiber<br/>optic signals. It functions as the negative signal in the<br/>twisted-pair output or the positive signal in the fiber optic<br/>input.
- TPI+/FXO-Twisted-Pair Receive Input (Positive), or<br/>Fiber Optic Transmit Output (Negative)I/OThe TPI+/FXO- pin is shared for the twisted-pair and fiber<br/>optic signals. It functions as the positive signal in the<br/>twisted-pair input or the negative signal in the fiber optic<br/>output.

TPI-/FXO+Twisted-Pair Receive Input (Negative), or<br/>Fiber Optic Output (Positive)I/OThe TPI-/FXO+ pin is shared for the twisted-pair and fiber<br/>optic signals. It functions as the negative signal in the<br/>twisted-pair input or the positive signal in the fiber optic<br/>output.

# 3.2 Controller Interface Signals (MII)

| CRS        | Carrier Sense OutputOThe CRS output is asserted HIGH when valid data is<br>detected on the receive TP inputs. CRS is clocked out on<br>the falling edge of RX_CLK.                                                                                                                        |  |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| OSCIN      | Clock Oscillator Input I<br>There must be either a 25 MHz crystal between this pin<br>and GND or a 25 MHz clock applied to this pin. TX_CLK<br>output is generated from this input.                                                                                                       |  |
| RX_CLK     | Receive Clock Output O<br>Receive data on RXD, RX_DV, and RX_ER is clocked out<br>to an external controller on the falling edge of RX_CLK.                                                                                                                                                |  |
| RXD[3:0]   | Receive Data OutputORXD[3:0] contain receive nibble data from the TP input,<br>and they are clocked out on the falling edge of RX_CLK.                                                                                                                                                    |  |
| RX_DV      | Receive Data Valid Output O<br>RX_DV is asserted HIGH when valid decoded data is<br>present on the RXD outputs. RX_DV is clocked out on the<br>falling edge of RX_CLK.                                                                                                                    |  |
| RX_EN/JAMn | <b>Receive Enable Input</b> I<br>The function of this pin is configured through the R/J<br>Configuration Select bit (R/J_CFG) in the MI serial port<br>Configuration 1 register. When R/J_CFG is set, the pin is<br>configured as JAMn; when it is cleared, the pin functions<br>as RX_EN |  |
|            | RX_EN function: when RX_EN is HIGH, all of the receive outputs (RX_CLK, RXD[3:0], RX_DV, RX_ER, COL) are enabled. When RX_EN is LOW, the outputs are in a high-impedance state.                                                                                                           |  |

JAMn function: when JAMn is HIGH, a JAM packet is transmitted when receive activity is detected. When JAMn is LOW, no JAM packet is transmitted.

**RXER/RXD4** Receive Error Output/Fifth Receive Data Output O The RXER/RXD4 output is asserted HIGH when a coding error or other specified errors are detected on the receive twisted-pair inputs. The signal is clocked out on the falling edge of RX\_CLK.

If the device is placed in the Bypass 4B5B Decoder mode (the BYP\_ENC bit is set in the MI serial port Configuration 1 register), this pin is reconfigured to be the fifth RXD receive data output, RXD4.

- TX\_CLK
   Transmit Clock Output
   O

   Transmit data from the controller on TXD, TX\_EN, and TX\_ER is clocked in on the rising edge of TX\_CLK and OSCIN.
   O
- TXD[3:0]
   Transmit Data Input
   I

   TXD[3:0] contain input nibble data to be transmitted on the TP outputs, and they are clocked in on the rising edge of TX\_CLK and OSCIN when TX\_EN is asserted.
- TX\_EN
   Transmit Enable Input
   I

   TX\_EN must be asserted HIGH to indicate that data on
   TXD and TX\_ER is valid. TX\_ER is clocked in on the rising edge of TX\_CLK and OSCIN.
- TX\_ER/TXD4Transmit Error Input/Fifth Transmit Data InputIThe TXER pin, when asserted, causes a special pattern<br/>to be transmitted on the twisted-pair outputs in place of<br/>normal data, and it is clocked in on the rising edge of<br/>TX\_CLK when TX\_EN is asserted.I

If the device is placed in the Bypass 4B5B Encoder mode (the BYP\_ENC bit is set in the MI serial port Configuration 1 register), this pin is reconfigured to be the fifth TXD transmit data input, TXD4.

# 3.3 Management Interface

MDC MI Clock

The MDC clock shifts serial data for the internal registers into and out of the MDIO pin on its rising edge.

#### MDINTn/MDA4n

#### Management Interface Interrupt Output/ Management Interface Address Input Pullup O.D. I/O This pin is an interrupt output and is asserted LOW whenever there is a change in certain MI serial port

register bits. The pin is deasserted after all changed bits have been read out.

During powerup or reset, this pin is high impedance and the state of the pin is latched in as the physical device address MDA4 for the MI serial port.

I

MDIO MI Data I/O This bidirectional pin contains serial data for the internal registers. The data on this pin is clocked in and out of the device on the rising edge of MDC.

# 3.4 Miscellaneous Signals

| ANEG | AutoNegotiation Input                      |
|------|--------------------------------------------|
|      | This pip control AutoNegatistion operation |

This pin control AutoNegotiation operation.

|      | ANEG Pin                                                                                                      | Meaning                                                                                                                                                                                                                        |  |
|------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|      | HIGH                                                                                                          | AutoNegotiation is on.<br>AutoNegotiation Enable is controlled<br>from the ANEG_EN bit, 10/100 Mbits/s<br>operation is controlled from the<br>SPEED bit, and Half/Full Duplex<br>operation is controlled from the DPLX<br>bit. |  |
|      | LOW                                                                                                           | AutoNegotiation is off.<br>10/100 Mbits/s operation is controlled<br>from the SPEED pin and Half/Full<br>Duplex operation is controlled from the<br>DPLX pin.                                                                  |  |
| COL  | Collision Output O<br>COL is asserted HIGH when a collision between transmit<br>and receive data is detected. |                                                                                                                                                                                                                                |  |
| DPLX | Full/Half Duplex Select InputIWhen the ANEG pin is LOW, the DPLX pin selectsHalf/Full Duplex operation.       |                                                                                                                                                                                                                                |  |
|      | DUPLX Pin                                                                                                     | Meaning                                                                                                                                                                                                                        |  |
|      | HIGH                                                                                                          | Full Duplex operation                                                                                                                                                                                                          |  |
|      | LOW                                                                                                           | Half Duplex operation                                                                                                                                                                                                          |  |

When the ANEG pin is HIGH, the DPLX pin is ignored and the Half/Full Duplex operation is controlled from the Duplex Mode Select bit (DPLX) in the MI serial port Control register or the AutoNegotiation outcome.

| NC     | No Connect—13 of the pins are not connected.                                                                 |                             |   |  |
|--------|--------------------------------------------------------------------------------------------------------------|-----------------------------|---|--|
| RESETn | Hardware Reset Input Pul                                                                                     |                             | ) |  |
|        | <b>RESETn Pin</b>                                                                                            | Meaning                     |   |  |
|        | HIGH                                                                                                         | Normal                      |   |  |
|        | LOW                                                                                                          | Device is in a reset state. |   |  |
| RPTR   | Repeater Mode Enable InputIThe RPTR pin controls the device repeater operation.                              |                             |   |  |
|        | <b>RPTR Pin</b>                                                                                              | Meaning                     |   |  |
|        | HIGH                                                                                                         | Repeater mode enabled       |   |  |
|        | LOW                                                                                                          | Normal operation            |   |  |
| SPEED  | <b>Speed Select Input</b> I<br>When the ANEG pin is LOW, the SPEED pin selects<br>10/100 Mbits/s operation.  |                             | I |  |
|        | SPEED Pin                                                                                                    | Meaning                     |   |  |
|        | HIGH                                                                                                         | 100 Mbits/s operation       | _ |  |
|        | LOW                                                                                                          | 10 Mbits/s operation        |   |  |
|        | When the ANEG pin is HIGH, this pin is ignored and the speed is determined from the Speed Select bit (SPEED) |                             |   |  |

# 3.5 LEDs

| PLED5n | Receive LED Output Pullup O.D.CThe function of this pin is to be a Receive Activity Detectoutput. The pin can drive an LED from V <sub>DD</sub> . |                                                                      |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--|
|        | PLED5n<br>Pin                                                                                                                                     | Function                                                             |  |
|        | HIGH<br>LOW                                                                                                                                       | No receive activity<br>Receive packet occurred (held LOW for 100 ms) |  |

in the MI serial port Control register or the

AutoNegotiation outcome.

# PLED4nTransmit LED Output Pullup O.D.OThe function of this pin is to be a Transmit Activity Detect<br/>output. The pin can drive an LED from V<sub>DD</sub>.

| PLED4n<br>Pin | Function                                       |
|---------------|------------------------------------------------|
| HIGH          | No transmit activity                           |
| LOW           | Transmit packet occurred (held LOW for 100 ms) |

#### PLED3n/MDA3n

#### Programmable LED Output/MI Address Bit

#### Pullup O.D. I/O

The default function of this pin is to be a 100 Mbits/s Link Detect output. This pin can also be programmed through the MI serial port to indicate other events or be user controlled. This pin can drive an LED from  $V_{DD}$ .

When programmed as a 100 Mbits/s Link Detect Output (default):

| PLED3n/MDA3n |                           |
|--------------|---------------------------|
| Pin          | Function                  |
| HIGH         | No Link Detect            |
| LOW          | 100 Mbits/s Link Detected |

During powerup or reset, this pin is high-impedance and the level on this pin is latched in as the physical device address MDA3n for the MI serial port.

#### PLED2n/MDA2n

#### Programmable LED Output/MI Address Bit

#### Pullup O.D. I/O

The default function of this pin is to be an Activity Detect output. This pin can also be programmed through the MI serial port to indicate other events or be user controlled. This pin can drive an LED from  $V_{DD}$ .

When programmed as an Activity Detect Output (default):

| PLED2n/MDA2n |                                                           |
|--------------|-----------------------------------------------------------|
| Pin          | Function                                                  |
| HIGH         | No Activity                                               |
| LOW          | Transmit or receive packet occurred (held LOW for 100 ms) |

During powerup or reset, this pin is high-impedance and the level on this pin is latched in as the physical device address MDA2n for the MI serial port.

#### PLED1n/MDA1n

# Programmable LED Output/MI Address Bit

#### Pullup O.D. I/O

The default function of this pin is to be a Full Duplex Detect output. This pin can also be programmed through the MI serial port to indicate other events or be user controlled. This pin can drive an LED from both  $V_{DD}$  and GND.

When programmed as Full Duplex Detect Output (default):

| PLED1n/MDA1n<br>Pin | Function    |
|---------------------|-------------|
| HIGH                | Half-Duplex |
| LOW                 | Full-Duplex |

During powerup or reset, this pin is high-impedance and the level on this pin is latched in as the physical address device address MDA1n for the MI serial port.

#### PLED0n/MDA0n

#### Programmable LED Output/MI Address Bit

#### Pullup O.D. I/O

The default function of this pin is to be a 10 Mbits/s Link Detect output. This pin can also be programmed through the MI serial port to indicate other events or be user controlled. This pin can drive an LED from both  $V_{DD}$  and GND.

When programmed as 10 Mbits/s Link Detect Output (default):

| PLED0n/MDA0n<br>Pin | Function                 |
|---------------------|--------------------------|
| HIGH                | No Detect                |
| LOW                 | 10 Mbits/s Link Detected |

During powerup or reset, this pin is high-impedance and the value on this pin is latched in as the address MDA0n for the MI serial port.

# 3.6 Power Supply

| GND             | <b>Ground</b><br>There are six ground pins. They must be connected to<br>ground (0 Volts).   |
|-----------------|----------------------------------------------------------------------------------------------|
| V <sub>DD</sub> | Positive Supply I There are six $V_{DD}$ pins. They must be connected to 3.3 $\pm$ 5% Volts. |

# Chapter 4 Registers

This chapter contains a description of the registers accessed over the management interface (MI) serial interface. It contains the following sections:

- Section 4.1, "Bit Types"
- Section 4.2, "MI Serial Port Register Summary"
- Section 4.3, "Registers"

For further information about the operation of the MI serial interface, see Chapter 5, Management Interface.

# 4.1 Bit Types

Because the serial port is bidirectional (capable of both read and write operations), there are many types of bits. The following bit type definitions are summarized in Table 4.1:

- Write bits (W) are inputs during a write cycle and are high impedance during a read cycle
- Read bits (R) are outputs during a read cycle and high impedance during a write cycle
- Read/Write bits (R/W) are actually write bits that can be read out during a read cycle
- R/WSC bits are R/W bits that are self-clearing after a set period of time or after a specific event has completed
- R/LL bits are read bits that latch themselves when they go LOW, and they stay LOW until read. After they are read, they are reset HIGH.
- R/LH bits are the same as R/LL bits, except that they latch HIGH.
- R/LT are read bits that latch themselves whenever they make a transition or change value, and they stay latched until they are read. After R/LT bits are read, they are updated to their current value.

#### Table 4.1 MI Register Bit Type Definition

|        |                           | Definition         |                                                            |
|--------|---------------------------|--------------------|------------------------------------------------------------|
| Symbol | Name                      | Write Cycle        | Read Cycle                                                 |
| W      | Write                     | Input              | No operation, Hi-Z                                         |
| R      | Read                      | No operation, Hi-Z | Output                                                     |
| R/W    | Read/Write                | Input              | Output                                                     |
| R/WSC  | Read/Write, Self-Clearing | Input              | Output<br>(clears itself<br>after the operation completes) |

# Table 4.1 MI Register Bit Type Definition (Cont.)

|        |                             | Definition         |                                                                                                  |  |
|--------|-----------------------------|--------------------|--------------------------------------------------------------------------------------------------|--|
| Symbol | Name                        | Write Cycle        | Read Cycle                                                                                       |  |
| R/LL   | Read/Latching LOW           | No operation, Hi-Z | Output                                                                                           |  |
|        |                             |                    | When the bit goes LOW, it is latched.<br>When the bit is read, it is updated.                    |  |
| R/LH   | Read/Latching HIGH          | No operation, Hi-Z | Output                                                                                           |  |
|        |                             |                    | When the bit goes HIGH, it is<br>latched.<br>When the bit Is read, it is updated.                |  |
| R/LT   | Read/Latching on transition | No operation, Hi-Z | Output                                                                                           |  |
|        |                             |                    | When the bit transitions, the bit is<br>latched.<br>When the bit is read, the bit is<br>updated. |  |

# 4.2 MI Serial Port Register Summary

The following tables summarize the device registers accessible through the MI serial port.

#### 15 13 12 10 9 8 14 11 RST LPBK SPEED ANEG\_EN PDN MII\_DIS ANEG\_RST DPLX 0 7 6 COLTST Reserved Status Register (register 1) -15 14 13 12 11 10 8 CAP\_T4 CAP\_TXF CAP\_TXH CAP\_TF CAP\_TH Reserved 7 6 5 4 3 2 0 1 Reserved CAP SUPR ANEG ACK REM FLT CAP ANEG LINK JAB EXREG PHY ID #1 Register (register 2) -15 14 13 12 11 10 9 8 OUI3 OUI4 OUI5 OUI6 OUI7 OUI8 OUI9 OUI10 7 6 5 4 3 2 0 1 OUI11 OUI14 OUI12 OUI13 OUI15 **OUI16 OUI17** OUI18 PHY ID #2 Register (register 3) -

| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| OUI19 | OUI20 | OUI21 | OUI22 | OUI23 | OUI24 | PART5 | PART4 |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| PART3 | PART2 | PART1 | PART0 | REV3  | REV2  | REV1  | REV0  |

## Control Register (register 0) -

| 15                                                             | 14                                                                          | 13                                                                                        | 12                                                                                |                                                                                 | 10                                                                              | 9                                                     | 8                                                          |  |
|----------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------|--|
| NP                                                             | ACK                                                                         | RF                                                                                        |                                                                                   | Reserved                                                                        |                                                                                 | T4                                                    | TX_FDX                                                     |  |
| 7                                                              | 6                                                                           | 5                                                                                         | 4                                                                                 |                                                                                 |                                                                                 | 1                                                     | 0                                                          |  |
| TX_HDX                                                         | 10_FDX                                                                      | 10_HDX                                                                                    |                                                                                   | Rese                                                                            | erved                                                                           |                                                       | CSMA                                                       |  |
|                                                                | Au                                                                          | toNegotiati                                                                               | on Remote                                                                         | End Capa                                                                        | bility Regi                                                                     | ster (registe                                         | er 5) —                                                    |  |
| 15                                                             | 14                                                                          | 13                                                                                        | 12                                                                                |                                                                                 | 10                                                                              | 9                                                     | 8                                                          |  |
| NP                                                             | ACK                                                                         | RF                                                                                        |                                                                                   | Reserved                                                                        |                                                                                 | T4                                                    | TX_FDX                                                     |  |
| 7                                                              | 6                                                                           | 5                                                                                         | 4                                                                                 |                                                                                 |                                                                                 | 1                                                     | 0                                                          |  |
| TX_HDX                                                         | 10_FDX                                                                      | 10_HDX                                                                                    |                                                                                   | Rese                                                                            | erved                                                                           |                                                       | CSMA                                                       |  |
|                                                                | Configuration 1 Register (register 16) –                                    |                                                                                           |                                                                                   |                                                                                 |                                                                                 |                                                       |                                                            |  |
| 15                                                             | 14                                                                          | 13                                                                                        | 12                                                                                | 11                                                                              | 10                                                                              | 9                                                     | 8                                                          |  |
| LINK_DIS                                                       | XMT_DIS                                                                     | XMT_PDN                                                                                   | TXEN_CRS                                                                          | BYP_ENC                                                                         | BYP_SCR                                                                         | UNSCR_DIS                                             | EQLZR                                                      |  |
|                                                                |                                                                             |                                                                                           |                                                                                   |                                                                                 |                                                                                 |                                                       |                                                            |  |
| 7                                                              | 6                                                                           | 5                                                                                         |                                                                                   |                                                                                 | 2                                                                               | 1                                                     | 0                                                          |  |
| 7<br>CABLE                                                     | 6<br>RLVL0                                                                  | 5                                                                                         | TLVL                                                                              | .[3:0]                                                                          | 2                                                                               | 1<br>TRF                                              | 0<br>[1:0]                                                 |  |
| 7<br>CABLE                                                     | 6<br>RLVL0<br><b>Co</b>                                                     | 5<br>nfiguration                                                                          | TLVL<br>2 Register                                                                | .[3:0]<br>• (register <i>′</i>                                                  | 2<br>17) –                                                                      | 1<br>TRF                                              | 0<br>[1:0]                                                 |  |
| 7<br>CABLE<br>15                                               | 6<br>RLVL0<br>Co                                                            | 5<br>nfiguration<br>13                                                                    | TLVL<br>2 Register<br>12                                                          | <u>[</u> 3:0]<br>• <b>(register</b> <i>*</i><br>11                              | 2<br><b>17) –</b><br>10                                                         | 1<br>TRF<br>9                                         | 0 [1:0] 8                                                  |  |
| 7<br>CABLE<br>15<br>PLED3_1                                    | 6<br>RLVL0<br><b>Co</b><br>14<br>PLED3_0                                    | 5<br>nfiguration<br>13<br>PLED2_1                                                         | TLVL<br>2 Register<br>12<br>PLED2_0                                               | .[3:0]<br>• <b>(register</b> <i>*</i><br>11<br>PLED1_1                          | 2<br>17) –<br>10<br>PLED1_0                                                     | 1<br>TRF<br>9<br>PLED0_1                              | 0<br>[1:0]<br>8<br>PLED0_0                                 |  |
| 7<br>CABLE<br>15<br>PLED3_1<br>7                               | 6<br>RLVL0<br><b>Co</b><br>14<br>PLED3_0<br>6                               | 5<br>nfiguration<br>13<br>PLED2_1<br>5                                                    | TLVL<br>2 Register<br>12<br>PLED2_0<br>4                                          | _[3:0]<br>• <b>(register</b> *<br>11<br>PLED1_1<br>3                            | 2<br><b>17) –</b><br>10<br>PLED1_0<br>2                                         | 1<br>TRF<br>9<br>PLED0_1<br>1                         | 0<br>[1:0]<br>8<br>PLED0_0<br>0                            |  |
| 7<br>CABLE<br>15<br>PLED3_1<br>7<br>LED_DEF1                   | 6<br>RLVL0<br>Co<br>14<br>PLED3_0<br>6<br>LED_DEF0                          | 5<br>nfiguration<br>13<br>PLED2_1<br>5<br>APOL_DIS                                        | TLVL<br>2 Register<br>12<br>PLED2_0<br>4<br>JAB_DIS                               | _[3:0]<br>• (register /<br>11<br>PLED1_1<br>3<br>MREG                           | 2<br><b>17) –</b><br>10<br>PLED1_0<br>2<br>INT_MDIO                             | 1<br>TRF<br>9<br>PLED0_1<br>1<br>R/J_CFG              | 0<br>[1:0]<br>8<br>PLED0_0<br>0<br>0                       |  |
| 7<br>CABLE<br>15<br>PLED3_1<br>7<br>LED_DEF1                   | 6<br>RLVL0<br>Co<br>14<br>PLED3_0<br>6<br>LED_DEF0                          | 5<br>nfiguration<br>13<br>PLED2_1<br>5<br>APOL_DIS<br>atus Output                         | TLVL<br>2 Register<br>12<br>PLED2_0<br>4<br>JAB_DIS                               | [3:0]<br>(register /<br>11<br>PLED1_1<br>3<br>MREG<br>(register 18              | 2<br><b>17) –</b><br>10<br>PLED1_0<br>2<br>INT_MDIO<br><b>3) –</b>              | 1<br>7RF<br>9<br>PLED0_1<br>1<br>R/J_CFG              | 0<br>[1:0]<br>8<br>PLED0_0<br>0<br>0                       |  |
| 7<br>CABLE<br>15<br>PLED3_1<br>7<br>LED_DEF1                   | 6<br>RLVL0<br>14<br>PLED3_0<br>6<br>LED_DEF0<br>Sta<br>14                   | 5<br>nfiguration<br>13<br>PLED2_1<br>5<br>APOL_DIS<br>atus Output                         | TLVL<br>2 Register<br>12<br>PLED2_0<br>4<br>JAB_DIS<br>t Register (<br>12         | [3:0]<br>(register 7<br>11<br>PLED1_1<br>3<br>MREG<br>(register 18<br>11        | 2<br><b>17) –</b><br>10<br>PLED1_0<br>2<br>INT_MDIO<br><b>3) –</b><br>10        | 1<br>TRF<br>9<br>PLED0_1<br>1<br>R/J_CFG<br>9         | 0<br>[1:0]<br>8<br>PLED0_0<br>0<br>0                       |  |
| 7<br>CABLE<br>15<br>PLED3_1<br>7<br>LED_DEF1<br>15<br>INT      | 6<br>RLVL0<br>14<br>PLED3_0<br>6<br>LED_DEF0<br>Sta<br>14<br>LINK_FAIL      | 5<br>nfiguration<br>13<br>PLED2_1<br>5<br>APOL_DIS<br>atus Output<br>13<br>LOSS_SYNC      | TLVL<br>2 Register<br>12<br>PLED2_0<br>4<br>JAB_DIS<br>t Register (<br>12<br>CWRD | [3:0]<br>(register 7<br>11<br>PLED1_1<br>3<br>MREG<br>(register 18<br>11<br>SSD | 2<br>17) –<br>10<br>PLED1_0<br>2<br>INT_MDIO<br>3) –<br>10<br>ESD               | 1<br>TRF<br>9<br>PLED0_1<br>1<br>R/J_CFG<br>9<br>RPOL | 0<br>[1:0]<br>8<br>PLED0_0<br>0<br>0<br>0<br>8<br>8        |  |
| 7<br>CABLE<br>15<br>PLED3_1<br>7<br>LED_DEF1<br>15<br>INT<br>7 | 6<br>RLVL0<br>14<br>PLED3_0<br>6<br>LED_DEF0<br>Sta<br>14<br>LINK_FAIL<br>6 | 5<br>nfiguration<br>13<br>PLED2_1<br>5<br>APOL_DIS<br>atus Output<br>13<br>LOSS_SYNC<br>5 | TLVL<br>2 Register<br>12<br>PLED2_0<br>4<br>JAB_DIS<br>t Register (<br>12<br>CWRD | [3:0]<br>(register /<br>11<br>PLED1_1<br>3<br>MREG<br>(register 18<br>11<br>SSD | 2<br><b>17) –</b><br>10<br>PLED1_0<br>2<br>INT_MDIO<br><b>3) –</b><br>10<br>ESD | 1<br>TRF<br>9<br>PLED0_1<br>1<br>R/J_CFG<br>9<br>RPOL | 0<br>[1:0]<br>8<br>PLED0_0<br>0<br>0<br>0<br>8<br>JAB<br>0 |  |

# AutoNegotiation Advertisement Register (register 4) -

# Mask Register (register 19) -

| 15                                | 14                | 13                 | 12        | 11       | 10       | 9         | 8        |  |
|-----------------------------------|-------------------|--------------------|-----------|----------|----------|-----------|----------|--|
| MASK_INT                          | MASK_LNK_<br>FAIL | MASK_LOSS<br>_SYNC | MASK_CWRD | MASK_SSD | MASK_ESD | MASK_RPOL | MASK_JAB |  |
| 7                                 | 6                 | 5                  | 4         | 3        |          |           | 0        |  |
| MASK_SPD_<br>DET                  | MASK_DPLX<br>_DET | FXL                | /L[1:0]   | Reserved |          |           |          |  |
| Reserved Register (register 20) – |                   |                    |           |          |          |           |          |  |
| 15                                | 14                | 13                 | 12        | 11       | 10       | 9         | 8        |  |
|                                   | Reserved          |                    |           |          |          |           |          |  |
| 7                                 | 6                 | 5                  |           |          |          |           | 0        |  |
| Reserved                          |                   |                    |           |          |          |           |          |  |

# 4.3 Registers

This section contains a description of each of the bits in each register.

# 4.3.1 Control Register (Register 0)

The default value for this register is 0x3000.

| 15     | 14                   | 13     | 12                                  | 11                                   | 10                              | 9                                    | 8                             |
|--------|----------------------|--------|-------------------------------------|--------------------------------------|---------------------------------|--------------------------------------|-------------------------------|
| RST    | LPBK                 | SPEED  | ANEG_EN                             | PDN                                  | MII_DIS                         | ANEG_RST                             | DPLX                          |
| 7      | 6                    |        |                                     |                                      |                                 |                                      | 0                             |
| COLTST |                      |        |                                     | Reserved                             |                                 |                                      |                               |
|        | RS                   | бт     | Reset                               |                                      |                                 |                                      | R/WSC 15                      |
|        |                      |        | RST Bit                             | Meaning                              | J                               |                                      |                               |
|        |                      |        | 1                                   | Reset. T<br>or equal                 | he bit is bit s<br>to 200 μs at | self-clearing ir<br>iter reset finis | n less than<br>hes.           |
|        |                      |        | 0                                   | Normal (                             | (Default)                       |                                      |                               |
|        | LPBK Loopback Enable |        |                                     |                                      |                                 |                                      | R/W 14                        |
|        |                      |        | LPBK Bit                            | Meaning                              | J                               |                                      |                               |
|        |                      |        | 1                                   | Loopbac                              | k mode enal                     | bled                                 |                               |
|        |                      |        | 0                                   | Normal (                             | (Default)                       |                                      |                               |
|        | SF                   | PEED   | Speed Sele                          | ct                                   |                                 |                                      | R/W 13                        |
|        |                      |        | SPEED Bit <sup>1</sup>              | Meaning                              | 1                               |                                      |                               |
|        |                      |        | 1                                   | 100 Mbit                             | t/s (100BASE                    | E-TX) (default)                      |                               |
|        |                      |        | 0                                   | 10 Mbit/s                            | s (10BASE-T                     | )                                    |                               |
|        |                      |        | 1. The SPEE<br>and the b<br>SPEED p | D bit is effe<br>it can be סי<br>in. | ective only w<br>verridden wit  | hen AutoNego<br>h the assertic       | otiation is off,<br>on of the |
|        | AN                   | NEG_EN | AutoNegoti                          | ation Ena                            | ble                             |                                      | R/W 12                        |
|        |                      |        | ANEG_EN<br>Bit <sup>1</sup>         | Meaning                              | ]                               |                                      |                               |
|        |                      |        | 1                                   | 1 = Auto                             | Negotiation                     | enabled (defa                        | ult)                          |
|        |                      |        | 0                                   | 0 = Disa                             | bled                            |                                      |                               |

| 1. | The ANEG_EN pin can be overridden with the |
|----|--------------------------------------------|
|    | assertion of the ANEG pin.                 |

| PDN      | Power Dow                                        | n Enable                                                                                       | R/W 11                                 |
|----------|--------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------|
|          | PDN Bit                                          | Meaning                                                                                        |                                        |
|          | 1                                                | Power down                                                                                     |                                        |
|          | 0                                                | Normal (default)                                                                               |                                        |
| MII_DIS  | MII Interfac                                     | e Disable                                                                                      | R/W 10                                 |
|          | MII_DIS <sup>1</sup> Bit                         | t                                                                                              |                                        |
|          | 0                                                | MII interface disable                                                                          |                                        |
|          | 1                                                | Normal (default)                                                                               |                                        |
|          | 1. If MDA[3:0<br>time, the I<br>to 0.            | )]n is not read as 0b1111 at reset<br>MII_DIS default value is changed                         |                                        |
| ANEG_RST | AutoNegotia                                      | ation Reset                                                                                    | R/WSC 9                                |
|          | ANEG_RST                                         |                                                                                                |                                        |
|          | 1                                                | Restart AutoNegotiation proces<br>self-clearing after reset is finis                           | ss. The bit is<br>hed                  |
|          | 0                                                | Normal (default)                                                                               |                                        |
| DPLX     | Duplex Mod                                       | le Select                                                                                      | R/W 8                                  |
|          | DPLX Bit <sup>1</sup>                            |                                                                                                |                                        |
|          | 1                                                | Full-duplex                                                                                    |                                        |
|          | 0                                                | Half-duplex (default)                                                                          |                                        |
|          | 1. This bit is tion is off, the assert           | effective only when AutoNegotia-<br>and the bit can be overridden with<br>ion of the DPLX pin. |                                        |
| COLTST   | Collision Te                                     | est Enable                                                                                     | R/W 7                                  |
|          | COLTST Bi                                        | it                                                                                             |                                        |
|          | 1                                                | Collision test enabled                                                                         |                                        |
|          | 0                                                | Normal (default)                                                                               |                                        |
| R        | <b>Reserved</b><br>These bits a<br>default value | are reserved and must be remain<br>of 0x00 for proper device ope                               | <b>R [6:0]</b><br>in at the<br>ration. |

# 4.3.2 Status Register (Register 1)

The default value of this register is 0x7809.

| 15       | 14       | 13       | 12                                   | 11                                                                                                            | 10          |                 | 8         |
|----------|----------|----------|--------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------|-----------------|-----------|
| CAP_T4   | CAP_TXF  | CAP_TXH  | CAP_TF                               | CAP_TH                                                                                                        |             | Reserved        |           |
| 7        | 6        | 5        | 4                                    | 3                                                                                                             | 2           | 1               | 0         |
| Reserved | CAP_SUPR | ANEG_ACK | REM_FLT                              | CAP_ANEG                                                                                                      | LINK        | JAB             | EXREG     |
|          | CA       | P_T4     | 100BASE                              | -T4 Capable                                                                                                   | •           |                 | R 15      |
|          |          |          | CAP_T4<br>Bit                        | Meaning                                                                                                       |             |                 |           |
|          |          |          | 1                                    | Capable of 10                                                                                                 | 00BASE-T4 o | operation       |           |
|          |          |          | 0                                    | Not capable c                                                                                                 | of 100BASE- | T4 Operation    | (default) |
|          | CA       | P_TXF    | 100BASE                              | -TX Full Du                                                                                                   | plex Capab  | le              | R 14      |
|          |          |          | CAP_TXF<br>Bit                       | Meaning                                                                                                       |             |                 |           |
|          |          |          | 1                                    | Capable of 10                                                                                                 | 00BASE-TX   | Full-Duplex (d  | efault)   |
|          |          |          | 0                                    | Not capable c                                                                                                 | of 100BASE- | TX Full-Duple:  | x         |
|          | CA       | P_TXH    | 100BASE                              | -TX Half Du                                                                                                   | plex Capat  | ble             | R 13      |
|          |          |          | CAP_TXH<br>Bit                       | Meaning                                                                                                       |             |                 |           |
|          |          |          | 1                                    | Capable of 10                                                                                                 | 00BASE-TX   | Half-Duplex (d  | lefault)  |
|          |          |          | 0                                    | Not capable c                                                                                                 | of 100BASE- | TX Half-Duple   | x         |
|          | CA       | P_TF     | 10BASE-                              | T Full Duple                                                                                                  | x Capable   |                 | R 12      |
|          |          |          | CAP_TF<br>Bit                        | Meaning                                                                                                       |             |                 |           |
|          |          |          | 1                                    | Capable of 10                                                                                                 | BASE-T Ful  | I-Duplex (defa  | ult)      |
|          |          |          | 0                                    | Not capable c                                                                                                 | of 10BASE-T | Full-Duplex     |           |
|          | CA       | P_TH     | 10BASE-                              | T Half Duple                                                                                                  | ex Capable  |                 | R 11      |
|          |          |          | CAP_TH<br>Bit                        | Meaning                                                                                                       |             |                 |           |
|          |          |          | 1                                    | Capable of 10                                                                                                 | BASE-T Ha   | lf Duplex (defa | ault)     |
|          |          |          | 0                                    | Not capable c                                                                                                 | of 10BASE-T | Half Duplex     |           |
|          | R        |          | Reserved<br>These bits<br>default va | erved R [10<br>se bits are reserved and must be remain at the<br>ult value of 0x0 for proper device operation |             |                 |           |

| CAP_SUPR | MI Preamble Suppression Capable |                                                                                                                                                |  |  |
|----------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|          | CAP_S<br>Bit                    | UPR<br>Meaning                                                                                                                                 |  |  |
|          | 1                               | Capable of accepting MI frames with preamble suppression                                                                                       |  |  |
|          | 0                               | Not capable of accepting MI frames with preamble suppression (default)                                                                         |  |  |
| ANEG_ACK | AutoNe                          | egotiation Acknowledgment R 5                                                                                                                  |  |  |
|          | ANEG_<br>Bit                    | ACK<br>Meaning                                                                                                                                 |  |  |
|          | 1                               | AutoNegotiation acknowledgment process complete                                                                                                |  |  |
|          | 0                               | AutoNegotiation not complete (default)                                                                                                         |  |  |
| REM_FLT  | Remot                           | e Fault Detect R/LH 4                                                                                                                          |  |  |
|          | REM_F<br>Bit                    | LT<br>Meaning                                                                                                                                  |  |  |
|          | 1                               | Remote fault detect. The REM_FLT bit is set when<br>the Remote Fault (RF) bit is set in the<br>AutoNegotiation Remote End Capability register. |  |  |
|          | 0                               | No remote fault (default)                                                                                                                      |  |  |
| CAP_ANEG | AutoNe                          | egotiation Capable R 3                                                                                                                         |  |  |
|          | CAP_A                           | NEG                                                                                                                                            |  |  |
|          | 1                               | Capable of AutoNegotiation (default)                                                                                                           |  |  |
|          | 0                               | Not capable of AutoNegotiation                                                                                                                 |  |  |
|          |                                 |                                                                                                                                                |  |  |
| LINK     | Link S                          | tatus R/LL 2                                                                                                                                   |  |  |
|          | LINK B                          | it Meaning                                                                                                                                     |  |  |
|          | 1                               | Link detected (same as the LNK_FAIL bit inverted).<br>See Section 4.3.9, "Status Output Register (Register 18)," page 4-23)                    |  |  |
|          | 0                               | Link not detected (default)                                                                                                                    |  |  |
| JAB      | Jabber                          | Detect R/LH 1                                                                                                                                  |  |  |
|          | JAB Bit                         | Meaning                                                                                                                                        |  |  |
|          | 1                               | Jabber detected (same as the JAB bit in Section 4.3.9, "Status Output Register (Register 18)," page 4-23)                                      |  |  |
|          | 0                               | Normal (default)                                                                                                                               |  |  |

| EXREG | Extended Register Capable |                                    |  |  |  |
|-------|---------------------------|------------------------------------|--|--|--|
|       | EXREG<br>Bit              | Meaning                            |  |  |  |
|       | 1                         | Extended registers exist (default) |  |  |  |
|       | 0                         | Extended registers do not exist    |  |  |  |

# 4.3.3 PHY ID 1 Register (Register 2)

| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| OUI3  | OUI4  | OUI5  | OUI6  | OUI7  | OUI8  | OUI9  | OUI10 |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| OUI11 | OUI12 | OUI13 | OUI14 | OUI15 | OUI16 | OUI17 | OUI18 |

OUI[3:18]

#### Company ID, Bits 3–18

R [15:0]

OUI[3:18] in this register and OUI[19:24] of the PHY ID 2 register make up the LSI OUI, whose default value is 0x00.A07D. The table below shows the default bit positions for the entire OUI field:

| Bit   | Default Value | Hex Value |
|-------|---------------|-----------|
| OIU24 | 0             |           |
| OIU23 | 1             | 0×7       |
| OIU22 | 1             | 0.27      |
| OIU21 | 1             |           |
| OIU20 | 1             |           |
| OIU19 | 1             |           |
| OIU18 | 0             | 0xD       |
| OIU17 | 1             |           |
| OIU16 | 1             |           |
| OIU15 | 0             | 0×4       |
| OIU14 | 1             | UXA       |
| OIU13 | 0             |           |
| OIU12 | 0             |           |
| OIU11 | 0             | 0×0       |
| OIU10 | 0             | UXU       |
| OIU9  | 0             |           |

| Bit  | Default Value | Hex Value |
|------|---------------|-----------|
| OIU8 | 0             |           |
| OIU7 | 0             | 0.40      |
| OIU6 | 0             | UXU       |
| OIU5 | 0             |           |
| OIU4 | 0             | 0x0       |
| OUI3 | 0             |           |

# 4.3.4 PHY ID 2 Register (Register 3)

| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| OUI19 | OUI20 | OUI21 | OUI22 | OUI23 | OUI24 | PART5 | PART4 |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| PART3 | PART2 | PART1 | PART0 | REV3  | REV2  | REV1  | REV0  |

OUI[19:24]Company ID, Bits 19–24R [15:10]OUI[19:24] in this register and OUI[3:18] of the PHY ID 1register make up the LSI OUI, whose default value is0x00.A07D. See the table in the PHY ID 1 description fora description of the entire OUI field.

# PART[5:0] Manufacturer's Part Number

The default value for this field is 0x04. The table below shows the default bit positions for the PART[5:0] field:

R [9:4]

| Bit     | Default Value | Hex Value |
|---------|---------------|-----------|
| PART[5] | 0             | 0×0       |
| PART[4] | 0             | 0x0       |
| PART[3] | 0             |           |
| PART[2] | 1             | 0×4       |
| PART[1] | 0             | 0.84      |
| PART[0] | 0             |           |
|         |               |           |

| REV[3:0] | Manufacturer's Revision Number           | R [3:0] |
|----------|------------------------------------------|---------|
|          | The default value for this field is 0x0. |         |

# 4.3.5 AutoNegotiation Advertisement Register (Register 4)

The default value for this register is 0x01E1.

| 15     | 14     | 13     | 12                                       | 10                                                               | 9                         | 8                               |
|--------|--------|--------|------------------------------------------|------------------------------------------------------------------|---------------------------|---------------------------------|
| NP     | ACK    | RF     |                                          | Reserved                                                         | T4                        | TX_FDX                          |
| 7      | 6      | 5      | 4                                        |                                                                  | 1                         | 0                               |
| TX_HDX | 10_FDX | 10_HDX |                                          | Reserved                                                         |                           | CSMA                            |
|        | NP     | 1      | Next Pag                                 | ge Enable                                                        |                           | R 15                            |
|        |        |        | NP Bit                                   | Meaning                                                          |                           |                                 |
|        |        |        | 1                                        | Next page <sup>1</sup>                                           |                           |                                 |
|        |        |        | 0                                        | No next page (default)                                           |                           |                                 |
|        |        |        | 1. Next p                                | bage is not currently suppor                                     | ted                       |                                 |
|        | AC     | ĸ      | Acknow                                   | ledge                                                            |                           | R 14                            |
|        |        |        | ACK Bit                                  | Meaning                                                          |                           |                                 |
|        |        |        | 1                                        | Received AutoNegotiation                                         | word recog                | nized                           |
|        |        |        | 0                                        | Not recognized (default)                                         | -                         |                                 |
|        | RF     |        | Remote                                   | Fault                                                            |                           | R/W 13                          |
|        |        |        | RF Bit                                   | Meaning                                                          |                           |                                 |
|        |        |        | 1                                        | AutoNegotiation remote fa                                        | ault detect               |                                 |
|        |        |        | 0                                        | No remote fault detect (de                                       | efault)                   |                                 |
|        | R      |        | <b>Reserve</b><br>These bi<br>default va | <b>d</b><br>ts are reserved and mus<br>alue of 0b00 for proper o | t be remai<br>levice oper | R/W[12:10]<br>n at the<br>ation |
|        | Т4     |        | 100BASI                                  | E-T4 Capable                                                     |                           | R/W 9                           |
|        |        |        | T4 Bit                                   | Meaning                                                          |                           |                                 |
|        |        |        | 1                                        | Capable of 100BASE-T4                                            | operation                 |                                 |
|        |        |        | 0                                        | Not capable (default)                                            |                           |                                 |

| TX_FDX | 100BASE       | E-TX Full Duplex Capable R/W                           |
|--------|---------------|--------------------------------------------------------|
|        | TX_FDX<br>Bit | Meaning                                                |
|        | 1             | Capable of 100BASE-TX Full Duplex operation (default)  |
|        | 0             | Not capable                                            |
| TX_HDX | 100BASE       | E-TX Half Duplex Capable R/W                           |
|        | TX_HDX<br>Bit | Meaning                                                |
|        | 1             | Capable of 100BASE-TX Half-Duplex operation (default)  |
|        | 0             | Not capable                                            |
| 10_FDX | 10BASE-       | TX Full Duplex Capable R/W                             |
|        | 10_FDX        |                                                        |
|        | Bit           | Meaning                                                |
|        | 1             | Capable of 10BASE-T Full-Duplex operation (default)    |
|        | 0             | Not capable                                            |
| 10_HDX | 10BASE-       | TX Half Duplex Capable R/W                             |
|        | 10_HDX<br>Bit | Meaning                                                |
|        | 1             | Capable of 10BASE-T Half-Duplex operation (default)    |
|        | 0             | Not capable                                            |
| R      | Reserve       | d R/W [4:                                              |
|        | These bit     | ts are reserved and must be remain at the              |
|        | default va    | alue of 0x0 for proper device operation                |
| CSMA   | CSMA 80       | 02.3 Capable R/W                                       |
|        | CSMA Bi       | t Meaning                                              |
|        | 1             | Capable of 802.3 CSMA <sup>1</sup> operation (default) |
|        | 0             | Not capable                                            |
|        | 1. Carrier    | r-Sense, Multiple-Access                               |

# 4.3.6 AutoNegotiation Remote End Capability Register (Register 5)

The default value for this register is 0x0000.

| 15     | 14     | 13     | 12                   | 10                           | 9                | 8         |
|--------|--------|--------|----------------------|------------------------------|------------------|-----------|
| NP     | ACK    | RF     |                      | Reserved                     | T4               | TX_FDX    |
| 7      | 6      | 5      | 4                    |                              | 1                | 0         |
| TX_HDX | 10_FDX | 10_HDX |                      | Reserved                     |                  | CSMA      |
|        | NP     |        | Next Pag             | ge Enable                    |                  | R 15      |
|        |        |        | NP Bit               | Meaning                      |                  |           |
|        |        |        | 1                    | Next Page exists             |                  |           |
|        |        |        | 0                    | No Next Page (default)       |                  |           |
|        | AC     | к      | Acknowl              | edge                         |                  | R 14      |
|        |        |        | ACK Bit              | Meaning                      |                  |           |
|        |        |        | 1                    | Received AutoNegotiation     | Word recog       | nized     |
|        |        |        | 0                    | Not Recognized (default)     |                  |           |
|        | RF     |        | Remote               | Fault                        |                  | R 13      |
|        |        |        | RF Bit               | Meaning                      |                  |           |
|        |        |        | 1                    | AutoNegotiation Remote F     | ault detect      |           |
|        |        |        | 0                    | No Remote Fault (default)    |                  |           |
|        | R      |        | Reserve<br>These bit | d<br>ts are reserved and mus | t be remair      | R [12:10] |
|        |        |        | delault va           | alue of upou for proper d    | ievice operation | ation     |
|        | T4     |        | 100BASE              | E-T4 Capable                 |                  | R 9       |
|        |        |        | T4 Bit               | Meaning                      |                  |           |
|        |        |        | 1                    | Capable of 100BASE-T4        | operation        |           |
|        |        |        | 0                    | Not capable (default)        |                  |           |

| TX_FDX | 100BASE-TX Full Duplex Capable |                                              |          |
|--------|--------------------------------|----------------------------------------------|----------|
|        | TX_FDX<br>Bit                  | Meaning                                      |          |
|        | 1                              | Capable of 100BASE-TX Full Duplex operation  | 1        |
|        | 0                              | Not capable (default)                        |          |
| TX_HDX | 100BASI                        | E-TX Half Duplex Capable                     | R 7      |
|        | TX_HDX<br>Bit                  | Meaning                                      |          |
|        | 1                              | Capable of 100BASE-TX Half Duplex operation  | <u>ו</u> |
|        | 0                              | Not capable (default)                        |          |
| 10_FDX | 10BASE                         | -TX Full Duplex Capable                      | R 6      |
|        | 10_FDX<br>Bit                  | Meaning                                      |          |
|        | 1                              | Capable of 10BASE-T Full Duplex operation    |          |
|        | 0                              | Not capable (default)                        |          |
| 10_HDX | 10BASE                         | -TX Half Duplex Capable                      | R 5      |
|        | 10_HDX                         |                                              |          |
|        | Bit                            | Meaning                                      |          |
|        | 1                              | Capable of 10BASE-T Half Duplex operation    |          |
|        | 0                              | Not capable (default)                        |          |
| R      | Reserve                        | d R                                          | [4:1]    |
|        | These bi                       | ts are reserved and must be remain at the    |          |
|        | default va                     | alue of 0x0 for proper device operation      |          |
| CSMA   | CSMA 8                         | 02.3 Capable                                 | R 0      |
|        | CSMA Bi                        | t Meaning                                    |          |
|        | 1                              | Capable of 802.3 CSMA <sup>1</sup> Operation |          |
|        | 0                              | Not capable (default)                        |          |
|        | 1. Carrie                      | r-Sense, Multiple-Access                     |          |

# 4.3.7 Configuration 1 Register (Register 16)

The default value for this register is 0x0022.

| 15      | 14      | 13      | 12             | 11                            | 10                    | 9           | 8        |
|---------|---------|---------|----------------|-------------------------------|-----------------------|-------------|----------|
| LNK_DIS | XMT_DIS | XMT_PDN | TXEN_CRS       | BYP_ENC                       | BYP_SCR               | UNSCR_DIS   | EQLZR    |
| 7       | 6       | 5       | 4              | 3                             | 2                     | 1           | 0        |
| CABLE   | RLVL0   | TLVL3   | TLVL2          | TLVL1                         | TLVL0                 | TRF1        | TRF0     |
|         | LN      | IK_DIS  | Link Disa      | ble                           |                       |             | R/W 15   |
|         |         |         | LNK_DIS<br>Bit | Meaning                       |                       |             |          |
|         |         |         | 1              | Receive Link<br>(Force Link F | Detect funct<br>Pass) | ion disable |          |
|         |         |         | 0              | Normal (defa                  | ult)                  |             |          |
|         | XN      | IT_DIS  | Device Re      | eset                          |                       |             | R/WSC 14 |
|         |         |         | XMT_DIS<br>Bit | Meaning                       |                       |             |          |
|         |         |         | 1              | TP transmitte                 | r disabled            |             |          |
|         |         |         | 0              | Normal (defa                  | ult)                  |             |          |
|         | XN      | IT_PDN  | TP Transr      | nit Powerde                   | own                   |             | R/W 13   |
|         |         |         | XMT_PDN<br>Bit | Meaning                       |                       |             |          |
|         |         |         | 1              | TP transmitte                 | r powered de          | own         |          |
|         |         |         | 0              | Normal (defa                  | ult)                  |             |          |
|         | ТХ      | EN_CRS  | TX_EN to       | CRS Loop                      | back Disab            | le          | R/W 12   |
|         |         |         | TXEN_CR<br>Bit | S<br>Meaning                  |                       |             |          |
|         |         |         | 1              | TX_EN to (                    | CRS loopbac           | k disabled  |          |
|         |         |         | 0              | Loopback e                    | enabled (defa         | ult)        |          |

| BYP_ENC   | Bypass        | Encoder/Decoder Select F                                                                                           | 2/W 11 |
|-----------|---------------|--------------------------------------------------------------------------------------------------------------------|--------|
|           | BYP_EN<br>Bit | C<br>Meaning                                                                                                       |        |
|           | 1             | Bypass 4B/5B Encoder/Decoder                                                                                       |        |
|           | 0             | Normal (default)                                                                                                   |        |
| BYP_SCR   | Bypass        | Scrambler/Descrambler Select                                                                                       | R/W 10 |
|           | BYP_SCF       | ۲<br>• • • • • • • • • • • • • • • • • • •                                                                         |        |
|           | Bit           | Meaning                                                                                                            |        |
|           | 1             | Bypass Scrambler/Descrambler                                                                                       |        |
|           | 0             | Normal (default)                                                                                                   |        |
| UNSCR_DIS | Unscran       | nbled Idle Reception Disabled                                                                                      | R/W 9  |
|           | UNSCR_<br>Bit | DIS<br>Meaning                                                                                                     |        |
|           | 1             | Disable AutoNegotiation with devices that<br>transmit unscrambled idle on powerup an<br>various instances          | d      |
|           | 0             | Enable AutoNegotiation with devices that<br>transmit unscrambled idle on powerup an<br>various instances (default) | d      |
| EQLZR     | Receive       | Equalizer Select                                                                                                   | R/W 8  |
|           | EQLZR<br>Bit  | Meaning                                                                                                            |        |
|           | 1             | Receive equalizer disabled (set to zero lengt                                                                      | h)     |
|           | 0             | Receive equalizer on (for 100 Mbits/s mode (default)                                                               | only)  |
| CABLE     | Cable Ty      | /pe Select                                                                                                         | R/W 7  |
|           | CABLE<br>Bit  | Meaning                                                                                                            |        |
|           | 1             | STP (150 Ohm)                                                                                                      |        |
|           | 0             | UTP (100 Ohm) (default)                                                                                            |        |
| RLVL0     | Receive       | Input Level Adjust                                                                                                 | R/W 6  |
|           | RLVL0         |                                                                                                                    |        |
|           | Bit           | Meaning                                                                                                            |        |
|           | 1             | Receive squelch levels reduced by 4.5 dB                                                                           |        |
|           | 0             | Normal (default)                                                                                                   |        |

## TLVL[3:0] Transmit Output Level Adjust

R/W [5:2]

The transmit output current level is derived from an internal reference voltage and the external resistor on the REXT pin. The transmit level can be adjusted with either the external resistor on the REXT pin, or the four Transmit Level Adjust bits (TLVL[3:0]), as shown. The adjustment range is approximately -14% to +16% in 2% steps.

| TLVL[3:0] Bits      | Gain |
|---------------------|------|
| 0b0000              | 1.16 |
| 0b0001              | 1.14 |
| 0b0010              | 1.12 |
| 0b0011              | 1.10 |
| 0b0100              | 1.08 |
| 0b0101              | 1.06 |
| 0b0110              | 1.04 |
| 0b0111              | 1.02 |
| 0b1000<br>(default) | 1.00 |
| 0b1001              | 0.98 |
| 0b1010              | 0.96 |
| 0b1011              | 0.94 |
| 0b1100              | 0.92 |
| 0b1101              | 0.90 |
| 0b1110              | 0.88 |
| 0b1111              | 0.86 |

#### TRF[1:0]

#### R/W [1:0]

| TRF[1:0]<br>Bits  | Adjustment |
|-------------------|------------|
| 0b11              | -0.25 ns   |
| 0b10<br>(default) | +0.0 ns    |
| 0b01              | +.25 ns    |
| 0b00              | +.50 ns    |

**Transmit Rise/Fall Time Adjust** 

# 4.3.8 Configuration 2 Register (Register 17)

The default value for this register is 0xFF00.

| 15       | 14       | 13       | 12       | 11       | 10       | 9        | 8        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| PLED3_1n | PLED3_0n | PLED2_1n | PLED2_0n | PLED1_1n | PLED1_0n | PLED0_1n | PLED0_0n |
| 7        |          |          | 4        | 3        | 2        | 1        | 0        |
| LED_DEF1 | LED_DEF0 | APOL_DIS | JAB_DIS  | MREG     |          | Reserved |          |

PLED3\_[1:0]n Programmable LED 3 Output Select R/W [15:14]

PLED3\_1n PLED3\_0n Meaning

| 1 | 1 | Normal (PLED3n pin state is determined<br>from the LED_DEF[1:0] bits (default is<br>LINK100).<br>0b11 is the default for these bits |
|---|---|-------------------------------------------------------------------------------------------------------------------------------------|
| 1 | 0 | LED tied to PLED3n blinks (toggles 100 ms LOW, then 100 ms HIGH)                                                                    |
| 0 | 1 | LED tied to PLED3n ON steady<br>(PLED3n output LOW)                                                                                 |
| 0 | 0 | LED tied to PLED3n OFF steady<br>(PLED3n output HIGH)                                                                               |

#### PLED2\_[1:0]n Programmable LED 2 Output Select R/W [13:12]

#### PLED2\_1n PLED2\_0n Meaning

| 1 | 1 | Normal (PLED2n pin state is determined<br>from the LED_DEF[1:0] bits (default is<br>Activity).<br>0b11 is the default for these bits |
|---|---|--------------------------------------------------------------------------------------------------------------------------------------|
| 1 | 0 | LED tied to PLED2n blinks (toggles 100 ms LOW, then 100 ms HIGH)                                                                     |
| 0 | 1 | LED tied to PLED2n ON steady<br>(PLED2n output LOW)                                                                                  |
| 0 | 0 | LED tied to PLED2n OFF steady<br>(PLED2n output HIGH)                                                                                |

# PLED1\_[1:0]n Programmable LED 1 Output Select R/W [11:10]

|   |   | lindaning                                                                                                                               |
|---|---|-----------------------------------------------------------------------------------------------------------------------------------------|
| 1 | 1 | Normal (PLED1n pin state is determined<br>from the LED_DEF[1:0] bits (default is<br>Full-Duplex).<br>0b11 is the default for these bits |
| 1 | 0 | LED tied to PLED1n blinks (toggles 100 ms LOW, then 100 ms HIGH)                                                                        |
| 0 | 1 | LED tied to PLED1n ON steady<br>(PLED1n output LOW)                                                                                     |
| 0 | 0 | LED tied to PLED1n OFF steady<br>(PLED1n output HIGH)                                                                                   |

# PLED1 1n PLED1 0n Meaning

#### PLED0\_[1:0]n Programmable LED 0 Output Select R/W [9:8]

#### PLED0\_1n PLED0\_0n Meaning

| 1 | 1 | Normal (PLED0n pin state is determined<br>from the LED_DEF[1:0] bits (default is<br>Link 10).<br>b11 is the default for these bits |
|---|---|------------------------------------------------------------------------------------------------------------------------------------|
| 1 | 0 | LED tied to PLED0n blinks (toggles 100 ms LOW, then 100 ms HIGH)                                                                   |
| 0 | 1 | LED tied to PLED0n ON steady<br>(PLED0n output LOW)                                                                                |
| 0 | 0 | LED tied to PLED0n OFF steady<br>(PLED0n output HIGH)                                                                              |

#### LED\_DEF\_[1:0]

# LED Normal Function Select R/W [7:6]

| 000  | Table | 2.0    | on page i |  |     |
|------|-------|--------|-----------|--|-----|
| Δuto | nola  | ritv F | )isahla   |  | R 5 |

| APOL_DIS | Autopolarit     | y Disable                        | R 5 |
|----------|-----------------|----------------------------------|-----|
|          | APOL_DIS<br>Bit | Meaning                          |     |
|          | 1               | Autopolarity correction disabled |     |
|          | 0               | Normal (default)                 |     |
| JAB_DIS  | Jabber Disa     | able                             | R 4 |
|          | JAB_DIS Bit     | Meaning                          |     |
|          | 1               | Jabber disabled                  |     |
|          | 0               | Jabber enabled (default)         |     |
|          | -               |                                  |     |

| MREG     | Multiple Register Access Enable R 3           |                                                                                             |  |  |
|----------|-----------------------------------------------|---------------------------------------------------------------------------------------------|--|--|
|          | MREG Bit                                      | Meaning                                                                                     |  |  |
|          | 1                                             | Multiple register access enabled                                                            |  |  |
|          | 0                                             | No multiple register access (default)                                                       |  |  |
| INT_MDIO | Interrupt Se                                  | cheme Select R/W 2                                                                          |  |  |
|          | INT_MDIO<br>Bit                               | Meaning                                                                                     |  |  |
|          | 1                                             | Interrupt signaled with MDIO pulse during idle                                              |  |  |
|          | 0                                             | Interrupt not signaled on MDIO (default)                                                    |  |  |
| R/J_CFG  | R/J Configu                                   | uration Select R/W 1                                                                        |  |  |
|          | R/J_CFG<br>Bit                                | Meaning                                                                                     |  |  |
|          | 1                                             | RX_EN/JAMn pin is configured to be JAMn                                                     |  |  |
|          | 0                                             | RX_EN/JAMn pin is configured to be RX_EN (default)                                          |  |  |
| R        | <b>Reserved</b><br>This bit is revalue of 0x0 | <b>R/W 0</b><br>eserved and must be remain at the default<br>) for proper device operation. |  |  |

# 4.3.9 Status Output Register (Register 18)

The default value for this register is 0x0080.

| 15      |          |           |                                                                                                |                                                                                                                                  |                                                       |               | 8                                                       |
|---------|----------|-----------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------|---------------------------------------------------------|
| INT     | LNK_FAIL | LOSS_SYNC | CWRD                                                                                           | SSD                                                                                                                              | ESD                                                   | RPOL          | JAB                                                     |
| 7       |          | 5         |                                                                                                |                                                                                                                                  |                                                       |               | 0                                                       |
| SPD_DET | DPLX_DET |           |                                                                                                | Rese                                                                                                                             | erved                                                 |               |                                                         |
|         | IN       | т         | Interrupt De                                                                                   | etect                                                                                                                            |                                                       |               | R 15                                                    |
|         |          |           | INT Bit                                                                                        | Meaning                                                                                                                          |                                                       |               |                                                         |
|         |          |           | 1                                                                                              | Interrupt to operation                                                                                                           | oit(s) have ch                                        | nanged since  | last read                                               |
|         |          |           | 0                                                                                              | No chang                                                                                                                         | e (default)                                           |               |                                                         |
|         | LN       | IK_FAIL   | Link Fail De                                                                                   | etect                                                                                                                            |                                                       |               | R/LT 14                                                 |
|         |          |           | LNK_FAIL B                                                                                     | t Meaning                                                                                                                        |                                                       |               |                                                         |
|         |          |           | 1                                                                                              | Link not d                                                                                                                       | etected                                               |               |                                                         |
|         |          |           | 0                                                                                              | Normal (d                                                                                                                        | efault)                                               |               |                                                         |
|         | LO       | SS SYNC   | Descramble                                                                                     | er Loss of                                                                                                                       | Synchron                                              | ization Dete  |                                                         |
|         |          |           |                                                                                                |                                                                                                                                  | oynom on                                              |               | ect R/LT 13                                             |
|         |          |           | LOSS_SYNC<br>Bit                                                                               | Meaning                                                                                                                          | Cynonion                                              |               | ect R/LT 13                                             |
|         |          |           | LOSS_SYNC<br>Bit                                                                               | Meaning<br>Descramb                                                                                                              | ler has lost :                                        | sync          | ect R/LI 13                                             |
|         |          |           | LOSS_SYNC<br>Bit<br>1<br>0                                                                     | Meaning<br>Descramb<br>Normal (d                                                                                                 | ler has lost s                                        | sync          | ect R/LT 13                                             |
|         | cv       | VRD       | LOSS_SYNC<br>Bit<br>0<br>Codeword I                                                            | Meaning<br>Descramb<br>Normal (d                                                                                                 | ler has lost :<br>efault)                             | sync          | R/LT 12                                                 |
|         | CV       | VRD       | LOSS_SYNC<br>Bit<br>1<br>0<br>Codeword I<br>CWRD Bit                                           | Meaning<br>Descramb<br>Normal (d<br>Error<br>Meaning                                                                             | ler has lost s                                        | sync          | R/LT 13                                                 |
|         | си       | VRD       | LOSS_SYNC<br>Bit<br>1<br>0<br>Codeword I<br>CWRD Bit<br>1                                      | Meaning<br>Descramb<br>Normal (d<br>Error<br>Meaning<br>Invalid 4B                                                               | ler has lost s<br>efault)<br>5B code det              | sync          | R/LT 13                                                 |
|         | CV       | VRD       | LOSS_SYNC<br>Bit<br>1<br>0<br>Codeword I<br>CWRD Bit<br>1<br>0                                 | Meaning<br>Descramb<br>Normal (d<br>Error<br>Meaning<br>Invalid 4B<br>Normal (d                                                  | ler has lost s<br>efault)<br>5B code det<br>efault)   | ected on rece | R/LT 13<br>R/LT 12                                      |
|         | CV       | VRD       | LOSS_SYNC<br>Bit<br>0<br>Codeword I<br>CWRD Bit<br>1<br>0<br>Start of Str                      | Meaning<br>Descramb<br>Normal (d<br>Error<br>Meaning<br>Invalid 4B<br>Normal (d<br>eam Error                                     | bler has lost s<br>lefault)<br>5B code det<br>efault) | sync          | R/LT 13<br>R/LT 12<br>eive data<br>R/LT 11              |
|         | CV<br>SS | VRD       | LOSS_SYNC<br>Bit<br>1<br>0<br>Codeword I<br>CWRD Bit<br>1<br>0<br>Start of Str<br>SSD Bit      | Meaning<br>Descramb<br>Normal (d<br>Error<br>Meaning<br>Invalid 4B<br>Normal (d<br>eam Error<br>Meaning                          | ler has lost s<br>efault)<br>5B code det<br>efault)   | ected on rece | R/LT 13<br>R/LT 12<br>vive data<br>R/LT 11              |
|         | CV<br>SS | VRD<br>SD | LOSS_SYNC<br>Bit<br>1<br>0<br>Codeword I<br>CWRD Bit<br>1<br>0<br>Start of Str<br>SSD Bit<br>1 | Meaning<br>Descramb<br>Normal (d<br>Error<br>Meaning<br>Invalid 4B<br>Normal (d<br>eam Error<br>Meaning<br>No Start<br>receive d | of Stream<br>lata                                     | ected on rece | R/LT 13<br>R/LT 12<br>eive data<br>R/LT 11<br>tected on |

| ESD      | End of S                                   | tream Error                                                                                 | R/LT 10               |
|----------|--------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------|
|          | ESD B                                      | it Meaning                                                                                  |                       |
|          | 1                                          | No End of Stream Delimiter detected c<br>data                                               | on receive            |
|          | 0                                          | Normal (default)                                                                            |                       |
| RPOL     | Reversed                                   | d Polarity Detect                                                                           | R/LT 9                |
|          | RPOL Bit                                   | Meaning                                                                                     |                       |
|          | 1                                          | Reversed Polarity detect                                                                    |                       |
|          | 0                                          | Normal (default)                                                                            |                       |
| JAB      | Jabber D                                   | Detect                                                                                      | R/LT 8                |
|          | JAB Bit                                    | Meaning                                                                                     |                       |
|          | 1                                          | Jabber detected                                                                             |                       |
|          | 0                                          | Normal (default)                                                                            |                       |
| SPD_DET  | 100/10 S                                   | peed Detect                                                                                 | R/LT 7                |
|          | SPD_DET                                    | Bit Meaning                                                                                 |                       |
|          | 1                                          | Device in 100BASE-TX Mode (default                                                          | )                     |
|          | 0                                          | Device in 10BASE-T Mode                                                                     |                       |
| DPLX_DET | Duplex D                                   | Detect                                                                                      | R/LT 6                |
|          | DPLX_D                                     | ET                                                                                          |                       |
|          | Bit                                        | Meaning                                                                                     |                       |
|          | 1                                          | Device in Full Duplex mode                                                                  |                       |
|          | 0                                          | Device in Half Duplex mode (default)                                                        |                       |
| R        | <b>Reserved</b><br>These bit<br>default va | <b>d</b><br>s are reserved and must be remain at<br>alue of 0x0 for proper device operation | <b>R [5:0]</b><br>the |

# 4.3.10 Interrupt Mask Register (Register 19)

The default value for this register is 0xFFC0.

|                  |                   | o doladit va       |                  | giotor lo ox            |                                  |                     |             |
|------------------|-------------------|--------------------|------------------|-------------------------|----------------------------------|---------------------|-------------|
| 15               | 14                | 13                 | 12               | 11                      | 10                               | 9                   | 8           |
| MASK_INT         | MASK_LNK_<br>FAIL | MASK_LOSS<br>_SYNC | MASK_CWRD        | MASK_SSD                | MASK_ESD                         | MASK_RPOL           | MASK_JAB    |
| 7                | 6                 | 5                  | 4                | 3                       |                                  |                     | 0           |
| MASK_<br>SPD_DET | MASK_<br>DPLX_DET | FXLVL1             | FXLVL0           |                         | Rese                             | rved                |             |
|                  | MA                | ASK_ INT           |                  |                         |                                  |                     | R/W 15      |
|                  |                   |                    | Interrupt M      | ask - Interr            | upt Detect                       |                     |             |
|                  |                   |                    | MASK_INT I       | Bit Meaning             |                                  |                     |             |
|                  |                   |                    | 1                | Mask inte<br>(default)  | errupt when I                    | NT bit = 1 in       | register 18 |
|                  |                   |                    | 0                | No interru              | upt mask                         |                     |             |
|                  | MA                | ASK LNK            | FAIL             |                         |                                  |                     | R/W 14      |
|                  |                   |                    | Interrupt M      | ask - Link              | Fail Detect                      |                     |             |
|                  |                   |                    | MASK_LNK_<br>Bit | FAIL<br>Meanii          | ng                               |                     |             |
|                  |                   |                    | 1                | Mask i<br>18 (de        | nterrupt for L<br>fault)         | NK_FAIL bit         | in register |
|                  |                   |                    | 0                | No ma                   | sk                               |                     |             |
|                  | MA                | SK_ LOSS           | SYNC             |                         |                                  |                     | R/W 13      |
|                  |                   | _                  | Interrupt M      | ask - Desc              | rambler Lo                       | ss of Sync          | Detect      |
|                  |                   |                    | MASK_LOSS<br>Bit | S_SYNC<br>Mea           | aning                            |                     |             |
|                  |                   |                    | 1                | Mas<br>regi             | sk interrupt fo<br>ster 18 (defa | or LOSS_SYN<br>ult) | VC bit in   |
|                  |                   |                    | 0                | No                      | mask                             | ,                   |             |
|                  | MA                | ASK_ CWRI          | <u>כ</u>         |                         |                                  |                     | R/W 12      |
|                  |                   |                    | Interrupt M      | ask - Code              | word Error                       |                     |             |
|                  |                   |                    | MASK_CWR<br>Bit  | D<br>Meaning            |                                  |                     |             |
|                  |                   |                    | 1                | Mask Inter<br>(default) | rupt for CWF                     | RD bit in regi      | ster 18     |
|                  |                   |                    | 0                | No mask                 |                                  |                     |             |

| MASK_ SSD  | Interrupt Ma     | sk - Start of Stream Error R/W 1                                              |
|------------|------------------|-------------------------------------------------------------------------------|
|            | MASK_SSD<br>Bit  | Meaning                                                                       |
|            | 1                | Mask Interrupt for SSD bit in register 18 (default)                           |
|            | 0                | No mask                                                                       |
| MASK_ ESD  | Interrupt Ma     | sk - End of Stream Error R/W 1                                                |
|            | MASK_ESD         |                                                                               |
|            | Bit              | Meaning                                                                       |
|            | 1                | Mask Interrupt For ESD bit in register 18 (default)                           |
|            | 0                | No mask                                                                       |
| MASK_ RPOL | -                | R/W                                                                           |
|            | Interrupt Ma     | sk - Reverse Polarity Detect                                                  |
|            | MASK_RPO         |                                                                               |
|            | Bit              | Meaning                                                                       |
|            | 1                | Mask interrupt for RPOL bit in register 18 (default)                          |
|            | 0                | No mask                                                                       |
| MASK_ JAB  |                  | R/W                                                                           |
|            | Interrupt Ma     | isk - Jabber Detect                                                           |
|            | MASK_JAB         | Bit Meaning                                                                   |
|            | 1                | Mask interrupt for JAB bit in register 18 (default)                           |
|            | 0                | No mask                                                                       |
| MASK_ SPD_ | DET              | R/W                                                                           |
|            | interrupt Ma     | isk - 10/100 Speed Detect                                                     |
|            |                  |                                                                               |
|            | MASK_SPD_<br>Bit | _DET<br>Meaning                                                               |
|            | MASK_SPD<br>Bit  | _DET<br>Meaning<br>Mask Interrupt for SPD_DET bit in register<br>18 (default) |

# Registers

#### MASK\_ DPLX\_DET

R/W 6

#### Interrupt Mask - 10/100 Duplex Detect

# MASK\_DPLX\_DET Meaning 1 Mask Interrupt for DPLX\_DET bit in register 18 (default) 0 No mask

# FXLVL[1:0] Fiber Transmit Level Adjust R/W [5:4]

| FXLVL[1:0]<br>Bits | Adjustment |
|--------------------|------------|
| 0b11               | 1.30       |
| 0b10               | 1.15       |
| 0b01               | 0.85       |
| 0b00<br>(default)  | 1.00       |

R

#### Reserved

R/W [3:0]

These bits are reserved and must be remain at the default value of 0 for proper device operation

# 4.3.11 Reserved Register (Register 20)

The default value for this register is 0x0000.

| 15 |  |                                                                                                          | 8                                         |
|----|--|----------------------------------------------------------------------------------------------------------|-------------------------------------------|
|    |  | Reserved                                                                                                 |                                           |
| 7  |  |                                                                                                          | 0                                         |
|    |  | Reserved                                                                                                 |                                           |
| R  |  | <b>Reserved</b><br>These bits are reserved and must be rem<br>default value of 0 for proper device opera | <b>R/W [15:0]</b><br>nain at the<br>tion. |
Draft 6/5/00

# Chapter 5 Management Interface

This chapter describes the Management Interface, over which the internal device registers are accessed. It contains the following sections:

- Section 5.1, "Signal Description"
- Section 5.2, "General Operation"
- Section 5.3, "Multiple Register Access"
- Section 5.4, "Frame Structure"
- Section 5.5, "Register Structure"
- Section 5.6, "Interrupts"

The Management Interface, referred to as the MI serial port, is an eightpin bidirectional link through which the internal device registers are accessed. The internal register bits control the configuration and capabilities of the device, and reflect device status.

The MI serial port provides access to 11 internal registers and meets all IEEE 802.3 specifications for the Management Interface.

# 5.1 Signal Description

The MI serial port has eight pins:

- MDC: serial shift clock input pin
- MDIO: bidirectional data pin
- MDINTn: interrupt pin
- MDA[4:0]n: physical address pins

The MDA[4:0]n pins configure the device for a particular address, from 0b0000 to 0b1111, such that 16 devices can exist in the same address domain, and each be addressed separately over the MI serial port. When an MI read or write cycle occurs, the device compares the internally inverted and latched state of the MDA[4:0]n pins to the PHYAD[4:0] address bits of the MI frame. If the states compare, the device knows it is being addressed.

The MDA[4:0]n inputs share the same pins as the MDINTn and PLED[3:0]n outputs, respectively. At powerup or reset, the PLED[3:0]n and MDINTn output drivers are 3-stated for an interval called the power-on reset time. During the power-on reset interval, the value on these pins is latched into the device, inverted, and used as the MI serial port physical device addresses.

# 5.2 General Operation

The MI serial port is idle when at least 32 continuous ones are detected on the bi-directional MDIO data pin and remains idle as long as continuous ones are detected. During idle, the MDIO output driver is in the high-impedance state. When the MI serial port is in the idle state, a 0b01 pattern on the MDIO pin initiates a serial shift cycle. Control and address bits are clocked into MDIO on the next 14 rising edges of MDC (the MDIO output driver is still in a high-impedance state). If the multiple register access mode is not enabled, data is either shifted in or out on MDIO on the next 16 rising edges of MDC, depending on whether a write or read cycle was selected with the READ and WRITE operation bits. After the 32 MDC cycles have been completed:

- One complete register has been read or written
- The serial shift process is halted
- Data is latched into the device
- The MDIO output driver goes into a high-impedance state.

Another serial shift cycle cannot be initiated until the idle condition is detected again (at least 32 continuous ones). Figure 5.1 shows a timing diagram for a MI serial port cycle.



Ζ

TA

0 D15 D14 D13 D12 D11 D10 D9

D8 D7 D6 D5 D4 D3

READ Bits PHY clocks out data on rising edges of MDC with

 $t_d = 20 \text{ ns maximum}$ 

DATA

D2 D1 D0

#### Figure 5.1 MI Serial Port Frame Timing Diagram

P2 P1

PHYAD

WRITE Bits

PHY clocks in data on rising edges of MDC with  $t_s = 10$  ns minimum, and  $t_h = 10$  ns minimum

0 P4 P3

OP

0

ST

R4 R3 R2 R1 R0

REGAD

P0



# 5.3 Multiple Register Access

Multiple registers can be accessed on a single MI serial port access cycle with the multiple register access feature. Setting the Multiple Register Access Enable (MREG) bit in the MI serial port Configuration 2 Register enables the multiple register access feature.

When the PHYAD[4:0] bits in the MI frame match MDA[4:0]n pins on the device and the REGAD[4:0] bits are set to 0b11111 during the first 16 clock cycles, all 11 registers are accessed on the 176 rising edges of MDC (11 registers x 16 bits per register) that occur after the first 16 MDC clock cycles of the MI serial port access cycle. There is no actual register residing at 0b1111, but this condition triggers the access of multiple registers.

The registers (0, 1, 2, 3, 4, 5, 16, 17, 18, 19, and 20) are accessed in numerical order from 0 to 20. After all 192 MDC clocks (16 + 176) have been completed:

- All the registers have been read or written
- The serial shift process is halted
- Data is latched into the device
- MDIO goes into a high-impedance state.

Another serial shift cycle cannot be initiated until the idle condition (at least 32 continuous ones) is detected.

# 5.4 Frame Structure

The structure of the serial port frame is shown in Figure 5.2 and a timing diagram is shown in Figure 5.1. Each serial port access cycle consists of 32 bits, exclusive of idle. The first 16 bits of the serial port cycle are always write bits and are used for control and addressing. The last 16 bits are data that is written to or read from a data register.

The first two bits in Figure 5.2 and Figure 5.1 are start bits (ST[1:0]) and must be written as a 0b01 for the serial port cycle to continue. The next two bits are the READ and WRITE bits, which determine whether a registers is being read or written. The next five bits are the PHY device address bits (PHYAD[4:0]), and they must match the inverted values latched from the MDA[4:0]n pins during the power on reset time for access to continue.

The next five bits are register address select (REGAD[4:0]) bits, which select one of the 11 registers for access. The next two bits are turnaround (TA) bits, which are not actual register bits but provide the device extra time to switch the MDIO pin function from a write pin to a read pin, if necessary. The final 16 bits of the MI serial port cycle are written to or read from the specific data register that the register address bits (REGAD[4:0]) designate. Figure 5.2 shows the MI frame structure.

| IDLE | ST[1:0]     | READ   | WRITE                       | PHYAD[4:0]                                                                                                                                                       | REGAD[4:0]  | TA[1:0] | D[15:0] |  |  |
|------|-------------|--------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------|---------|--|--|
|      |             | IDLE   | ld<br>Ti<br>in<br>Ie        | Idle Pattern<br>These bits are an idle pattern. The device does not<br>initiate an MI cycle until it detects an idle pattern of at<br>least 32 consecutive ones. |             |         |         |  |  |
|      |             | ST[1:0 | ) S<br>W                    | <b>Start Bits</b><br>When ST[1:0] = 01, a MI serial port access cycle st                                                                                         |             |         |         |  |  |
|      | READ R<br>V |        | ead Select<br>/hen the READ | signates a read                                                                                                                                                  | W<br>cycle. |         |         |  |  |
|      |             | WRITE  | e <b>v</b>                  | Write Select<br>When the WRITE bit is 1, it designates a write cy                                                                                                |             |         |         |  |  |

| PHYAD[4:0] | <b>Physical Device Address</b><br>When the PHYAD[4:0] bits match the inverted latched<br>value of the MDA[3:0]n pins, the device's MI serial port<br>selected for operation.                                | W<br>is  |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| REGAD[4:0] | <b>Register Address</b><br>The REGAD[4:0] bits determine the specific register to<br>access.                                                                                                                | <b>W</b> |
| TA[1:0]    | Turnaround TimeR/These bits provide some turnaround time for MDIO to<br>allow it to switch to a write input or read output, as<br>needed. When READ = 1, TA[1:0] = 0bZ0; when<br>WRITE = 1, TA[1:0] = 0b10. | w        |
| D[15:0]    | Data R or<br>These 16 bits contain data to or from one of the register<br>selected with the register address bits REGAD[4:0].                                                                               | W<br>rs  |

# 5.5 Register Structure

The device has 11 16-bit registers. A map of the registers is shown in Section 4.2, "MI Serial Port Register Summary". See Chapter 4, Registers for a complete description of each register.

The 11 registers consist of six registers that are defined by IEEE 802.3 specifications (registers 0 to 5) and five registers that are unique to the device (registers 16 through 20). Table 5.1 gives a summary of the functions of each register.

Table 5.1 MI Serial Port Register Summary

| Register | Name                                        | Description                                                                           |  |  |  |
|----------|---------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|
| 0        | Control Register                            | Stores various configuration bits                                                     |  |  |  |
| 1        | Status Register                             | Contains device capability and status output bits                                     |  |  |  |
| 2        | PHY ID 1                                    | Contain an identification code unique to the device                                   |  |  |  |
| 3        | PHY ID 2                                    |                                                                                       |  |  |  |
| 4        | AutoNegotiation<br>Advertisement            | Contains bits that control the operation of the AutoNegotiation algorithm             |  |  |  |
| 5        | AutoNegotiation<br>Remote End<br>Capability | Contains bits that reflect the AutoNegotiation capabilities of the link partner's PHY |  |  |  |
| 16       | Configuration 1                             | Stores various configuration bits                                                     |  |  |  |
| 17       | Configuration 2                             | Stores various configuration bits                                                     |  |  |  |
| 18       | Channel Status Output                       | Contains status                                                                       |  |  |  |
| 19       | Mask                                        | Contains interrupt mask bits                                                          |  |  |  |
| 20       | Reserved                                    | Reserved for factory use                                                              |  |  |  |

# 5.6 Interrupts

The device has hardware and software interrupt capability. Certain output status bits (also referred to as interrupt bits) in the serial port trigger interrupts.

The R/LT interrupt bits (bits [14:6]) in the Channel Status Output Register cause an interrupt when they transition provided they are not masked with the mask bits in the Interrupt Mask register. These interrupt bits stay latched until read. When all interrupt bits are read, the interrupt indication is removed and the interrupt bits that caused the interrupt are updated to their current value.

Setting the appropriate mask register bits in the Interrupt Mask Register individually can mask and remove an interrupt bit as a source of interrupt.

Interrupt indication is done in three ways:

- MDINTn pin: The MDINTn pin is an active-LOW interrupt output indication.
- INT bit: The INT bit in the Status Output Register, when set, indicates that one or more interrupt bits have changed since the register was last read.
- Interrupt pulse on MDIO: When the Interrupt Scheme Select bit (INT\_MDIO) is set in the Configuration 2 register, an interrupt is indicated with a low-going pulse on MDIO when MDC is high and the serial port is in the idle state, as shown in the timing diagram in Figure 5.3. After the interrupt pulse, MDIO goes back to the highimpedance state. If the interrupt occurs while the serial port is being accessed, the MDIO interrupt pulse is delayed until one clock bit after the serial port access cycle has ended, as shown in Figure 5.3

Draft 6/5/00





Draft 6/5/00

# Chapter 6 Specifications

This chapter contains the complete electrical, timing, and mechanical specifications for the device. It contains the following sections:

- Section 6.1, "Absolute Maximum Ratings"
- Section 6.2, "Electrical Characteristics"
- Section 6.2.2, "FX Characteristics, Transmit"
- Section 6.3, "AC Electrical Characteristics"
- Section 6.4, "LED Driver Timing Characteristics"
- Section 6.5, "Pinouts and Package Drawings"
- Section 6.6, "Mechanical Drawing"

# 6.1 Absolute Maximum Ratings

Table 6.1 shows the device absolute maximum ratings. These are limits which, if exceeded, could cause permanent damage to the device or affect device reliability. All voltages are specified with respect to GND unless otherwise specified.

| Parameter                            | Range          | Units |
|--------------------------------------|----------------|-------|
| V <sub>DD</sub> Supply Voltage       | -0.3V to +4.0V | V     |
| All Inputs and Outputs               | -0.3V to 5.5V  | V     |
| Package Power Dissipation            | 2.0 @ 70°C     | W     |
| Storage Temperature                  | -65 to +150    | °C    |
| Temperature Under Bias               | –10 to +80 °C  | °C    |
| Lead Temperature (soldering, 10 sec) | 260            | °C    |
| Body Temperature (soldering, 30 sec) | 220            | °C    |

 Table 6.1
 Absolute Maximum Ratings

# 6.2 Electrical Characteristics

Table 6.2 lists the device DC electrical characteristics. Unless otherwise noted, all test conditions are as follows:

 $\begin{array}{l} {\sf TA} = 0 \ {\rm to} \, + \, 70 \ {}^\circ {\sf C} \\ {\sf V}_{{\sf DD}} = \, 3.3 \ {\sf V} \ 5\% \\ {\sf Clock} = 25 \ {\sf MHz} \, + \, 0.01\% \\ {\sf REXT} = 10 \ {\sf K}\Omega \ 1\%, \ {\sf no} \ {\sf load} \end{array}$ 

#### Table 6.2 DC Characteristics

|     |                    | Limit                 |     |                      |      |                                                              |
|-----|--------------------|-----------------------|-----|----------------------|------|--------------------------------------------------------------|
| Sym | Parameter          | Min                   | Тур | Max                  | Unit | Conditions                                                   |
| VIL | Input Low Voltage  |                       |     | 0.8                  | Volt | All except OSCIN, MDA[4:0]n<br>SD/FXDISn, SD_THR             |
|     |                    |                       |     | V <sub>DD</sub> -1.0 | Volt | MDA[4:0]n                                                    |
|     |                    |                       |     | 1.5                  | Volt | OSCIN                                                        |
|     |                    |                       |     | 0.45                 | Volt | SD/FXDISn (for FX disable),<br>SD_THR (for 3.3V/5V select)   |
| VIH | Input High Voltage | 2                     |     |                      | Volt | All except OSCIN, MDAn[4:0],<br>SD/FXDISn, SD_THR            |
|     |                    | V <sub>DD</sub> - 0.5 |     |                      | Volt | MDA[4:0]n                                                    |
|     |                    | 2.3                   |     |                      | Volt | OSCIN                                                        |
|     |                    | 0.85                  |     |                      | Volt | SD/FXDISn (for FX disable),<br>SD_THR (for 3.3 V/5 V select) |
| IIL | Input Low Current  |                       |     | -1                   | uA   | VIN = GND All except OSCIN,<br>MDA[4:0]n, RESETn             |
|     |                    | -4                    |     | -25                  | uA   | VIN = GND. MDA[4:0]n                                         |
|     |                    | -12                   |     | -120                 | uA   | VIN = GND. RESETn                                            |
|     |                    |                       |     | -150                 | uA   | VIN = GND. OSCIN                                             |

|                 |                             | Limit                 |     |     |      |                                              |
|-----------------|-----------------------------|-----------------------|-----|-----|------|----------------------------------------------|
| Sym             | Parameter                   | Min                   | Тур | Max | Unit | Conditions                                   |
| IIH             | Input High Current          |                       |     | 1   | uA   | $VIN = V_{DD}$ . All except OSCIN, RPTR      |
|                 |                             | 12                    |     | 120 | uA   | VIN = V <sub>DD</sub> . RPTR                 |
|                 |                             |                       |     | 150 | uA   | VIN = V <sub>DD</sub> . OSCIN                |
| VOL             | Output Low<br>Voltage       |                       |     | 0.4 | Volt | IOL = -4 mA.<br>All except PLED[5:0]n        |
|                 |                             |                       |     | 1   | Volt | IOL = -10 mA. PLED[5:0]n                     |
| VOH             | Output High<br>Voltage      | V <sub>DD</sub> – 1.0 |     |     | Volt | IOH = 4 mA. All Except<br>PLED[5:0]n, MDINTn |
|                 |                             | 2.4                   |     |     | Volt | IOH = 4 uA.<br>PLED[5:2n], MDINTn            |
|                 |                             | V <sub>DD</sub> – 1.0 |     |     | Volt | IOH = 10 mA. PLED[1:0]n                      |
| CIN             | Input Capacitance           |                       | 5   |     | pF   |                                              |
| I <sub>DD</sub> | V <sub>DD</sub> Supply      |                       |     | 120 | mA   | Transmitting, 100 Mbits/s                    |
|                 | Current                     |                       |     | 140 | mA   | Transmitting, 10 Mbits/s                     |
| IGND            | GND Supply                  |                       |     | 190 | mA   | Transmitting, 100 Mbits/s <sup>1</sup>       |
|                 |                             |                       |     | 220 | mA   | Transmitting, 10 Mbits/s <sup>1</sup>        |
| IPDN            | Powerdown<br>Supply Current |                       |     | 200 | μA   | Powerdown, either I <sub>DD</sub> or IGND    |

#### Table 6.2 DC Characteristics (Cont.)

1. IGND includes current flowing into GND from the external resistors and transformer on TPO/FXO as shown in Figure A.1

Draft 6/5/00

## 6.2.1 Twisted-Pair DC Characteristics

Unless otherwise noted, all test conditions for TP transmit and receive operations are as follows:

 $\begin{array}{l} \mathsf{TA} = 0 \text{ to } + 70 \ ^\circ \mathsf{C} \\ \mathsf{V}_{\mathsf{DD}} = 3.3 \ \mathsf{V} \quad 5\% \\ \mathsf{Clock} = 25 \ \mathsf{MHz} \quad 0.01\% \\ \mathsf{REXT} = 10 \ \mathsf{K\Omega} \quad 1\%, \mathsf{no} \ \mathsf{load} \\ \mathsf{TPO+/-} \ \mathsf{loading} \ \mathsf{is} \ \mathsf{as} \ \mathsf{shown} \ \mathsf{in} \ \mathsf{Figure} \ \mathsf{A.1} \ \mathsf{or} \ \mathsf{equivalent} \\ \mathsf{62.5/10} \ \mathsf{MHz} \ \mathsf{Square} \ \mathsf{Wave} \ \mathsf{on} \ \mathsf{TP+/-} \ \mathsf{inputs} \ \mathsf{in} \ 100/10 \ \mathsf{Mbits/s} \ \mathsf{modes} \end{array}$ 

Table 6.3 shows the twisted-pair characteristics for transmit operation.

#### Table 6.3 Twisted Pair Characteristics (Transmit)

|       |                                                          | Limit |       |        |      |                                                                                         |
|-------|----------------------------------------------------------|-------|-------|--------|------|-----------------------------------------------------------------------------------------|
| Sym   | Parameter                                                | Min   | Тур   | Max    | Unit | Conditions                                                                              |
| TOV   | TP Differential Output<br>Voltage                        | 0.950 | 1.000 | 1.050  | V pk | 100 Mbits/s, UTP<br>Mode, 100 Ohm Load                                                  |
|       |                                                          | 1.165 | 1.225 | 1.285  | V pk | 100 Mbits/s, STP<br>Mode, 150 Ohm Load                                                  |
|       |                                                          | 2.2   | 2.5   | 2.8    | V pk | 10 Mbits/s, UTP Mode,<br>100 Ohm Load                                                   |
|       |                                                          | 2.694 | 3.062 | 3.429  | V pk | 10 Mbits/s, STP Mode,<br>150 Ohm Load                                                   |
| TOVS  | TP Differential Output<br>Voltage Symmetry               | 98    |       | 102    | %    | 100 Mbits/s, ratio of positive and negative amplitude peaks on TPO±                     |
| TORF  | TP Differential Output<br>Rise and Fall Time             | 3.0   |       | 5.0    | nS   | 100 Mbits/s<br>TRF[1:0] = 0b10                                                          |
| TORFS | TP Differential Output<br>Rise and Fall Time<br>Symmetry |       |       | ±0.5   | nS   | 100 Mbits/s, difference between rise and fall times on TPO $\pm$                        |
| TODC  | TP Differential Output<br>Duty Cycle Distortion          |       |       | ± 0.25 | nS   | 100 Mbits/s, output<br>data = 0101 NRZ<br>pattern unscrambled,<br>measure at 50% Points |

## Table 6.3 Twisted Pair Characteristics (Transmit (Cont.))

|      |                                                          | Limit          |            |       |                         |                                                                                                                                                                  |
|------|----------------------------------------------------------|----------------|------------|-------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sym  | Parameter                                                | Min            | Тур        | Max   | Unit                    | Conditions                                                                                                                                                       |
| тој  | TP Differential Output<br>Jitter                         |                |            | ±1.4  | nS                      | 100 Mbits/s, output<br>data = scrambled /H/                                                                                                                      |
| ТОО  | TP Differential Output<br>Overshoot                      |                |            | 5.0   | %                       | 100 Mbits/s                                                                                                                                                      |
| ΤΟΥΤ | TP Differential Output<br>Voltage Template               | See Figure 2.4 |            |       |                         | 10 Mbits/s                                                                                                                                                       |
| TSOI | TP Differential Output<br>SOI Voltage Template           | Se             | e Figure : | 2.8   |                         | 10 Mbits/s                                                                                                                                                       |
| TLPT | TP Differential Output<br>Link Pulse Voltage<br>Template | See Figure 2.6 |            |       | 10 Mbits/s, NLP and FLP |                                                                                                                                                                  |
| ΤΟΙν | TP Differential Output<br>Idle Voltage                   |                |            | ± 50  | mV                      | 10 Mbits/s. Measured<br>on secondary side of<br>transformer in<br>Figure A.1.                                                                                    |
| ΤΟΙΑ | TP Output Current                                        | 38             | 40         | 42    | mApk                    | 100 Mbits/s, UTP with<br>TLVL[3:0] = 0b1000                                                                                                                      |
|      |                                                          | 31.06          | 32.66      | 34.26 | mApk                    | 100 Mbits/s, STP with<br>TLVL[3:0] = 0b1000                                                                                                                      |
|      |                                                          | 88             | 100        | 112   | mApk                    | 10 Mbits/s, UTP with TLVL[3:0] = 0b1000                                                                                                                          |
|      |                                                          | 71.86          | 81.64      | 91.44 | mApk                    | 10 Mbits/s, STP with<br>TLVL[3:0] = 0b1000                                                                                                                       |
| TOIR | TP Output Current<br>Adjustment Range                    | 0.80           |            | 1.2   |                         | VDD = 3.3 V, adjustable<br>with REXT, relative to<br>TOIA with REXT = 10K                                                                                        |
|      |                                                          | 0.86           |            | 1.16  |                         | VDD = 3.3 V,<br>Adjustable with<br>TLVL[3:0] See Section<br>A.4, "TP Transmit<br>Output Current Set,"<br>page A-7, relative to<br>value at TLVL[3:0] =<br>0b1000 |

### Table 6.3 Twisted Pair Characteristics (Transmit (Cont.))

|      |                                         | Limit |      |      |      |                                                                                                                 |
|------|-----------------------------------------|-------|------|------|------|-----------------------------------------------------------------------------------------------------------------|
| Sym  | Parameter                               | Min   | Тур  | Max  | Unit | Conditions                                                                                                      |
| TORA | TP Output Current TLVL<br>Step Accuracy |       |      | ± 50 | %    | Relative to ideal values<br>in Table 2.6. Table 2.6<br>values relative to output<br>with TLVL[3:0] =<br>0b1000. |
| TOR  | TP Output Resistance                    |       | 10 K |      | Ohm  |                                                                                                                 |
| тос  | TP Output Capacitance                   |       | 15   |      | pF   |                                                                                                                 |

Table 6.4 shows the twisted-pair characteristics for receive operation.

| Table 6.4 | Twisted Pair | Characteristics | (Receive) | ) |
|-----------|--------------|-----------------|-----------|---|
|-----------|--------------|-----------------|-----------|---|

|      |                                        | Limit |                    |     |      |                                                           |
|------|----------------------------------------|-------|--------------------|-----|------|-----------------------------------------------------------|
| Sym  | Parameter                              | Min   | Тур                | Max | Unit | Conditions                                                |
| RST  | TP Input Squelch Threshold             | 166   |                    | 500 | mVpk | 100 Mbits/s, RLVL0 = $0$                                  |
|      |                                        | 310   |                    | 540 | mVpk | 10 Mbits/s, RLVL0 = $0$                                   |
|      |                                        | 60    |                    | 200 | mVpk | 100 Mbits/s, RLVL0 = 1                                    |
|      |                                        | 186   |                    | 324 | mVpk | 10 Mbits/s, RLVL0 = 1                                     |
| RUT  | TP Input Unsquelch                     | 100   |                    | 300 | mVpk | 100 Mbits/s, RLVL0 = $0$                                  |
|      | Inresnoid                              | 186   |                    | 324 | mVpk | 10 Mbits/s, RLVL0 = $0$                                   |
|      |                                        | 20    |                    | 90  | mVpk | 100 Mbits/s, RLVL0 = 1                                    |
|      |                                        | 112   |                    | 194 | mVpk | 10 Mbits/s, RLVL0 = 1                                     |
| ROCV | TP Input Open Circuit<br>Voltage       |       | VDD - 2.4<br>± 0.2 |     | Volt | Voltage on either TPI+<br>or TPI– with respect to<br>GND. |
| RCMR | TP Input Common Mode<br>Voltage Range  |       | ROCV ± 0.25        |     | Volt | Voltage on TPI with respect to GND.                       |
| RDR  | TP Input Differential Voltage<br>Range |       |                    | VDD | Volt |                                                           |
| RIR  | TP Input Resistance                    | 5K    |                    |     | Ohm  |                                                           |
| RIC  | TP Input Capacitance                   |       | 10                 |     | pF   |                                                           |

Draft 6/5/00

## 6.2.2 FX Characteristics, Transmit

Unless otherwise noted, all test conditions for FX transmit and receive operations are as follows:

- TA = 0 to +70 C
- VDD=3.3 V ± 5%
- 25 MHz ± 0.01%
- REXT=10 K  $\pm$  1%, no load
- FXO± Loading as shown in Figure A.1 or Equivalent
- 125 MHz Square Wave on FXI+/- and SD Inputs

Table 6.5 shows the FX characteristics for transmit operation.

| Table 6.5 | FX | Characteristics, | Transmit |
|-----------|----|------------------|----------|
|-----------|----|------------------|----------|

|      |                                                     | Limit          |     |                |       |                                                                                     |
|------|-----------------------------------------------------|----------------|-----|----------------|-------|-------------------------------------------------------------------------------------|
| Sym  | Parameter                                           | Min            | Тур | Max            | Unit  | Conditions                                                                          |
| FOVH | FXO Output<br>Voltage, High                         | VDD -<br>1.020 |     | VDD -<br>0.880 | V     | Single-ended, measure<br>FXO relative to GND                                        |
| FOVL | FXO Output<br>Voltage, Low                          | VDD -<br>1.810 |     | VDD -<br>1.620 | V     | Single-ended, measure<br>FXO relative to GND                                        |
| FOIA | FXO Output<br>Current                               | 12             |     | 20             | mA pk |                                                                                     |
| FOIR | FXO Output<br>Current<br>Adjustment                 | 0.85           |     | 1.15           |       | VDD = 3.3 V, adjustable<br>with REXT, relative to FOIA<br>with REXT = 10 K          |
|      | Kange                                               | 0.85           |     | 1.30           |       | VDD = 3.3 V, adjustable<br>With FLVL[1:0], relative To<br>value at FLVL[1:0] = 0b10 |
| FORA | FXO Output<br>Current TLVL<br>Step Accuracy         |                |     | 0.50           | %     | Relative to ideal values In Table 2.9                                               |
| FORF | FXO<br>Differential<br>Output Rise and<br>Fall Time |                |     | 1.3            | ns    |                                                                                     |

|       |                                                         | Limit |      |      |      |                                                        |
|-------|---------------------------------------------------------|-------|------|------|------|--------------------------------------------------------|
| Sym   | Parameter                                               | Min   | Тур  | Max  | Unit | Conditions                                             |
| FORFS | FXO<br>Differential<br>Output and Fall<br>Time Symmetry |       |      | 0.5  | ns   | Difference between rise nd fall times on FXO+          |
| FODC  | FXO<br>Differential<br>Output Duty<br>Cycle Distortion  |       |      | 0.25 | ns   | Output Data = 0101<br>pattern measure at 50%<br>points |
| FOJ   | FXO<br>Differential<br>Output Jitter                    |       |      | 1.3  | ns   | Output data = /H/                                      |
| FOR   | FXO Output<br>Resistance                                |       | 10 K |      | Ohm  |                                                        |
| FOC   | FXO Output<br>Capacitance                               |       | 10   |      | pF   |                                                        |

## Table 6.5 FX Characteristics, Transmit

#### Table 6.6 shows the FX characteristics for receive operation.

### Table 6.6 FX Characteristics, Receive

|        |                                           |                       | Limit         |                       |      |                                                                                                                           |
|--------|-------------------------------------------|-----------------------|---------------|-----------------------|------|---------------------------------------------------------------------------------------------------------------------------|
| Sym    | Parameter                                 | Min                   | Тур           | Max                   | Unit | Conditions                                                                                                                |
| FDIV   | FXI<br>Differential<br>Input Voltage      | 0.150                 |               |                       | V pk |                                                                                                                           |
| FCMR   | FXI Input<br>Common Mode<br>Voltage Range | 1.35                  |               | VDD -<br>0.80         | V    | Voltage on Either FXI+ or FXI-<br>with respect to GND                                                                     |
| FSDIH  | SD/FXDISn<br>Input High<br>Voltage        | VTRIP -<br>50mV       |               |                       | V    | When SD/FXDISn is used as a<br>Signal Detect input, not as the FX<br>disable input.<br>VTRIP = (VDD -1.3V) 10%.           |
| FSDIL  | SD/FXDISn<br>Input Low<br>Voltage         | VTRIP-<br>50 mV       |               |                       | V    | When SD/FXDISn is used as a<br>Signal Detect input, not as the FX<br>disable input.<br>VTRIP = (VDD - 1.3V) 10%           |
| FSDTHR | SD_THR Input<br>Voltage                   | VDD -<br>1.3V -<br>2% | VDD -<br>1.3V | VDD -<br>1.3V +<br>2% | V    | When interfacing to 5 V fiber<br>transceivers. When interfacing to<br>3.3 V fiber transceivers, SD_THR<br>is tied to GND. |
| FIR    | FXI ,<br>SD/FXDISn<br>Input<br>Resistance | 5K                    |               |                       | ohm  |                                                                                                                           |
| FIC    | FX<br>SD/FXDISn<br>Input<br>Capacitance   |                       | 10            |                       | pF   |                                                                                                                           |

# 6.3 AC Electrical Characteristics

Unless otherwise noted, all test conditions are as shown in Table 6.7.

Table 6.7 Test Conditions

| Test Condition                   | Parameter                        | Value                  |
|----------------------------------|----------------------------------|------------------------|
| Temperature                      | ТА                               | 0 to +70 C             |
| Voltage                          | V <sub>DD</sub>                  | 3.3V 5%                |
| Clock Frequency                  |                                  | 25 MHz 0.01%           |
| External Resistor                | REXT                             | 10K 1%, no load        |
| Input Conditions<br>(all inputs) | tr, tf                           | ≤ 10 ns, 20-80% points |
| Output Loading                   |                                  |                        |
| TPO                              | Same as Figure A.1 or equivalent | 10 pF                  |
| Open-drain outputs               |                                  | 1K pullup, 50 pF       |
| All other digital outputs        |                                  | 25 pF                  |
| Measurement Points               |                                  |                        |
| TPO ,TPI                         |                                  |                        |
| All other inputs and             |                                  | start/end of packet    |
| outputs                          |                                  | 1.4 V                  |

# 6.3.1 25 MHz Input/Output Clock Timing Characteristics

| Table 6.8 | 25 MHz | Input/Output | Clock <sup>1</sup> |
|-----------|--------|--------------|--------------------|
|-----------|--------|--------------|--------------------|

|     |                 | Limit  |     |        |      |                        |
|-----|-----------------|--------|-----|--------|------|------------------------|
| Sym | Parameter       | Min    | Тур | Max    | Unit | Conditions             |
| t1  | OSCIN Period    | 39.996 | 40  | 40.004 | ns   | Clock applied to OSCIN |
| t2  | OSCIN High Time | 16     |     |        | ns   | Clock applied to OSCIN |
| t3  | OSCIN Low Time  | 16     |     |        | ns   | Clock applied to OSCIN |
| t4  | OSCIN to TX_CLK |        |     | 10     | ns   | 100 Mbits/s            |
|     | Delay           |        |     | 20     | ns   | 10 Mbits/s             |

1. Refer to Figure 6.1 for Timing Diagram





## 6.3.2 Transmit Timing Characteristics

Table 6.9 shows the Transmit AC timing parameters. See Figure 6.2 and Figure 6.3 for the 100 Mbits/s and 10 Mbits/s transmit timing diagrams.

#### Table 6.9 Transmit Timing

|          |                                      | Limit  |     |        |          |                   |
|----------|--------------------------------------|--------|-----|--------|----------|-------------------|
| Sym      | Parameter                            | Min    | Тур | Max    | Unit     | Conditions        |
| t11      | TX_CLK Period                        | 39.996 | 40  | 40.004 | ns       | 100 Mbits/s       |
|          |                                      | 399.96 | 400 | 400.04 | ns       | 10 Mbits/s        |
| t12      | TX_CLK Low Time                      | 16     | 20  | 24     | ns       | 100 Mbits/s       |
|          |                                      | 160    | 200 | 240    | ns       | 10 Mbits/s        |
| t13      | TX_CLK High Time                     | 16     | 20  | 24     | ns       | 100 Mbits/s       |
|          |                                      | 160    | 200 | 240    | ns       | 10 Mbits/s        |
| t14      | TX_CLK Rise/Fall Time                |        |     | 10     | ns       |                   |
| t15      | TX_EN Setup Time                     | 15     |     |        | ns       | Note <sup>1</sup> |
| t16      | TX_EN Hold Time                      | 0      |     |        | ns       |                   |
| t17      | CRS During Transmit                  |        |     | 40     | ns       | 100 Mbits/s       |
|          | Assent Time                          |        |     | 400    | ns       | 10 Mbits/s        |
| t18      | CRS During Transmit                  |        |     | 160    | ns       | 100 Mbits/s       |
|          | Deassent nime                        |        |     | 900    | ns       | 10 Mbits/s        |
| t19      | TXD Setup Time                       | 15     |     |        | ns       | Note 1            |
| t20      | TXD Hold Time                        | 0      |     |        | ns       |                   |
| t21      | TX_ER Setup Time                     | 15     |     |        | ns       | Note 1            |
| t22      | TX_ER Hold Time                      | 0      |     |        | ns       |                   |
| t23      | Transmit Propagation Delay           | 60     |     | 140    | ns       | 100 Mbits/s, MII  |
|          |                                      |        |     | 140    | ns       | 100 Mbits/s, FBI  |
|          |                                      |        |     | 600    | ns       | 10 Mbits/s        |
| t24      | Transmit Output Jitter               |        |     | 0.7    | nspk-pk  | 100 Mbits/s       |
|          |                                      |        |     | 5.5    | ns pk-pk | 10 Mbits/s        |
| t25      | Transmit SOI Pulse Width<br>To 0.3 V | 250    |     |        | ns       | 10 Mbits/s        |
| t26      | Transmit SOI Pulse Width to 40 mV    |        |     | 4500   | ns       | 10 Mbits/s        |
| (Sheet 1 | of 2)                                |        |     |        |          |                   |

#### Table 6.9 Transmit Timing (Cont.)

|          |                   |     | Limit |     |      |                                     |  |  |  |
|----------|-------------------|-----|-------|-----|------|-------------------------------------|--|--|--|
| Sym      | Parameter         | Min | Тур   | Мах | Unit | Conditions                          |  |  |  |
| t27      | PLEDn Delay Time  |     |       | 25  | ms   | PLEDn<br>programmed for<br>activity |  |  |  |
| t28      | PLEDn Pulse Width | 80  |       | 105 | ms   | PLEDn<br>programmed for<br>activity |  |  |  |
| (Sheet 2 | (Sheet 2 of 2)    |     |       |     |      |                                     |  |  |  |

1. Setup time measured with 5 pF loading on TXC. Additional leading will create a delay on TXC rise time, which requires increased setup times.

#### Figure 6.2 Transmit Timing - 100 Mbits/s



2. RX\_ER Converted to RXD4



Figure 6.3 Transmit Timing - 10 Mbits/s

Draft 6/5/00

## 6.3.3 Receive Timing Characteristics

 Table 6.10 shows the Receive AC timing parameters. See Figure 6.4 through Figure 6.8 for the receive timing diagrams.

#### Table 6.10 Receive Timing

|     |                                                              |     | Limit |      |      |                                                                   |
|-----|--------------------------------------------------------------|-----|-------|------|------|-------------------------------------------------------------------|
| Sym | Parameter                                                    | Min | Тур   | Max  | Unit | Conditions                                                        |
| t31 | Start Of Packet To                                           |     |       | 200  | ns   | 100 Mbits/s, MII                                                  |
|     | Assert Delay                                                 |     |       | 200  | ns   | 100 Mbits/s, FBI                                                  |
|     |                                                              |     |       | 700  | ns   | 10 Mbits/s                                                        |
| t32 | End Of Packet To                                             | 130 |       | 240  | ns   | 100 Mbits/s, MII                                                  |
|     | Deassert Delay                                               |     |       | 240  | ns   | 100 Mbits/s, FBI                                                  |
|     |                                                              |     |       | 600  | ns   | 10 Mbits/s. relative to start of SOI pulse                        |
| t33 | 33 Start Of Packet To                                        |     |       | 240  | ns   | 100 Mbits/s                                                       |
|     | Delay                                                        |     |       | 3600 | ns   | 10 Mbits/s                                                        |
| t34 | End Of Packet To                                             |     |       | 280  | ns   | 100 Mbits/s                                                       |
|     | Delay                                                        |     |       | 1000 | ns   | 10 Mbits/s. relative to start of SOI pulse                        |
| t37 | RX_CLK To                                                    | -8  |       | 8    | ns   | 100 Mbits/s                                                       |
|     | RX_DV,<br>RXD, RX_ER<br>Delay                                | -80 |       | 80   | ns   | 10 Mbits/s                                                        |
| t38 | RX_CLK High                                                  | 18  | 20    | 22   | ns   | 100 Mbits/s                                                       |
|     | Time                                                         | 180 | 200   | 600  | ns   | 10 Mbits/s                                                        |
| t39 | RX_CLK Low Time                                              | 18  | 20    | 22   | ns   | 100 Mbits/s                                                       |
|     |                                                              | 180 | 200   | 600  | ns   | 10 Mbits/s                                                        |
| t40 | SOI Pulse<br>Minimum Width<br>Required for Idle<br>Detection | 125 |       | 200  | ns   | 10 Mbits/s measure TPI±<br>from last zero cross to<br>0.3V point. |

| Table 6.10 | Receive | Timing | (Cont.) |
|------------|---------|--------|---------|
|------------|---------|--------|---------|

|     |                                                                       |     | Limit |      |               |                               |
|-----|-----------------------------------------------------------------------|-----|-------|------|---------------|-------------------------------|
| Sym | Parameter                                                             | Min | Тур   | Max  | Unit          | Conditions                    |
| t41 | Receive Input Jitter                                                  |     |       | 3.0  | ns pk -<br>pk | 100 Mbits/s                   |
|     |                                                                       |     |       | 13.5 | ns pk -<br>pk | 10 Mbits/s                    |
| t43 | PLEDn Delay Time                                                      |     |       | 25   | ms            | PLEDn programmed for activity |
| t44 | PLEDn Pulse<br>Width                                                  | 80  |       | 105  | ms            | PLEDn programmed for activity |
| t45 | RX_CLK, RXD,<br>CRC, RX_DV,<br>RX_ER Output<br>Rise and Fall<br>Times |     |       | 10   | ns            |                               |
| t46 | RX_EN Deassert<br>to Rcv MII Output<br>HI-Z Delay                     |     |       | 40   | ns            |                               |
| t47 | RX_EN Assert to<br>Rcv MII Output<br>Active Delay                     |     |       | 40   | ns            |                               |





FBI 100 Mbits/s

Same as MII 100 Mbits Except:

1. TX\_ER converted to RXD4

2. RX\_ER converted to TXD4





1. TX\_ER converted to RXD4

2. RX\_ER converted to TXD4









#### Figure 6.8 RX\_EN Timing



## 6.3.4 Collision and JAM Timing Characteristics

Table 6.11 shows the Collision and JAM timing parameters. SeeFigure 6.9 through Figure 6.14 for the associated timing diagrams.

#### Table 6.11 Collision and Jam Timing

|                  |                                                             | LIMIT |     |      |      |                                |
|------------------|-------------------------------------------------------------|-------|-----|------|------|--------------------------------|
| SYM              | PARAMETER                                                   | MIN   | ТҮР | МАХ  | UNIT | CONDITIONS                     |
| t51              | Rcv Packet Start To<br>COL Assert Time                      |       |     | 200  | ns   | 100 Mbits/s                    |
|                  |                                                             |       |     | 700  | ns   | 10 Mbits/s                     |
| t52              | Rcv Packet Stop To<br>COL Deassert Time                     | 130   |     | 240  | ns   | 100 Mbits/s                    |
|                  |                                                             |       |     | 300  | ns   | 10 Mbits/s                     |
| t53              | Xmt Packet Start To<br>COL Assert Time                      |       |     | 200  | ns   | 100 Mbits/s                    |
|                  |                                                             |       |     | 700  | ns   | 10 Mbits/s                     |
| t54              | Xmt Packet Stop To<br>COL Deassert Time                     |       |     | 240  | ns   | 100 Mbits/s                    |
|                  |                                                             |       |     | 300  | ns   | 10 Mbits/s                     |
| t55              | PLEDn Delay Time                                            |       |     | 25   | ms   | PLEDn programmed for collision |
| t56              | PLEDn Pulse Width                                           | 80    |     | 105  | ms   | PLEDn programmed for collision |
| t57              | Collision Test Assert<br>Time                               |       |     | 5120 | ns   |                                |
| t58              | Collision Test<br>Deassert Time                             |       |     | 40   | ns   |                                |
| t59              | CRS Assert To<br>Transmit<br>JAM Packet Start<br>During JAM |       |     | 300  | ns   | 100 Mbits/s                    |
|                  |                                                             |       |     | 800  | ns   | 10 Mbits/s                     |
| t60 <sup>1</sup> | COL Rise And Fall<br>Time                                   |       |     | 10   | ns   |                                |

1. Timing not shown











#### Figure 6.11 Collision Timing, Transmit - 100 Mbits/s

Same as MII 100 Mbits

#### Figure 6.12 Collision Timing, Transmit - 10 Mbits/s



#### Figure 6.13 Collision Test Timing



## Figure 6.14 JAM Timing



FBI 100 Mbits/s

Same as MII 100 Mbits
### 6.3.5 Link Pulse Timing Characteristics

Table 6.12 shows the Link Pulse AC timing parameters. See Figure 6.15 and Figure 6.16 for the Link Pulse timing diagrams.

#### Table 6.12 Link Pulse Timing

|     |                                                                                | Limit    |         |      |                |                               |
|-----|--------------------------------------------------------------------------------|----------|---------|------|----------------|-------------------------------|
| Sym | Parameter                                                                      | Min      | Тур     | Max  | Unit           | Condition                     |
| t61 | NLP Transmit Link Pulse<br>Width                                               | See Figu | ıre 2.7 | 1    | ns             |                               |
| t62 | NLP Transmit Link Pulse<br>Period                                              | 8        |         | 24   | ms             |                               |
| t63 | NLP Receive Link Pulse<br>Width Required For<br>Detection                      | 50       |         |      | ns             |                               |
| t64 | NLP Receive Link Pulse<br>Minimum Period Required<br>For Detection             | 6        |         | 7    | ms             | link_test_min                 |
| t65 | NLP Receive Link Pulse<br>Maximum Period Required<br>For Detection             | 50       |         | 150  | ms             | link_test_max                 |
| t66 | NLP Receive Link Pulses<br>Required To Exit Link Fail<br>State                 | 3        | 3       | 3    | Link<br>Pulses | lc_max                        |
| t67 | FLP Transmit Link Pulse<br>Width                                               | 100      |         | 150  | ns             |                               |
| t68 | FLP Transmit Clock Pulse To<br>Data Pulse Period                               | 55.5     | 62.5    | 69.5 | μs             | interval_timer                |
| t69 | FLP Transmit Clock Pulse To<br>Clock Pulse Period                              | 111      | 125     | 139  | μs             |                               |
| t70 | FLP Transmit Link Pulse<br>Burst Period                                        | 8        |         | 22   | ms             | transmit_link_burst<br>_timer |
| t71 | FLP Receive Link Pulse<br>Width Required For<br>Detection                      | 50       |         |      | ns             |                               |
| t72 | FLP Receive Link Pulse<br>Minimum Period Required<br>For Clock Pulse Detection | 5        |         | 25   | μs             | flp_test_min_timer            |

Table 6.12 Link Pulse Timing (Cont.)

|     |                                                                                                           | Limit |     |      |                |                             |
|-----|-----------------------------------------------------------------------------------------------------------|-------|-----|------|----------------|-----------------------------|
| Sym | Parameter                                                                                                 | Min   | Тур | Max  | Unit           | Condition                   |
| t73 | FLP Receive Link Pulse<br>Maximum Period Required<br>For Clock Pulse Detection                            | 165   |     | 185  | μs             | flp_test_max_timer          |
| t74 | FLP Receive Link Pulse<br>Minimum Period Required<br>For Data Pulse Detection                             | 15    |     | 47   | μs             | data_detect_min_<br>timer   |
| t75 | FLP Receive Link Pulse<br>Maximum Period Required<br>For Data Pulse Detection                             | 78    |     | 100  | μs             | data_detect_max_<br>timer   |
| t76 | FLP Receive Link Pulses<br>Required To Detect Valid<br>FLP Burst                                          | 17    |     | 17   | Link<br>Pulses |                             |
| t77 | FLP Receive Link Pulse<br>Burst Minimum Period<br>Required For Detection                                  | 5     |     | 7    | ms             | nlp_test_min_timer          |
| t78 | FLP Receive Link Pulse<br>Burst Maximum Period<br>Required For Detection                                  | 50    |     | 150  | ms             | nlp_test_max_<br>timer      |
| t79 | FLP Receive Link Pulses<br>Bursts Required To Detect<br>AutoNegotiation Capability                        | 3     | 3   | 3    | Link<br>Pulse  |                             |
| t80 | FLP Receive Acknowledge<br>Fail Period                                                                    | 1200  |     | 1500 | ms             |                             |
| t81 | FLP Transmit Renegotiate<br>Link Fail Period                                                              | 1200  |     | 1500 | ms             | break_link_timer            |
| t82 | NLP Receive Link Pulse<br>Maximum Period Required<br>For Detection After FLP<br>Negotiation Has Completed | 750   |     | 1000 | ms             | link_fail_inhibit_<br>timer |

#### Figure 6.15 NLP Link Pulse Timing

















AC Electrical Characteristics

Copyright © 2000 by LSI Logic Corporation. All rights reserved.

### 6.3.6 Jabber Timing Characteristics

Table 6.13 shows the Jabber AC timing parameters. See Figure 6.17 for the Jabber timing diagram.

#### Table 6.13 Jabber Timing

|     |                                |     | Limit |     |      |            |
|-----|--------------------------------|-----|-------|-----|------|------------|
| Sym | Parameter                      | Min | Тур   | Мах | Unit | Conditions |
| t91 | Jabber Activation Delay Time   | 50  |       | 100 | ms   | 10 Mbits/s |
| t92 | Jabber Deactivation Delay Time | 250 |       | 750 | ms   | 10 Mbits/s |

#### Figure 6.17 Jabber Timing



# 6.4 LED Driver Timing Characteristics

Table 6.14 shows the Jabber AC timing parameters. See Figure 6.18 for the Jabber timing diagram.

#### Table 6.14 LED Driver Timing

|     |                     | Limit |     |     |      |                                   |
|-----|---------------------|-------|-----|-----|------|-----------------------------------|
| Sym | Parameter           | Min   | Тур | Max | Unit | Conditions                        |
| t96 | PLED[5:0]n On Time  | 80    |     | 105 | ms   | PLED[5:0]n<br>programmed to blink |
| t97 | PLED[5:0]n Off Time | 80    |     | 105 | ms   | PLED[5:0]n<br>programmed to blink |

### Figure 6.18 LED Driver Timing



### 6.4.1 MI Serial Port Timing Characteristics

Table 6.15 shows the MI Serial Port AC timing parameters. SeeFigure 6.19 and Figure 6.20 for the associated timing diagram.

|  | Table | 6.15 | MI | Serial | Port | Timing |
|--|-------|------|----|--------|------|--------|
|--|-------|------|----|--------|------|--------|

|      |                                               | Limit |     |     |        |                                                      |
|------|-----------------------------------------------|-------|-----|-----|--------|------------------------------------------------------|
| Sym  | Parameter                                     | Min   | Тур | Max | Unit   | Conditions                                           |
| t101 | MDC High Time                                 | 20    |     |     | ns     |                                                      |
| t102 | MDC Low Time                                  | 20    |     |     | ns     |                                                      |
| t103 | MDIO Setup Time                               | 10    |     |     | ns     | Write bits                                           |
| t104 | MDIO Hold Time                                | 10    |     |     | ns     | Write bits                                           |
| t105 | MDC To MDIO Delay                             |       |     | 20  | ns     | Read bits                                            |
| t106 | MDIO Hi-Z To Active Delay                     |       |     | 20  | ns     | Write-Read Bit<br>Transition                         |
| t107 | MDIO Active To HI-Z Delay                     |       |     | 20  | ns     | Read-Write bit transition                            |
| t108 | Frame Delimiter (Idle)                        | 32    |     |     | Clocks | Number of<br>consecutive MDC<br>clocks with MDIO = 1 |
| t109 | End Of Frame To MDINTn<br>Transition          |       |     | 100 | ns     |                                                      |
| t110 | MDC To MDIO Interrupt<br>Pulse Assert Delay   |       |     | 100 | ns     |                                                      |
| t111 | MDC To MDIO Interrupt<br>Pulse Deassert Delay |       |     | 100 | ns     |                                                      |









# 6.5 Pinouts and Package Drawings

This section contains the alphabetical and numerical pin listings for the L80223 as well as its pinouts and package drawing.

### 6.5.1 Pinouts

Table 6.16 and Table 6.17 contain the list of L80223 signals. The first table lists the signals by category and the second lists them by pin number.

Table 6.16 L80223 Pin List (by Signal Category)

| Pin Name            | Pin<br>Number | Description                                                                |
|---------------------|---------------|----------------------------------------------------------------------------|
| Media Interface     |               |                                                                            |
| REXT                | 50            | Transmit Current Set                                                       |
| SD/FXDISn           | 53            | Signal Detect/FX Interface Disable                                         |
| SD_THR              | 51            | Signal Detect Input Threshold Level Set                                    |
| TPI -/FXO+          | 59            | Twisted Pair Receive Input, Negative/Fiber Pair Transmit Output, Positive  |
| TPI+/FXO-           | 58            | Twisted Pair Receive Input, Positive/Fiber Pair Transmit Output, Negative  |
| TPO-/FXI+           | 55            | Twisted Pair Transmit Output, Negative/Fiber Pair Transmit Input, Positive |
| TPO+/FXI-           | 54            | Twisted Pair Transmit Output, Positive/Fiber Pair Transmit Input, Negative |
| Controller Interfac | ce            |                                                                            |
| CRS                 | 13            | Carrier Sense Output                                                       |
| OSCIN               | 42            | Clock Oscillator Input                                                     |
| RX_CLK              | 26            | Receive Clock Output                                                       |
| RX_DV               | 14            | Receive Data Valid Output                                                  |
| RX_EN/JAMn          | 27            | Receive Enable Input/JAM Input                                             |
| RX_ER/RXD4          | 18            | Receive Error Output/Fifth Receive Data Bit Output                         |
| RXD0                | 22            | Receive Data Output.                                                       |
| RXD1                | 21            | Receive Data Output.                                                       |

Table 6.16 L80223 Pin List (by Signal Category) (Cont.)

| Pin Name        | Pin<br>Number | Description                                                  |
|-----------------|---------------|--------------------------------------------------------------|
| RXD2            | 20            | Receive Data Output.                                         |
| RXD3            | 19            | Receive Data Output                                          |
| TX_CLK          | 34            | Transmit Clock Output                                        |
| TX_EN           | 40            | Transmit Enable Input                                        |
| TX_ER/TXD4      | 39            | Transmit Error Input/Fifth Transmit Data Bit Input           |
| TXD0            | 35            | Transmit Data Input.                                         |
| TXD1            | 36            | Transmit Data Input.                                         |
| TXD2            | 37            | Transmit Data Input.                                         |
| TXD3            | 38            | Transmit Data Input                                          |
| Management Inte | rface (MI)    |                                                              |
| MDC             | 10            | Management Interface (MI) Clock Input                        |
| MDIO            | 11            | Management Interface (MI) Data Input/Output                  |
| MDINTn/MDA4n    | 9             | Management Interface (MI) Data Input/Output                  |
| PLED0n/MDA0n    | 61            | Programmable LED Output /Management Interface Address Input. |
| PLED1n/MDA1n    | 62            | Programmable LED Output /Management Interface Address Input  |
| PLED2n/MDA2n    | 3             | Programmable LED Output /Management Interface Address Input  |
| PLED3n/MDA3n    | 4             | Programmable LED Output /Management Interface Address Input  |
| PLED4n          | 2             | Programmable LED Output                                      |
| PLED5n          | 63            | Programmable LED Output                                      |
| Miscellaneous   |               |                                                              |
| ANEG            | 30            | AutoNegotiation Input                                        |
| COL             | 12            | Collision Output                                             |
| DPLX            | 29            | Full/Half Duplex Select Input                                |
| RESETn          | 44            | Reset Input                                                  |
| RPTR            | 24            | Repeater Mode Enable Input                                   |
| SPEED           | 28            | Speed Select Input                                           |

| Pin Name          | Pin<br>Number | Description                    |
|-------------------|---------------|--------------------------------|
| Power             | 1             |                                |
| V <sub>DD</sub> 1 | 56            | Positive Supply. 3.3V 5% Volts |
| V <sub>DD</sub> 2 | 57            |                                |
| V <sub>DD</sub> 3 | 7             |                                |
| V <sub>DD</sub> 4 | 8             |                                |
| V <sub>DD</sub> 5 | 25            |                                |
| V <sub>DD</sub> 6 | 32            |                                |
| Ground            |               |                                |
| GND1              | 52            | Ground                         |
| GND2              | 60            |                                |
| GND3              | 6             |                                |
| GND4              | 41            |                                |
| GND5              | 23            |                                |
| GND6              | 31            |                                |
| No Connection     |               |                                |
| NC                | 1             | No Connection                  |
| NC                | 5             |                                |
| NC                | 15            |                                |
| NC                | 16            |                                |
| NC                | 17            |                                |
| NC                | 33            |                                |
| NC                | 43            |                                |
| NC                | 45            |                                |
| NC                | 46            |                                |
| NC                | 47            |                                |
| NC                | 49            |                                |
| NC                | 48            |                                |
| NC                | 64            |                                |

### Table 6.16 L80223 Pin List (by Signal Category) (Cont.)

Table 6.17 L80223 Pin List (by Pin Number)

| Pin<br>Number | Pin Name     | Description                                                 |
|---------------|--------------|-------------------------------------------------------------|
| 1             | NC           | No Connection                                               |
| 2             | PLED4n       | Programmable LED Output                                     |
| 3             | PLED2n/MDA2n | Programmable LED Output /Management Interface Address Input |
| 4             | PLED3n/MDA3n | Programmable LED Output /Management Interface Address Input |
| 5             | NC           | No Connect                                                  |
| 6             | GND3         | Ground                                                      |
| 7             | VDD3         | Positive Supply. 3.3V 5% Volts                              |
| 8             | VDD4         | Positive Supply. 3.3V 5% Volts                              |
| 9             | MDINTn/MDA4n | Management Interface (MI) Data Input/Output                 |
| 10            | MDC          | Management Interface (MI) Clock Input                       |
| 11            | MDIO         | Management Interface (MI) Data Input/Output                 |
| 12            | COL          | Collision Output                                            |
| 13            | CRS          | Carrier Sense Output                                        |
| 14            | RX_DV        | Receive Data Valid Output                                   |
| 15            | NC           | No Connect                                                  |
| 16            | NC           | No Connect                                                  |
| 17            | NC           | No Connect                                                  |
| 18            | RX_ER/RXD4   | Receive Error Output/Fifth Receive Data Bit Output          |
| 19            | RXD3         | Receive Data Output                                         |
| 20            | RXD2         | Receive Data Output.                                        |
| 21            | RXD1         | Receive Data Output.                                        |
| 22            | RXD0         | Receive Data Output.                                        |
| 23            | GND5         | Ground                                                      |
| 24            | RPTR         | Repeater Mode Enable Input                                  |
| 25            | VDD5         | Positive Supply. 3.3V 5% Volts                              |
| 26            | RX_CLK       | Receive Clock Output                                        |
| 27            | RX_EN/JAMn   | Receive Enable Input                                        |

Table 6.17 L80223 Pin List (by Pin Number) (Cont.)

| Pin<br>Number | Pin Name   | Description                                                                |
|---------------|------------|----------------------------------------------------------------------------|
| 28            | SPEED      | Speed Select Input                                                         |
| 29            | DPLX       | Full/Half Duplex Select Input                                              |
| 30            | ANEG       | AutoNegotiation Input                                                      |
| 31            | GND6       | Ground                                                                     |
| 32            | VDD6       | Positive Supply. 3.3V 5% Volts                                             |
| 33            | NC         | No Connect                                                                 |
| 34            | TX_CLK     | Transmit Clock Output                                                      |
| 35            | TXD0       | Transmit Data Input.                                                       |
| 36            | TXD1       | Transmit Data Input.                                                       |
| 37            | TXD2       | Transmit Data Input.                                                       |
| 38            | TXD3       | Transmit Data Input                                                        |
| 39            | TX_ER/TXD4 | Transmit Error Input/Fifth Transmit Data Bit Input                         |
| 40            | TX_EN      | Transmit Enable Input                                                      |
| 41            | GND4       | Ground                                                                     |
| 42            | OSCIN      | Clock Oscillator Input                                                     |
| 43            | NC         | No Connect                                                                 |
| 44            | RESETn     | Reset Input                                                                |
| 45            | NC         | No Connect                                                                 |
| 46            | NC         | No Connect                                                                 |
| 47            | NC         | No Connect                                                                 |
| 48            | NC         | No Connect                                                                 |
| 49            | NC         | No Connect                                                                 |
| 50            | REXT       | Transmit Current Set                                                       |
| 51            | SD_THR     | Signal Detect Input Threshold Level Set                                    |
| 52            | GND1       | Ground                                                                     |
| 53            | SD/FXDISn  | Signal Detect/FX Interface Disable                                         |
| 54            | TPO+/FXI-  | Twisted Pair Transmit Output, Positive/Fiber Pair Transmit Input, Negative |

|               | -            | •                                                                          |
|---------------|--------------|----------------------------------------------------------------------------|
| Pin<br>Number | Pin Name     | Description                                                                |
| 55            | TPO-/FXI+    | Twisted Pair Transmit Output, Negative/Fiber Pair Transmit Input, Positive |
| 56            | VDD1         | Positive Supply. 3.3V 5% Volts                                             |
| 57            | VDD2         | Positive Supply. 3.3V 5% Volts                                             |
| 58            | TPI+/FXO-    | Twisted Pair Receive Input, Positive/Fiber Pair Transmit Output, Negative  |
| 59            | TPI -/FXO+   | Twisted Pair Receive Input, Negative/Fiber Pair Transmit Output, Positive  |
| 60            | GND2         | Ground                                                                     |
| 61            | PLED0n/MDA0n | Programmable LED Output /Management Interface Address Input.               |
| 62            | PLED1n/MDA1n | Programmable LED Output /Management Interface Address Input                |
| 63            | PLED5n       | Programmable LED Output                                                    |
| 64            | NC           | No Connect                                                                 |

Table 6.17 L80223 Pin List (by Pin Number) (Cont.)

### 6.5.2 L80223 Pin Layout

Figure 6.21 shows the pin layout for the L80223 package.

#### Figure 6.21 L80223 64-Pin LQFP, Top View



1. NC pins are not connected.

# 6.6 Mechanical Drawing

This section contains the mechanical drawing for the L80223 64-pin LQFP package.



Figure 6.22 64-Pin LQFP Mechanical Drawing



# Appendix A Application Information

This chapter contains application information for the device. It contains the following sections:

- Section A.1, "Example Schematics"
- Section A.2, "TP Transmit Interface"
- Section A.3, "TP Receive Interface"
- Section A.4, "TP Transmit Output Current Set"
- Section A.5, "Cable Selection"
- Section A.6, "Transmitter Droop"
- Section A.7, "Automatic JAM"
- Section A.8, "FX Interface"
- Section A.9, "MII Controller Interface"
- Section A.10, "FBI Controller Interface"
- Section A.11, "Serial Port"
- Section A.12, "Oscillator"
- Section A.13, "LED Drivers"
- Section A.14, "Repeater Applications"
- Section A.15, "Power Supply Decoupling"

# A.1 Example Schematics

A typical example schematic of the L80223 used in an network interface adapter card application is shown in Figure A.1; a hub application is shown in Figure A.2; and an external PHY application is shown in Figure A.3.



Figure A.1 Typical Network Interface Adapter Card Schematic Using the L80223



Figure A.2 Typical Switching Port Schematic Using L80223



 $\nabla$ 

# A.2 TP Transmit Interface

The interface between the TP outputs on TPO $\pm$  and the twisted pair cable is typically transformer coupled and terminated with the two resistors as shown in Figure A.1 through Figure A.3.

The transformer for the transmitter should have a winding ratio of 1:1 with a center tap on the primary winding tied to  $V_{DD}$ , as shown in Figure A.1 through Figure A.3. The specifications for the transformer are shown in Table A.1. Sources for the transformer are listed in Table A.2.

|                               | Specification |         |  |
|-------------------------------|---------------|---------|--|
| Parameter                     | Transmit      | Receive |  |
| Turns Ratio                   | 1:1 CT        | 1:1     |  |
| Inductance, (HMin)            | 350           | 350     |  |
| Leakage Inductance, (H)       | 0.05–0.15     | 0.0–0.2 |  |
| Capacitance (pF Max)          | 15            | 15      |  |
| DC Resistance ( $\Omega$ Max) | 0.4           | 0.4     |  |

#### Table A.1 TP Transformer Specification

#### Table A.2 TP Transformer Sources

| Vendor | Part Number              |  |  |
|--------|--------------------------|--|--|
| PULSE  | H1089, H1102             |  |  |
| BEL    | S558-5999-J9             |  |  |
| HALO   | TG22-3506ND TG110-S050N2 |  |  |

The transmit output must be terminated with two external termination resistors to meet the output impedance and return loss requirements of IEEE 802.3. These two external resistors must be connected between  $V_{DD}$  and each of the TPO $\pm$  outputs. Their value should be chosen to provide the correct termination impedance when looking back through the transformer from the twisted-pair cable, as shown in Figure A.1

through Figure A.3. The value of these two external termination resistors depends on the type of cable the device drives. Refer to Section A.5, "Cable Selection," page A-8 for more details.

To minimize common mode output noise and to aid in meeting radiated emissions requirements, it may be necessary to add a common mode choke on the transmit outputs as well as add common mode bundle termination. The qualified transformers mentioned in Table A.2 all contain common mode chokes along with the transformers on both the transmit and receive sides, as shown in Figure A.1 through Figure A.3. Common mode bundle termination may be needed and can be achieved when the unused pairs in the RJ45 connector are connected to chassis ground through 75 ohm resistors and a 0.01  $\mu$ F capacitor, as shown in Figure A.1 through Figure A.3.

To minimize noise pickup into the transmit path in a system or on a PCB, the loading on TPO $\pm$  should be minimized and both outputs should always be loaded equally.

### A.3 TP Receive Interface

Receive data is typically transformer coupled into the receive inputs on TPI± and terminated with external resistors as shown in Figure A.1 through Figure A.3.

The transformer for the receiver should have a winding ratio of 1:1, as shown in Figure A.1 through Figure A.3. The specifications for this transformer are shown in Table A.1 and sources for the transformer are listed in Table A.2.

The receive input must be terminated with the correct termination impedance to meet the input impedance and return loss requirements of IEEE 802.3. In addition, the receive TP inputs must be attenuated. Both the termination and attenuation is accomplished with four external resistors in series across the TPI± inputs, as shown in Figure A.1 through Figure A.3. Each resistor should be 25% of the total series resistance, and the total series resistance should be equal to the characteristic impedance of the cable (100  $\Omega$  for UTP, 150  $\Omega$  for STP). It is also recommended that a 0.01 F capacitor be placed between the center of the series resistor string and V<sub>DD</sub> to provide an AC ground for attenuating

common mode signal at the input. This capacitor is also shown in Figure A.1 through Figure A.3.

To minimize common mode input noise and to aid in meeting susceptibility requirements, it may be necessary to add a common mode choke on the receive input as well as add common mode bundle termination. The qualified transformers mentioned in Table A.2 all contain common mode chokes along with the transformers on both the transmit and receive sides, as shown in Figure A.1 through Figure A.3. Common mode bundle termination may be needed and can be achieved when the receive secondary center tap and the unused pairs in the RJ45 connector are connected to chassis ground through 75  $\Omega$  resistors and a 0.01 Fcapacitor, as shown in Figure A.1 through Figure A.3.

To minimize noise pickup into the receive path in a system or on a PCB, loading on TPI should be minimized and both inputs should be loaded equally.

### A.4 TP Transmit Output Current Set

The TPO $\pm$  output current level is set with an external resistor connected between the REXT pin and GND. This output current is determined from the following equation, where R is the value of REXT:

$$I_{out} = (10 \text{K/R}) I_{ref}$$

Where

Ir<sub>ef</sub> = 40 mA (100 Mbits/s, UTP)

= 32.6 mA (100 Mbits/s, STP)

= 100 mA (10 Mbits/s, UTP)

= 81.6 mA (10 Mbits/s, STP)

REXT should typically be a 10 k $\Omega$  1% resistor to meet IEEE 802.3 specified levels. Once REXT is set for the 100 Mbits/s and UTP modes as shown by the equation above, I<sub>ref</sub> is then automatically changed inside the device when the 10 Mbits/s mode or UTP120/STP150 modes are selected.

Keep REXT as close to the REXT and GND pins as possible to reduce noise pickup into the transmitter.

Because the TP output is a current source, capacitive and inductive loading can reduce the output voltage from the ideal level. Thus, in actual application, it might be necessary to adjust the value of the output current to compensate for external loading. One way to adjust the TP output level is to change the value of the external resistor connected to REXT.

A better way to adjust the TP output level is to use the Transmit Level Adjust register bits (TLVL[3:0]) accessed through the MI serial port Configuration 1 register. These four bits can adjust the output level by -14% to +16% in 2% steps as described in Table 2.6.

# A.5 Cable Selection

The L80223 can drive two different cable types:

- 100 Ohm unshielded twisted-pair, Category 5, or
- 150 Ohm shielded twisted-pair.

The L80223 must be properly configured for the type of cable to meet the return loss specifications in IEEE 802.3. This configuration requires appropriately setting the Cable Type Select (CABLE) bit in the MI serial port Configuration 1 register and setting the value of some external resistors, as described in Table A.3.

Table A.3Cable Configuration

|                     |     | RTERM (Ohms) |     |
|---------------------|-----|--------------|-----|
| Cable Type          | Bit | ТРО          | TPI |
| 100 Ohm UTP, Cat. 5 | UTP | 50           | 100 |
| 150 Ohm STP         | STP | 75           | 150 |

The CABLE bit sets the output current level for the cable type. RTERM in Table A.3 is the value of the termination resistors needed to meet the level and return loss requirements. The value for RTERM on the TPO outputs is for the two external termination resistors connected from  $V_{DD}$ 

to TPO .Each value for RTERM on the TPI inputs is for the sum of the four series resistors across TPI ,as shown in Figure A.1–Figure A.3. These resistors should be 1% tolerance. Also note that some output level adjustment may be necessary due to parasitics as described in Section A.4, "TP Transmit Output Current Set," page A-7.

IEEE 802.3 specifies that 10BASE-T and 100BASE-TX operate over twisted-pair cable lengths of between 0–100 meters. The squelch levels can be reduced by 4.5 dB if the Receive Input Level Adjust bit (RLVL0) is set in the MI serial port Configuration 1 register. This allows the L80223 to operate with up to 150 meters of twisted-pair cable. The equalizer is already designed to accommodate between 0–125 meters of cable.

### A.6 Transmitter Droop

The IEEE 802.3 specification has a transmit output droop requirement for 100BASE-TX. Because the L80223 TP output is a current source, it has no perceptible droop by itself. However, the inductance of the transformer added to the device transmitter output as shown in Figure A.1 through Figure A.3 causes droop to appear at the transmit interface to the TP wire. If the transformer connected to the L80223 outputs meets the requirements of Table A.1, the transmit interface to the TP cable then meets the IEEE 802.3 droop requirements.

# A.7 Automatic JAM

The L80223 has an automatic JAM generation feature that automatically transmits a JAM packet when receive activity is detected. This feature is primarily designed to give the user a means to easily implement half-duplex flow control. In a typical application, a watermark signal from a system FIFO or memory is be tied directly to the JAMn pin. When the system FIFO is nearly full and more data is being received, the device automatically transmits a JAM packet and creates a collision, which causes the far end device to back off, allowing time for the system FIFO to empty itself.

The JAM generation feature requires that the RX\_EN/JAMn pin be programmed for JAM. To do this, set the R/J\_CFG bit in the MI serial port Configuration 2 register.

# A.8 FX Interface

The FX interface has differential PECL inputs (FXI+/-) and outputs (FXO+/-) that are typically connected to an external fiber optic transceiver. The FX interface outputs are designed to drive 100-ohm differential loads. The FX interface can be directly coupled to either 3.3 V or 5 V fiber optic transceivers with minimum external components, as described in the following sections.

### A.8.1 Connection to 3.3 V Transceivers

The schematic for a typical connection of the device to an external 3.3 V fiber optic transceiver is shown in Figure A.4.

The 70- and 173-ohm resistors on FXO+/- are used for 100 ohm termination and for biasing the device FXO+/- outputs to match the input range on the 3.3 V fiber optic transceiver inputs. Place these resistors as close as possible on the PCB to the fiber optic transceiver inputs. In addition, keep the parasitic loading on FXO+ and FXO- to a minimum and matched as well as possible.

The 127 and 83 ohm resistors on FXI+/– and SD/FXDISn are used for 100-ohm termination and for biasing the 3.3 V fiber optic transceiver outputs to match the input range on the device FX inputs. Place these resistors as close as possible on the PCB to the device FX inputs. In addition, keep the parasitic loading on FXI+ and FXI– to a minimum and matched as well as possible.

In the 3.3 V transceiver application, the SD\_THR pin must be tied to GND, as shown in Figure A.4. The SD\_THR pin determines the SD/FXDISn internal buffer ECL trip level. The SD/FXDISn internal buffer trip level needs to be set to VDD – 1.3 V and must be referenced to the 3.3 V supply. Connecting SD\_THR to GND causes the device to internally set the ECL trip point on the SD/FXDISn input to  $V_{DD}$  – 1.3 and references it to the common 3.3 V supply.





A.8.2 Connection to 5 V Transceivers

The schematic for a typical connection of the device to an external 5 V transceiver is shown in Figure A.5.





The 62- and 263-ohm resistors on FXO+/– are used for 100-ohm termination and for biasing the 3.3 V device FXO+/– outputs to match the input range on the 5V fiber optic transceiver inputs. Place these resistors as closely as possible on the PCB to the fiber optic transceiver inputs. In addition, keep the parasitic loading on FXO+ and FXO– to a minimum and matched as well as possible.

The 83-, 57-, and 68-ohm resistors on FXI+/– and SD/FXDISn are used for 100-ohm termination and for biasing the 5V fiber optic transceiver outputs to match the input range on the 3.3V device FX inputs. Place these resistors as closely as possible on the PCB to the device FX inputs. In addition, keep the parasitic loading on FXI+ and FXI– to a minimum and matched as well as possible.

In the 5 V transceiver application, the SD\_THR pin needs to be tied to  $V_{DD} - 1.3$  V, which can be done with an external resistor divider as shown in Figure A.5. The voltage on the SD\_THR pin determines the SD/FXDISn internal buffer ECL trip level. The SD/FXDISn internal buffer trip level needs to be set to VDD – 1.3 V and must be referenced to the fiber optic transceiver 5 V supply. Using a resistor divider from the fiber optic transceiver 5 V supply to generate the voltage for the SD\_THR pin references the SD/FXDISn ECL trip level to the transceiver 5 V supply. This allows the device SD/FXDISn internal buffer ECL trip level to track the supply variations of the fiber optic transceiver, allowing direct connection of the fiber optic transceiver signal detect output to the device SD/FXDISn input, as shown in Figure A.5.

### A.8.3 Disabling the FX Interface

Connecting the SD/FXDISn pin to GND disables the FX interface. When the FX interface is disabled, the TP interface is enabled, and vice versa.

# A.9 MII Controller Interface

The MII controller interface allows the L80223 to connect to any external Ethernet controller without any glue logic, provided the external Ethernet controller has an MII interface that complies with IEEE 802.3, as shown in Figure A.1 through Figure A.3.

### A.9.1 Clocks

Standard Ethernet controllers with an MII use TX\_CLK to clock data in on TXD[3:0]. TX\_CLK is specified in IEEE 802.3 and on the L80223 to be an output. If a non-standard controller or other digital device is used to interface to the L80223, there might be a need to clock TXD[3:0] into the L80223 on the edges of an external master clock. The master clock, in this case, would be an input to the L80223. To do this, use OSCIN as the master clock input. Because OSCIN generates TX\_CLK inside the L80223, data on TXD[3:0] can be clocked into the L80223 on edges of output clock TX\_CLK or input clock OSCIN. In the case where OSCIN is used as the input clock, a crystal is no longer needed on OSCIN, and TX\_CLK can be left open or used for some other purpose.

### A.9.2 Output Drive

The digital outputs on the L80223 controller signals meet the MII driver characteristics specified in IEEE 802.3 and shown in Figure A.6 if external 24.9  $\Omega$  1% termination resistors are added. These termination resistors are only needed if the outputs must drive an MII cable or other transmission line type load, such as in the external PHY application shown in Figure A.3. If the L80223 is used in embedded applications, such as adapter cards and switching hubs (see Figure A.1 and Figure A.2), these termination resistors are not needed.





### A.9.3 MII Disable

Setting the MII disable bit (MII\_DIS) in the MI serial port Control register places the MII outputs in the high-impedance state and the disables the MII inputs. When this bit is set to the disable state, the TP outputs are also disabled and transmission is inhibited. The default value of this bit when the device powers up or is reset is dependent on the physical device address. If the device address latched into MDA[4:0] at reset is 0b11111, it is assumed that the device is being used in applications where there maybe more than one device sharing the MII bus, such as in the use of external PHYs or adapter cards. In this case, the device powers up with the MII interface disabled. If the device address latched into MDA[4:0] at reset is not 0b11111, it is assumed that the device is being used in application where it is the only device on the MII bus, such as in the use of hubs, so the device powers up with the MII interface enabled.

### A.9.4 Receive Output Enable

The receive output enable pin, RX\_EN, forces the receive and collision MII/FBI outputs into the high-impedance state. More specifically, when RX\_EN is deasserted, the RX\_CLK, RXD[3:0], RX\_DV, RX\_ER, and COL pins are placed in a high-impedance state.

RX\_EN can be used to "wire OR" the outputs of many L80223 devices in multiport applications where only one device may be receiving at a time, such as in a repeater application. Monitoring the CRS pin from each individual port enables the repeater to assert RX\_EN only to that L80223 device that is receiving data. The method reduces, by eight per device, the number of pins and PCB traces a repeater core IC requires.

Clear the R/J Configuration select bit (R/J\_CFG) in the MI serial port Configuration 2 register to enable the RX\_EN function. When this bit is cleared, the RX\_EN/JAMn pin becomes RX\_EN.

# A.10 FBI Controller Interface

The FBI (Five Bit Interface) controller interface has the same characteristics as that of the MII except that the data path is five bits wide instead of 4 bits wide. The five bit wide data path is automatically enabled when the 4B5B encoder is bypassed. Because the encoder/decoder is bypassed, the FBI is used primarily for repeaters or other applications where the full PHY is not needed. For more details about the FBI, see Section A.14, "Repeater Applications," page A-22.

### A.11 Serial Port

The L80223 uses an MI serial port to access the device registers. Any external device that has a IEEE 802.3 compliant MI interface can connect directly to the L80223 without any glue logic, as shown in Figure A.1 through Figure A.3.

As described earlier, the MI serial port consists of eight signals: MDC, MDIO, MDINTn, and MDA[4:0]n. However, only two signals, MDC and MDIO, are needed to shift data in and out. MDA[4:0]n are not needed, but are provided for convenience only.

Note that the MDA[4:0]n addresses are inverted inside the L80223 before going to the MI serial port block. This means that the MDAn[4:0] pins would have to be pin strapped to 0b11111 externally to successfully match the MI physical address of 0b0000 on the PHYAD[4:0] bits internally.

### A.11.1 Polling and Interrupt

The device status bits can be monitored in one of two ways:

- Polling the serial port, or
- Responding to interrupts

The polling method reads the registers at regular intervals and compares the status bits to their previous values to determine any changes. To make polling simpler, all the registers can be accessed in a single read or write cycle. To do this, set the register address bits REGAD[4:0] to 0b11111 and add enough clocks to read out all the bits (provided the multiple register access feature has been enabled).

The interrupt feature detects changes in the status output bits without register polling. When the device asserts an interrupt, it indicates that one or more of the status output bits has changed since the last read cycle. There are three interrupt output indicators on the device:

- MDINTn pin assertion
- Interrupt pulse on MDIO
- INT bit set in the MI serial port Status Output register.

An external device can use the interrupt indications to initiate a read cycle. When an interrupt is detected, the individual registers (or multiple registers) can be read out and the status bits compared against their previous values to determine any changes. After the interrupt bits have been read out, the interrupt signals are automatically deasserted.

A mask register bit exists for every status output bit in the MI serial port Interrupt Mask register so that the interrupt bits can be individually programmed for each application.

### A.11.2 Multiple Register Access

If the MI serial port needs to be constantly polled in order to monitor changes in status output bits, or if it is desired that all registers be read or written in a single serial port access cycle, multiple register access mode can be used. Multiple register access allows access to all registers in a single MI serial port access cycle. When multiple register access is enabled, all the registers are read or written when the register address REGAD[4:0] = 0b11111. This eliminates the need to read or write registers individually. Multiple register access mode is normally disabled. To enable it, set the Multiple Register Access Enable (MREG) bit in the MI serial port Configuration 2 register.

### A.11.3 Serial Port Addressing

Tying the MDA[4:0]n pins to the desired value selects the device address for the MI serial port. MDA[4:0]n share the same pins as the LED outputs, as shown in Figure A.7a. At powerup or reset, the output drivers are 3-stated for an interval called the power-on reset time. During the power-on reset interval, the value on these pins is latched into the device, inverted, and used as the MI serial port address. The LED outputs are open-drain with internal pullup to  $V_{DD}$ .

If an LED is to be connected on an LED output, an LED and resistor are tied to V<sub>DD</sub> as shown in Figure A.6b. If a HIGH address is desired, the LED to V<sub>DD</sub> automatically makes the latched address value a HIGH. If a LOW value for the address is desired, a 50 K $\Omega$  resistor to GND must be added as shown in Figure A.6b.

If no LEDs are needed on the LED outputs, the selection of addresses can be done as shown in Figure A.6c. If a HIGH address is desired, the pin should be left floating and the internal pullup pulls the pin HIGH

during power-on reset time and latches in a HIGH address value. If a LOW address is desired, the LED and MDINTn output pins should be tied either directly to GND or through an optional 50 K $\Omega$  resistor to GND. The LED or MDINTn outputs should always be tied through a 50 K $\Omega$  resistor to GND since they have both pullup and pulldown capability.

The optional 50K resistor also allows the MDINTn and PLED[3:0] pins to be used as digital outputs under normal conditions.

#### Figure A.7 Serial Device Port Address Selection

#### a. Output Driver/Input Address Correspondence



#### b. Setting Address with LEDs



#### c. Setting Address without LEDs


# A.12 Oscillator

The L80223 requires a 25 MHz reference frequency for internal signal generation. This 25 MHz reference frequency can be generated from an external 25 MHz crystal connected between OSCIN and GND or from applying an external 25 MHz clock to OSCIN.

If the crystal oscillator is used, it needs only a crystal; no other external capacitors or other components are required. The crystal must have the characteristics shown in Table A.4. The crystal must be placed as close as possible to the OSCIN and GND pins so that parasitics on OSCIN are kept to a minimum.

| Parameter                    | Spec              |
|------------------------------|-------------------|
| Туре                         | Parallel Resonant |
| Frequency                    | 25 MHz ± 0.01%    |
| Equivalent Series Resistance | 40 $\Omega$ max   |
| Load Capacitance             | 18 pF typical     |
| Case Capacitance             | 7 pF maximum      |
| Power Dissipation            | 1 mW maximum      |

 Table A.4
 Crystal Specifications

# A.13 LED Drivers

The LED outputs can all drive LEDs tied to  $V_{DD}$  as shown in Figure A.1 through Figure A.3. The outputs can drive LEDs tied to either  $V_{DD}$  or GND. See Section 2.2.14, "LED Drivers," page 2-37 for more details on LED operation.

# A.14 Repeater Applications

This section describes how to set up the L80223 to act as a repeater.

# A.14.1 MII-Based Repeaters

Using the standard MII as the interface to the repeater core, the L80223 can be used as the physical interface for MII-based repeaters. For most repeaters, it is necessary to disable the internal CRS loopback. To do this, set the TXEB\_CRS bit in the MI serial port Configuration 1 register.

For some particular types of repeaters, it may be desirable to either enable or disable AutoNegotiation, force Half-Duplex operation, and enable either 100 Mbits/s or 10 Mbits/s operation. To configure any of these modes, set the appropriate bits in the MI serial port Control register or appropriately assert or deassert the SPEED, DUPLX, and ANEG pins on the device.

The L80223 has a RPTR pin that, when asserted, automatically configures the device for one common type of repeater application. When the RPTR pin is asserted:

- TX\_EN to CRS loopback is disabled
- AutoNegotiation is disabled
- Half-Duplex operation is selected
- 100 Mbits/s operation is selected

The MII requires 16 signals between the L80223 and a repeater core. The MII signal count to a repeater core is 16 multiplied by the number of ports, which can be quite large. The signal count between the L80223 and the repeater core can be reduced by 8 per device if the receive output pins are shared and the RX\_EN pin is used to enable only that port where CRS is asserted. Refer to Section A.9, "MII Controller Interface," page A-15 for more details about using the RX\_EN pin.

# A.14.2 Non-MII Based Repeaters

The FBI interface available on the L80223 can be used to connect to non-MII based repeaters that employ the industry popular five bit wide interface.

Because the FBI is a 5-bit interface, it requires that the 4B5B encoder/decoder be bypassed. The FBI is automatically selected on the L80223 when the 4B5B encoder/decoder is bypassed. To bypass the 4B5B encoder/decoder, set the BYP\_ENC bit in the MI serial port Configuration 1 register. Some applications may also require the scrambler/descrambler to be bypassed. To bypass the scrambler/descrambler, set the BYP\_SCR bit in the MI serial port Configuration 1 register.

For most repeaters, it is necessary to disable the internal CRS loopback. To do this, set the TX\_EN to CRS loopback disable bit (TXEN\_CRS) in the MI serial port Configuration 1 register.

For some particular types of repeaters, it may be desirable to either enable or disable AutoNegotiation, force Half Duplex operation, and enable either 100 Mbits/s or 10 Mbits/s operation. To configure any of these modes, set the appropriate bits in the MI serial port Control register.

The FBI requires 16 signals between the L80223 and a repeater core. The FBI signal count to a repeater core is be 16 multiplied by the number of ports, which can be quite large. The signal count between the L80223 and repeater core can be reduced by 8 per device if the receive output pins are shared and RX\_EN is used to enable only that port where CRS is asserted. Refer to Section A.9, "MII Controller Interface," page A-15 for more details about using the RX\_EN pin.

# A.14.3 Clocks

Normally, transmit data over the MII is clocked into the L80223 on the edge of the transmit output clock (TX\_CLK). It may be desirable or necessary in some repeater applications to clock in the transmit data from a master clock generated at the repeater core. This requires that transmit data (TXD[3:0]) be clocked into the device on edges of the OSCIN input clock.

Notice from the timing diagrams that OSCIN generates TX\_CLK, and TXD[3:0] data is clocked into the L80223 on TX\_CLK edges. This means that TXD data is also clocked in on OSCIN edges as well. Thus, an external clock driving the OSCIN input can also be used as the clock for TXD[3:0].

# A.15 Power Supply Decoupling

There are six  $V_{DD}$  pins on the L80223 and six GND pins.

All the V<sub>DD</sub> pins should be connected together as closely as possible to the device with a large V<sub>DD</sub> plane. If the V<sub>DD</sub> pins vary in potential by even a small amount, noise and latchup can result. The V<sub>DD</sub> pins should be kept to within 50 mV of each other.

All the GND pins should also be connected together as closely as possible to the device with a large ground plane. If the GND pins vary in potential by even a small amount, noise and latchup can result. The  $V_{DD}$  pins should be kept to within 50 mV of each other.

A 0.01–0.1 F decoupling capacitor should be connected between each V<sub>DD</sub>/GND set as closely as possible to the device pins, preferably within 0.5 inches. The value should be chosen based on whether the noise from V<sub>DD</sub>-GND is high- or low-frequency. A conservative approach would be to use two decoupling capacitors on each V<sub>DD</sub>/GND set, one 0.1 ffor low-frequency and one 0.001 ffor high-frequency noise on the power supply.

The V<sub>DD</sub> connection to the transmit transformer center tap shown in Figure A.1 through Figure A.3 has to be well decoupled to minimize common mode noise injection from the supply into the twisted-pair cable. It is recommended that a 0.01 Fdecoupling capacitor be placed between the center tap V<sub>DD</sub> and the GND plane. This decoupling capacitor should be physically placed as close as possible to the transformer center tap, preferably within 0.5"

The PCB layout and power supply decoupling discussed above should provide sufficient decoupling to achieve the following when measured at the device:

- The resultant AC noise voltage measured across each V<sub>DD</sub>/GND set should be less than 100 mV p-p
- All V<sub>DD</sub> pins should be within 50 mV p-p of each other
- All GND pins should be within 50 mV p-p of each other.

Draft 6/5/00

# **Customer Feedback**

We would appreciate your feedback on this document. Please copy the following page, add your comments, and fax it to us at the number shown.

If appropriate, please also fax copies of any marked-up pages from this document.

Important: Please include your name, phone number, fax number, and company address so that we may contact you directly for clarification or additional information.

Thank you for your help in improving the quality of our documents.

Fax your comments to:

LSI Logic Corporation Technical Publications M/S E-198 Fax: 408.433.4333

Please tell us how you rate this document: *L80223 10BASE-T/100BASE-TX/FX Ethernet PHY Technical Manual.* Place a check mark in the appropriate blank for each category.

|                                          | Excellent | Good | Average | Fair | Poor |
|------------------------------------------|-----------|------|---------|------|------|
| Completeness of information              |           |      |         |      |      |
| Clarity of information                   |           |      |         |      |      |
| Ease of finding information              |           |      |         |      |      |
| Technical content                        |           |      |         |      |      |
| Usefulness of examples and illustrations |           |      |         |      |      |
| Overall manual                           |           |      |         |      |      |

What could we do to improve this document?

| If you found errors in this document, please specify the error and page |
|-------------------------------------------------------------------------|
| number. If appropriate, please fax a marked-up copy of the page(s).     |

Please complete the information below so that we may contact you directly for clarification or additional information.

| Name             | Date      |  |
|------------------|-----------|--|
| Telephone        | Fax       |  |
| Title            |           |  |
| Department       | Mail Stop |  |
| Company Name     |           |  |
| Street           |           |  |
| City, State, Zip |           |  |

# U.S. Distributors by State

A. E. Avnet Electronics http://www.hh.avnet.com B. M. Bell Microproducts, Inc. (for HAB's) http://www.bellmicro.com I. E. Insight Electronics http://www.insight-electronics http://www.wyle.com

#### Alabama

Daphne I. E. Tel: 334.626.6190 Huntsville A. E. Tel: 256.837.8700 B. M. Tel: 256.705.3559 I. E. Tel: 256.830.1222 W. E. Tel: 800.964.9953

#### Alaska

A. E. Tel: 800.332.8638

#### Arizona

 Phoenix

 A. E.
 Tel: 480.736.7000

 B. M.
 Tel: 602.267.9551

 W. E.
 Tel: 800.528.4040

 Tempe
 I.

 I. E.
 Tel: 480.829.1800

 Tucson
 A. E.

#### Arkansas

W. E. Tel: 972.235.9953

#### California

Agoura Hills Tel: 818.865.0266 B. M. Granite Bay B. M. Tel: 916.523.7047 Irvine A. E. Tel: 949.789.4100 Tel: 949.470.2900 B. M. I. E. Tel: 949.727.3291 Tel: 800.626.9953 W. E. Los Angeles A. E. Tel: 818.594.0404 W. E. Tel: 800.288.9953 Sacramento A. E. Tel: 916.632.4500 W. E. Tel: 800.627.9953 San Diego Tel: 858.385.7500 A. E. B. M. Tel: 858.597.3010 I. E. Tel: 800.677.6011 W. E. Tel: 800.829.9953 San Jose A. E. Tel: 408.435.3500 Tel: 408.436.0881 B. M. I. E. Tel: 408.952.7000 Santa Clara W. E. Tel: 800.866.9953 Woodland Hills A. E. Tel: 818.594.0404 Westlake Village Tel: 818.707.2101 I. E.

#### Colorado

Denver A. E. Tel: 303.790.1662 B. M. Tel: 303.846.3065 W. E. Tel: 800.933.9953 Englewood I. E. Tel: 303.649.1800 Idaho Springs B. M. Tel: 303.567.0703

#### Connecticut

Cheshire A. E. Tel: 203.271.5700 I. E. Tel: 203.272.5843 Wallingford W. E. Tel: 800.605.9953

#### Delaware

North/South A. E. Tel: 800.526.4812 Tel: 800.638.5988 B. M. Tel: 302.328.8968 W. E. Tel: 856.439.9110

#### Florida

Altamonte Springs B. M. Tel: 407.682.1199 Tel: 407.834.6310 I. E. Boca Raton I. E. Tel: 561.997.2540 **Bonita Springs** B. M. . Tel: 941.498.6011 Clearwater I. E. Tel: 727.524.8850 Fort Lauderdale Tel: 954.484.5482 A. E. W. E. Tel: 800.568.9953 Miami B. M. Tel: 305.477.6406 Orlando A. E. Tel: 407.657.3300 W. E. Tel: 407.740.7450 Tampa W. E. Tel: 800.395.9953 St. Petersburg A. E. Tel: 727.507.5000 Georgia Atlanta A. E. Tel: 770.623.4400 B. M. Tel: 770.980.4922 W. E. Tel: 800.876.9953 Duluth I. E. Tel: 678.584.0812 Hawaii A. E. Tel: 800.851.2282

Idaho A. E. Tel: 801.365.3800 W. E. Tel: 801.974.9953

#### Illinois

North/South A. E. Tel: 847.797.7300 Tel: 314.291.5350 Chicago B. M. Tel: 847.413.8530 W. E. Tel: 800.853.9953 Schaumburg I. E. Tel: 847.885.9700

## Indiana

Fort Wayne I. E. Tel: 219.436.4250 W. E. Tel: 888.358.9953 Indianapolis A. E. Tel: 317.575.3500

#### lowa

W. E. Tel: 612.853.2280 Cedar Rapids A. E. Tel: 319.393.0033

#### Kansas

W. E. Tel: 303.457.9953 Kansas City A. E. Tel: 913.663.7900 Lenexa I. E. Tel: 913.492.0408

#### Kentucky

W. E. Tel: 937.436.9953 Central/Northern/ Western A. E. Tel: 800.984.9503 Tel: 800.767.0329 Tel: 800.829.0146

#### Louisiana

W. E. Tel: 713.854.9953 North/South A. E. Tel: 800.231.0253 Tel: 800.231.5775

#### Maine

A. E. Tel: 800.272.9255 W. E. Tel: 781.271.9953

#### Maryland Baltimore

A. E. Tel: 410.720.3400 W. E. Tel: 800.863.9953 Columbia B. M. Tel: 800.673.7461 I. E. Tel: 410.381.3131

#### Massachusetts

Boston A. E. Tel: 978.532.9808 W. E. Tel: 800.444.9953 Burlington I. E. Tel: 781.270.9400 Marlborough B. M. Tel: 800.673.7459 Woburn B. M. Tel: 800.552.4305

#### Michigan

Brighton I. E. Tel: 810.229.7710 Detroit A. E. Tel: 734.416.5800 W. E. Tel: 888.318.9953 Clarkston B. M. Tel: 877.922.9363

#### Minnesota

Champlin B. M. Tel: 800.557.2566 Eden Prairie B. M. Tel: 800.255.1469 Minneapolis A. E. Tel: 612.346.3000 W. E. Tel: 800.860.9953 St. Louis Park I. E. Tel: 612.525.9999

#### Mississippi

A. E. Tel: 800.633.2918 W. E. Tel: 256.830.1119

#### Missouri

W. E. Tel: 630.620.0969 St. Louis A. E. Tel: 314.291.5350 I. E. Tel: 314.872.2182

#### Montana

A. E. Tel: 800.526.1741 W. E. Tel: 801.974.9953

#### Nebraska

A. E. Tel: 800.332.4375 W. E. Tel: 303.457.9953

#### Nevada

Las Vegas A. E. Tel: 800.528.8471 W. E. Tel: 702.765.7117

#### **New Hampshire**

A. E. Tel: 800.272.9255 W. E. Tel: 781.271.9953

#### **New Jersey**

North/South AF Tel: 201.515.1641 Tel: 609.222.6400 Mt. Laurel I. E. Tel: 856.222.9566 Pine Brook B. M. Tel: 973.244.9668 W. E. Tel: 800.862.9953 Parsippany I. E. Tel: 973.299.4425 Wayne W. E. Tel: 973.237.9010

## New Mexico

W. E. Tel: 480.804.7000 Albuquerque A. E. Tel: 505.293.5119

# **U.S. Distributors** by State (Continued)

#### New York

Hauppauge Tel: 516.761.0960 I. E. Long Island A. E. Tel: 516.434.7400 W. E. Tel: 800.861.9953 Rochester A. E. Tel: 716.475.9130 I. E. Tel: 716.242.7790 W. E. Tel: 800.319.9953 Smithtown Tel: 800.543.2008 B. M. Syracuse Tel: 315.449.4927 A. E. North Carolina

## Raleigh

A. E. Tel: 919.859.9159 I. E. Tel: 919.873.9922 W. E. Tel: 800.560.9953

#### North Dakota

A. E. Tel: 800.829.0116 W. E. Tel: 612.853.2280

#### Ohio

Cleveland A. E. Tel: 216.498.1100 Tel: 800.763.9953 W. E. Dayton Tel: 614.888.3313 A. E. I. E. Tel: 937.253.7501 W. E. Tel: 800.575.9953 Strongsville B. M. Tel: 440.238.0404 Valley View Tel: 216.520.4333 I. E.

#### Oklahoma

W. E. Tel: 972.235.9953 Tulsa A. E. Tel: 918.459.6000 Tel: 918.665.4664 I. E.

#### Oregon

**Beaverton** B. M. Tel: 503.524.1075 I. E. Tel: 503.644.3300 Portland A. E. Tel: 503.526.6200 W. E. Tel: 800.879.9953

#### Pennsylvania

Mercer I. E. Tel: 412.662.2707 Philadelphia A. E. Tel: 800.526.4812 B. M. Tel: 877.351.2355 W. E. Tel: 800.871.9953 Pittsburgh A. E. Tel: 412.281.4150 W. E. Tel: 440.248.9996

#### Rhode Island

A. E. 800.272.9255 W. E. Tel: 781.271.9953

#### South Carolina

| A. E.        | Tel: 919.872.0712 |
|--------------|-------------------|
| W. E.        | Tel: 919.469.1502 |
| South<br>△ ⊑ | Dakota            |

W. E. Tel: 612.853.2280

#### Tennessee

W. E. Tel: 256.830.1119 East/West Tel: 800.241.8182 A. E. Tel: 800.633.2918

#### Texas

Arlington B. M. Tel: 817.417.5993 Austin A. E. Tel: 512.219.3700 B. M. Tel: 512.258.0725 I. E. Tel: 512.719.3090 W. E. Tel: 800.365.9953 Dallas A. E. Tel: 214.553.4300 B. M. Tel: 972.783.4191 W. E. Tel: 800.955.9953 El Paso A. E. Tel: 800.526.9238 Houston Tel: 713.781.6100 A. E. B. M. Tel: 713.917.0663 W. E. Tel: 800.888.9953 Richardson I. E. Tel: 972.783.0800 **Rio Grande Valley** A. E. Tel: 210.412.2047 Stafford Tel: 281.277.8200 I. E.

## Utah

| Centerv  | ville             |
|----------|-------------------|
| B. M.    | Tel: 801.295.3900 |
| Murray   |                   |
| I. E.    | Tel: 801.288.9001 |
| Salt Lak | ke City           |
| A. E.    | Tel: 801.365.3800 |
| W. E.    | Tel: 800.477.9953 |

#### Vermont

| A. E.         | Tel: 800.272.9255 |
|---------------|-------------------|
| <i>N</i> . E. | Tel: 716.334.5970 |

#### Virginia

| A. E.   | Tel: 800.638.5988 |
|---------|-------------------|
| W. E.   | Tel: 301.604.8488 |
| Hayma   | rket              |
| B. M.   | Tel: 703.754.3399 |
| Springf | ield              |
| B. M.   | Tel: 703.644.9045 |

#### Washington

Kirkland I. E. Tel: 425.820.8100 Maple Valley Tel: 206.223.0080 B. M. Seattle A. E. Tel: 425.882.7000 W. E. Tel: 800.248.9953

#### West Virginia

A. E. Tel: 800.638.5988

#### Wisconsin

Milwaukee A. E. Tel: 414.513.1500 W. E. Tel: 800.867.9953 Wauwatosa I. E. Tel: 414.258.5338

#### Wyoming

| A. E. | Tel: 800.332.9326 |
|-------|-------------------|
| W. E. | Tel: 801.974.9953 |

# Sales Offices and Design Resource Centers

LSI Logic Corporation Corporate Headquarters 1551 McCarthy Blvd Milpitas CA 95035 Tel: 408.433.8000 Fax: 408.433.8989

#### NORTH AMERICA

California Irvine 18301 Von Karman Ave Suite 900 Irvine, CA 92612

Tel: 949.809.4600 Fax: 949.809.4444

Pleasanton Design Center 5050 Hopyard Road, 3rd Floor Suite 300 Pleasanton, CA 94588 Tel: 925.730.8800 Fax: 925.730.8700

San Diego 7585 Ronson Road Suite 100 San Diego, CA 92111 Tel: 858.467.6981 Fax: 858.496.0548

Silicon Valley 1551 McCarthy Blvd Sales Office M/S C-500 Milpitas, CA 95035

◆ Tel: 408.433.8000 Fax: 408.954.3353 Design Center M/S C-410 Tel: 408.433.8000 Fax: 408.433.7695

Wireless Design Center 11452 El Camino Real Suite 210 San Diego, CA 92130 Tel: 858.350.5560 Fax: 858.350.0171

Colorado Boulder 4940 Pearl East Circle Suite 201 Boulder, CO 80301 ♦ Tel: 303.447.3800 Fax: 303.541.0641

Colorado Springs 4420 Arrowswest Drive Colorado Springs, CO 80907 Tel: 719.533.7000 Fax: 719.533.7020 Fort Collins 2001 Danfield Court Fort Collins, CO 80525 Tel: 970.223.5100 Fax: 970.206.5549

#### Florida

Boca Raton 2255 Glades Road Suite 324A Boca Raton, FL 33431 Tel: 561.989.3236 Fax: 561.989.3237

Georgia Alpharetta 2475 North Winds Parkway Suite 200 Alpharetta, GA 30004 Tel: 770.753.6146 Fax: 770.753.6147

#### Illinois

Oakbrook Terrace Two Mid American Plaza Suite 800 Oakbrook Terrace, IL 60181 Tel: 630.954.2234 Fax: 630.954.2235

## Kentucky

Bowling Green 1262 Chestnut Street Bowling Green, KY 42101 Tel: 270.793.0010 Fax: 270.793.0040

#### Maryland

Bethesda 6903 Rockledge Drive Suite 230 Bethesda, MD 20817 Tel: 301.897.5800 Fax: 301.897.8389

#### Massachusetts

Waltham 200 West Street Waltham, MA 02451 ♦ Tel: 781.890.0180 Fax: 781.890.6158

Burlington - Mint Technology 77 South Bedford Street Burlington, MA 01803 Tel: 781.685.3800 Fax: 781.685.3801

#### Minnesota

Minneapolis 8300 Norman Center Drive Suite 730 Minneapolis, MN 55437

Tel: 612.921.8300 Fax: 612.921.8399

#### New Jersey

Red Bank 125 Half Mile Road Suite 200 Red Bank, NJ 07701 Tel: 732.933.2656 Fax: 732.933.2643

Cherry Hill - Mint Technology 215 Longstone Drive Cherry Hill, NJ 08003 Tel: 856.489.5530 Fax: 856.489.5531

#### New York

Fairport 550 Willowbrook Office Park Fairport, NY 14450 Tel: 716.218.0020 Fax: 716.218.9010

#### North Carolina

Raleigh Phase II 4601 Six Forks Road Suite 528 Raleigh, NC 27609 Tel: 919.785.4520 Fax: 919.783.8909

#### Oregon

Beaverton 15455 NW Greenbrier Parkway Suite 235 Beaverton, OR 97006 Tel: 503.645.0589 Fax: 503.645.6612

#### Texas

Austin 9020 Capital of TX Highway North Building 1 Suite 150 Austin, TX 78759 Tel: 512.388.7294 Fax: 512.388.4171

Plano 500 North Central Expressway Suite 440 Plano, TX 75074 ♦ Tel: 972.244.5000

Fax: 972.244.5000

Houston 20405 State Highway 249 Suite 450 Houston, TX 77070 Tel: 281.379.7800 Fax: 281.379.7818

### Canada Ontario Ottawa

260 Hearst Way Suite 400 Kanata, ON K2L 3H1 ♦ Tel: 613.592.1263 Fax: 613.592.3253

#### INTERNATIONAL

France Paris LSI Logic S.A. Immeuble Europa 53 bis Avenue de l'Europe B.P. 139 78148 Velizy-Villacoublay Cedex, Paris Tel: 33.1.34.63.13.13 Fax: 33.1.34.63.13.19

Germany Munich LSI Logic GmbH Orleansstrasse 4 81669 Munich

Tel: 49.89.4.58.33.0 Fax: 49.89.4.58.33.108

Stuttgart Mittlerer Pfad 4 D-70499 Stuttgart ◆ Tel: 49.711.13.96.90 Fax: 49.711.86.61.428

#### Italy

Milan **LSI Logic S.P.A.** Centro Direzionale Colleoni Palazzo Orione Ingresso 1 20041 Agrate Brianza, Milano Tel: 39.039.687371

Fax: 39.039.6057867

Japan Tokyo LSI Logic K.K. Rivage-Shinagawa Bldg. 14F 4-1-8 Kounan Minato-ku, Tokyo 108-0075 ◆ Tel: 81.3.5463.7821 Fax: 81.3.5463.7820

Osaka Crystal Tower 14F 1-2-27 Shiromi Chuo-ku, Osaka 540-6014 Tel: 81.6.947.5281 Fax: 81.6.947.5287

# Sales Offices and Design Resource Centers (Continued)

Korea Seoul LSI Logic Corporation of Korea Ltd 10th Fl., Haesung 1 Bldg. 942, Daechi-dong, Kangnam-ku, Seoul, 135-283 Tel: 82.2.528.3400 Fax: 82.2.528.2250

#### The Netherlands Eindhoven

LSI Logic Europe Ltd World Trade Center Eindhoven Building 'Rijder' Bogert 26 5612 LZ Eindhoven Tel: 31.40.265.3580 Fax: 31.40.296.2109

#### Singapore

Singapore LSI Logic Pte Ltd 7 Temasek Boulevard #28-02 Suntec Tower One Singapore 038987 Tel: 65.334.9061 Fax: 65.334.4749

#### Sweden

Stockholm **LSI Logic AB** Finlandsgatan 14 164 74 Kista ♦ Tel: 46.8.444.15.00 Fax: 46.8.750.66.47

Taiwan Taipei

Taiwan Branch 10/F 156 Min Sheng E. Road Section 3 Taipei, Taiwan R.O.C. Tel: 886.2.2718.7828 Fax: 886.2.2718.8869

United Kingdom Bracknell LSI Logic Europe Ltd Greenwood House London Road Bracknell, Berkshire RG12 2UB ♦ Tel: 44.1344.426544 Fax: 44.1344.481039

 Sales Offices with Design Resource Centers

## **International Distributors**

Australia New South Wales Reptechnic Pty Ltd 3/36 Bydown Street Neutral Bay, NSW 2089 Tel: 612.9953.9844 Fax: 612.9953.9683

#### Belgium

Acal nv/sa Lozenberg 4 1932 Zaventem Tel: 32.2.7205983 Fax: 32.2.7251014

## China

Beijing LSI Logic International Services Inc. Beijing Representative Office Room 708 Canway Building 66 Nan Li Shi Lu Xicheng District Beijing 100045, China Tel: 86.10.6804.2534 to 38 Fax: 86.10.6804.2521

France Rungis Cedex

Azzurri Technology France 22 Rue Saarinen Sillic 274 94578 Rungis Cedex Tel: 33.1.41806310 Fax: 33.1.41730340

**Germany** Haar

**EBV Elektronik** Hans-Pinsel Str. 4 D-85540 Haar Tel: 49.89.4600980 Fax: 49.89.46009840

Munich Avnet Emg GmbH Stahlgruberring 12 81829 Munich Tel: 49.89.45110102 Fax: 49.89.42.27.75

Wuennenberg-Haaren **Peacock AG** Graf-Zepplin-Str 14 D-33181 Wuennenberg-Haaren Tel: 49.2957.79.1692 Fax: 49.2957.79.9341 Hong Kong Hong Kong AVT Industrial Ltd Unit 608 Tower 1 Cheung Sha Wan Plaza

Cheung Sha Wan Plaza 833 Cheung Sha Wan Road Kowloon, Hong Kong Tel: 852.2428.0008 Fax: 852.2401.2105

#### Serial System (HK) Ltd

2301 Nanyang Plaza 57 Hung To Road, Kwun Tong Kowloon, Hong Kong Tel: 852.2995.7538 Fax: 852.2950.0386

#### India Bangalore Spike Technologies India Private Ltd 951, Vijayalakshmi Complex, 2nd Floor, 24th Main, J P Nagar II Phase, Bangalore, India 560078 Tel: 91.80.664.5530 Fax: 91.80.664.9748

#### Israel

Tel Aviv Eastronics Ltd 11 Rozanis Street P.O. Box 39300 Tel Aviv 61392 Tel: 972.3.6458777 Fax: 972.3.6458666

#### Japan

Tokyo Daito Electron Sogo Kojimachi No.3 Bldg 1-6 Kojimachi Chiyoda-ku, Tokyo 102-8730 Tel: 81.3.3264.0326 Fax: 81.3.3261.3984

#### Global Electronics Corporation

Nichibei Time24 Bldg. 35 Tansu-cho Shinjuku-ku, Tokyo 162-0833 Tel: 81.3.3260.1411 Fax: 81.3.3260.7100 Technical Center Tel: 81.471.43.8200

#### Marubeni Solutions

1-26-20 Higashi Shibuya-ku, Tokyo 150-0001 Tel: 81.3.5778.8662 Fax: 81.3.5778.8669

#### Shinki Electronics

Myuru Daikanyama 3F 3-7-3 Ebisu Minami Shibuya-ku, Tokyo 150-0022 Tel: 81.3.3760.3110 Fax: 81.3.3760.3101 Yokohama-City Innotech 2-15-10 Shin Yokohama Kohoku-ku Yokohama-City, 222-8580 Tel: 81.45.474.9037 Fax: 81.45.474.9065

#### Macnica Corporation

Hakusan High-Tech Park 1-22-2 Hadusan, Midori-Ku, Yokohama-City, 226-8505 Tel: 81.45.939.6140 Fax: 81.45.939.6141

The Netherlands Eindhoven Acal Nederland b.v. Beatrix de Rijkweg 8 5657 EG Eindhoven Tel: 31.40.2.502602 Fax: 31.40.2.510255

Switzerland Brugg LSI Logic Sulzer AG Mattenstrasse 6a CH 2555 Brugg Tel: 41.32.3743232 Fax: 41.32.3743233

Taiwan Taipei Avnet-Mercuries Corporation, Ltd 14F, No. 145, Sec. 2, Chien Kuo N. Road Taipei, Taiwan, R.O.C. Tel: 886.2.2516.7303 Fax: 886.2.2505.7391

Lumax International

Corporation, Ltd 7th FL, 52, Sec. 3 Nan-Kang Road Taipei, Taiwan, R.O.C. Tel: 886.2.2788.3656 Fax: 886.2.2788.3568

#### Prospect Technology

**Corporation, Ltd** 4FI., No. 34, Chu Luen Street Taipei, Taiwan, R.O.C. Tel: 886.2.2721.9533 Fax: 886.2.2773.3756

## Wintech Microeletronics

**Co., Ltd** 7F., No. 34, Sec. 3, Pateh Road Taipei, Taiwan, R.O.C. Tel: 886.2.2579.5858 Fax: 886.2.2570.3123

#### United Kingdom Maidenhead Azzurri Technology Ltd

Hardin Ferninology Eta 16 Grove Park Business Estate Waltham Road White Waltham Maidenhead, Berkshire SL6 3LW Tel: 44.1628.826826 Fax: 44.1628.829730

#### Milton Keynes Ingram Micro (UK) Ltd Garamonde Drive Wymbush Milton Keynes Buckinghamshire MK8 8DF Tel: 44.1908.260422

#### Swindon

EBV Elektronik 12 Interface Business Park Bincknoll Lane Wootton Bassett, Swindon, Wiltshire SN4 8SY Tel: 44.1793.849933 Fax: 44.1793.859555

 Sales Offices with Design Resource Centers