# Wireless Components 2 Band TV Tuner Mixer-Oscillator-PLL with balanced IF-Amplifier TUA6024 Version 2.0 Specification December 1999 | tory: Current V | 'ersion: 12.99 | | | | | | |---------------------------------|----------------------------------------------|--|--|--|--|--| | ion:Target Data | a Sheet | | | | | | | Page<br>(in current<br>Version) | Subjects (major changes since last revision) | | | | | | | div | new layout | | | | | | | | | | | | | | | | Page<br>(in current<br>Version) | | | | | | ABM®, AOP®, ARCOFI®-BA, ARCOFI®-BP, DigiTape®, EPIC®-1, EPIC®-S, ELIC®, FALC®-54, FALC®-56, FALC®-E1, FALC®-LH, IDEC®, IOM®, IOM®-1, IOM®-2, IPAT®-2, ISAC®-P, ISAC®-S, ISAC®-S TE, ISAC®-P TE, ITAC®, IWE®, MUSAC®-A, OCTAT®-P, QUAT®-S, SICAT®, SICOFI®-2, SICOFI®-4, ACE™, ASM™, ASP™, POTSWIRE™, QuadFALC™, SCOUT™ are trademarks of Infineon Technologies AG. #### Edition 03.99 Published by Infineon Technologies AG i. Gr., SC Balanstraße 73, 81541 München © Infineon Technologies AG i. Gr. 13.01.00. All Rights Reserved. #### Attention please! As far as patents or other rights of third parties are concerned, liability is only assumed for components, not for applications, processes and circuits implemented within components or assemblies. The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved. Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies AG is an approved CECC manufacturer. #### **Packing** Please use the recycling operators known to you. We can also help you – get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport. For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred. #### Components used in life-support devices or systems must be expressly authorized for such purpose! Critical components<sup>1</sup> of the Infineon Technologies AG, may only be used in life-support devices or systems<sup>2</sup> with the express written approval of the Infineon Technologies AG. - 1 A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that life-support device or system, or to affect its safety or effectiveness of that device or system. - 2 Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health of the user may be endangered. #### **Product Info** # **Product Info** #### **General Description** The TUA6024 is a 5 V mixer/oscillator Package and sythesizer for analog and digital TV and VCR tuners. #### **Features** General - Suitable for analog and digital terrestrial TV tuner - Full ESD protection #### Mixer/Oscillator - High impedance mixer input for LOW/MID band - Low impedance mixer input for HIGH band - 4 pin oscillator for LOW/MID band - 4 pin oscillator for HIGH band - IF-Amplifier - balanced SAW preamplifier - Low output impedance #### PLL - PLL with short lock-in time - High voltage VCO tuning output - Fast I<sup>2</sup>C bus - 3 NPN bandswitch buffers - Internal LOW-MID/HIGH switch - Lock-in flag - Power-down reset - Programmable reference divider ratios: 64, 80, 128 - Programmable charge pump current #### **Application** ■ The IC is suitable for PAL tuner in TV- and VCR-sets or set-top receivers for analog TV and Digital Video Broadcasting. #### **Ordering Information** | Туре | Ordering Code | Package | |-----------|---------------|--------------| | TUA6024-K | Q67037-A1057 | P-TSSOP-28-1 | | TUA6024-S | Q67037-A1056 | P-TSSOP-28-1 | 1 # Table of Contents | 1 | Table of Contents | • • | • • | • • | 1 | 1-1 | |-------|------------------------------------------------------|-----|-----|-----|----|------| | 2 | Product Description | | | | 2 | 2-1 | | 2.1 | General Description | | | | 2 | 2-2 | | 2.2 | Features | | | | 2 | 2-2 | | 2.3 | Application | | | | 2 | 2-3 | | 2.4 | Package Outlines | ٠. | ٠. | ٠. | 2 | 2-3 | | 3 | Functional Description | | | | | | | 3.1 | Pin Configuration | | | | | | | 3.2 | Internal Pin Configuration | | | | | | | 3.3 | Block Diagram | | | | | | | 3.4 | Circuit Description | | ٠. | ٠. | 3 | 3-8 | | 4 | Applications | | | | | | | 4.1 | Circuit | ٠. | ٠. | ٠. | 4 | 4-2 | | 5 | Reference | | | | | | | 5.1 | Electrical Data | | | | | | | 5.1.1 | 3- | | | | | | | | Operating Range | | | | | | | | AC/DC Characteristics | | | | | | | 5.2 | Programming | | | | | | | | 5-4 Bit Allocation Read / Write | | | | | | | | 5-5 Description of symbols | | | | | | | | 5-6 Address selection | | | | | | | | 5-7 Test modes | | | | | | | | 5-8 Reference divider ratio | | | | | | | 5.3 | I2C Bus Timing Diagram | | | | | | | 5.4 | Test Circuits | | | | | | | 5.4.1 | Gain (GV) test Set-up in LOW/MID. | | | | | | | | Gain (GV) test Set-up in HIGH | | | | | | | | Matching circuit for optimum noise figure in LOW/MID | | | | | | | 5.4.4 | | | | | | | | 5.4.5 | Noise Figure Test Set-up in HIGH | | | | | | | 24 b | ivieasurement of fret and foly | | | | ე- | . 15 | # Product Description | Contents of this Chapter | | | | | |--------------------------|---------------------|-----|--|--| | 2.1 | General Description | 2-2 | | | | 2.2 | Features | 2-2 | | | | 2.3 | Application | 2-3 | | | | 2.4 | Package Outlines | 2-3 | | | # **Product Description** #### 2.1 **General Description** The TUA6024 device combines a digitally programmable phase locked loop (PLL), with a mixer-oscillator block including two balanced mixers and oscillators for use in TV and VCR tuners. The PLL block with four selectable chip addresses forms a digitally programmable phase locked loop. With a 4 MHz quartz crystal, the PLL permits precise setting of the frequency of the tuner oscillator up to 900 MHz in increments of 31.25, 50 or 62.5 kHz. The tuning process is controlled by a microprocessor via an I<sup>2</sup>C bus. The device has three output ports. A flag is set when the loop is locked it can be read by the processor via the I<sup>2</sup>C bus. The mixer-oscillator block includes two balanced mixers (one mixer with highimpedance input and one mixer with a balanced low-impedance input), two frequency and amplitude-stable balanced oscillators for LOW/MID and HIGH, an IF amplifier, a low-noise reference voltage source, and a band switch. #### 2.2 **Features** #### General - Suitable for analog and digital terrestrial TV tuner - Full ESD protection #### Mixer/Oscillator - High impedance mixer input for LOW/MID band - Low impedance mixer input for HIGH band - 4 pin oscillator for LOW/MID band - 4 pin oscillator for HIGH band #### **IF-Amplifier** - balanced SAW preamplifier - Low output impedance #### **PLL** - PLL with short lock-in time - High voltage VCO tuning output - Fast I<sup>2</sup>C bus - 3 NPN bandswitch buffers - Internal LOW-MID/HIGH switch - Lock-in flag - Power-down reset **Product Description** - Programmable reference divider ratios: 64, 80, 128 - Programmable charge pump current # 2.3 Application ■ The IC is suitable for PAL tuners in TV- and VCR-sets or set-top receivers for analog TV and **D**igital **V**ideo **B**roadcasting. # 2.4 Package Outlines P-TSSOP-28-1 - 1) Does not include plastic or metal protrusion of 0.15 max. per side - 2) Does not include dambar protrusion | Cont | ents of this Chapter | |-------|----------------------------| | 3.1 | Pin Configuration | | 3.2 | Internal Pin Configuration | | 3.3 | Block Diagram | | 3.4.1 | Circuit Description | | | PLL block | | 3.4.3 | I2C-Bus Interface | # 3.1 Pin Configuration Pin\_config Figure 3-1 Pin Configuration # 3.2 Internal Pin Configuration | Table 3-1 | 1 Pin Definition | and Function | | | |-----------|-------------------|------------------------------------------|---------|-----------| | Pin No. | Symbol | Equivalent I/O-Schematic Average DC volt | | C voltage | | | | | LOW/MID | HIGH | | 1 | OSCHIGHIN | | 0.0 V | 1.6 V | | 2 | OSC-<br>HIGHOUT | фф | 0.0 V | 2.3 V | | 3 | OSC-<br>HIGHOUT | 2 - 3 | 0.0 V | 2.3 V | | 4 | OSCHIGHIN | 1 4 | 0.0 V | 1.6 V | | 5 | OSCLOW/<br>MIDIN | <u> </u> | 1.6 V | 0.0 V | | 6 | OSCLOW/<br>MIDOUT | 6 <b>—</b> 7 5 <b>—</b> 8 | 2.8 V | 0.0 V | | 7 | OSCLOW/<br>MIDOUT | | 2.8 V | 0.0 V | | 8 | OSCLOW/<br>MIDIN | <u> </u> | 1.6 V | 0.0 V | | Table 3- | 1 Pin Definition | and Function (continued) | | | |----------|----------------------------------------|--------------------------|------------------|------------------| | Pin No. | in No. Symbol Equivalent I/O-Schematic | | | C voltage | | | | | LOW/MID | HIGH | | 9 | RFGND | analog ground | 0.0 V | 0.0 V | | 10 | ADC | 10 | V <sub>ADC</sub> | V <sub>ADC</sub> | | 11 | IFOUT | 11 12 | 2.3 V | 2.3 V | | 12 | IFOUT | | 2.3 V | 2.3 V | | 13 | VT | 14 | V <sub>T</sub> | V <sub>T</sub> | | 14 | СР | 13 | 1.9 V | 1.9 V | | | | and Function (continued) | | | |---------|--------|--------------------------|------------------------|-----------------| | Pin No. | Symbol | | | C voltage | | | | | LOW/MID | HIGH | | 15 | PMID | 15 | 5 V or V <sub>CE</sub> | 5 V | | 16 | PLOW | 15<br>16<br>17 | 5 V or V <sub>CE</sub> | 5 V | | 17 | PHIGH | <u> </u> | 5 V | V <sub>CE</sub> | | 18 | XTAL | 18 | 3.0 V | 3.0 V | | 19 | AS | 19 | V <sub>AS</sub> | V <sub>AS</sub> | | 20 | SCL | 20 | n.a. | n.a. | | Table 3-1 | Pin Definition | and Function (continued) | | | |-----------|----------------|--------------------------|-----------|-----------| | Pin No. | Symbol | Equivalent I/O-Schematic | Average D | C voltage | | | | | LOW/MID | HIGH | | 21 | SDA | 21 | n.a. | n.a. | | | | | | | | 22 | PLLGND | digital ground | 0.0 V | 0.0 V | | 23 | MIXOUT | 23 IF Amp. 24 | 3.8 V | 3.8 V | | 24 | MIXOUT | Oscillator | 3.8 V | 3.8 V | | 25 | VCC | supply voltage | 5.0 V | 5.0 V | | 26 | LOW/MIDIN | 26 | 1.8 V | 0.0 V | | 27 | HIGHIN | | 0.0 V | 0.9 V | | 28 | HIGHIN | 27 28 | 0.0 V | 0.9 V | # 3.3 Block Diagram Block\_diag Figure 3-2 Block Diagram # 3.4 Circuit Description #### 3.4.1 Mixer-Oscillator block The mixer oscillator section includes two balanced mixers (double balanced mixer), two balanced oscillators for LOW and / or MID band and HIGH, a reference voltage source and a band switch. Filters between tuner input and IC separate the TV frequency signals into two bands. The band switching in the tuner front-end is done by using two or three port outputs. In the selected band the signal passes a tuner input stage with MOSFET amplifier, a double-tuned bandpass filter and is then fed to the balanced mixer input of the IC which has in case of LOW / MID a high-impedance input and in case of HIGH a low-impedance input. The input signal is mixed there with the signal from the activated on chip oscillator to the IF frequency which is filtered out at the balanced high-impedance output pair by means of a parallel tuned circuit. The following SAW preamplifier has a low output impedance to drive the SAW filter directly. #### 3.4.2 PLL block The oscillator signal is internally DC-coupled as a differential signal to the programmable divider inputs. The signal subsequently passes through a programmable divider with ratio N = 256 through 32767 and is then compared in a digital frequency / phase detector to a reference frequency $f_{ref} = 31.25$ , 50 or 62.5 kHz. This frequency is derived from a unbalanced, low-impedance 4 MHz crystal oscillator (pin XTAL) divided by R = 128, 80 or 64. The phase detector has two outputs that drive two current sources of opposite palarity as charge pump. If the negative edge of the divided VCO signal appears prior to the negative edge of the reference signal, the positive current source pulses for the duration of the phase difference. In the reverse case the I- current source pulses. If the two signals are in phase, the charge pump output (CP) goes into the high-impedance state (PLL is locked). An active low-pass filter integrates the current pulses to generate the tuning voltage for the VCO (internal amplifier, external pullup resistor at TUNE and external RC circuitry). The charge pump output is also switched into the high-impedance state if the control bit T0 = 1. Here it should be noted, however, that the tuning voltage can alter over a long period in the high-impedance state as a result of self-discharge in the peripheral circuity. TUNE may be switched off by the control bit OS to allow external adjustments. If the VCO is not oscillating the PLL locks to a tuning voltage of 33V. By means of control bit CP the pump current can be switched between two values by software. This programmability permits alteration of the control response of the PLL in the locked-in state. In this way different VCO gains can be compensated, for example. The software-switched ports PLOW, PMID and PHIGH are general-purpose open-collector outputs. The test bit T1 = 1, switches the test signals $f_{ref}$ (i.e. $f_{XTAL}$ / 64) and $f_{div}$ (divided input signal) to PLOW and PMID respectively. The lock detector resets the lock flag FL if the width of the charge pump current pulses is wider than the period of the crystal oscillator (i.e. 250 ns). Hence, if FL = 1, the maximum deviation of the input frequency from the programmed frequency is given by $$\Delta f = \pm I_P (K_{VCO} / f_{XTAL}) (C1+C2) / (C1C2)$$ where I<sub>P</sub> is the charge pump current, K<sub>VCO</sub> the VCO gain, $f_{XTAL}$ the crystal oscillator frequency and C1, C2 the capacitances in the loop filter (see Figure 4-1 Evaluation Board on page 2). As the charge pump pulses at i.e. 62.5 kHz (= $f_{ref}$ ), it takes a maximum of 16 $\mu$ s for FL to be reset after the loop has lost lock state. Once FL has been reset, it is set only if the charge pump pulse width is less than 250 ns for eight consecutive $f_{ref}$ periods. Therefore it takes between 128 and 144 $\mu s$ for FL to be set after the loop regains lock. #### 3.4.3 I<sup>2</sup>C-Bus Interface Data is exchanged between the processor and the PLL via the $I^2C$ bus. The clock is generated by the processor (input SCL), while pin SDA functions as an input or output depending on the direction of the data (open collector, external pull-up resistor). Both inputs have hysteresis and a low-pass characteristic, which enhance the noise immunity of the $I^2C$ bus. The data from the processor pass through an $I^2C$ bus controller. Depending on their function the data are subsequently stored in registers. If the bus is free, both lines will be in the marking state (SDA, SCL are HIGH). Each telegram begins with the start condition and ends with the stop condition. Start condition: SDA goes LOW, while SCL remains HIGH. Stop condition: SDA goes HIGH while SCL remains HIGH. All further information transfer takes place during SCL = LOW, and the data is forwarded to the control logic on the positive clock edge. The table "Bit Allocation" (see Table 5-4 Bit Allocation Read / Write on page 10) should be referred to the following description. All telegrams are transmitted byte-by-byte, followed by a ninth clock pulse, during which the control logic returns the SDA line to LOW (acknowledge condition). The first byte is comprised of seven address bits. These are used by the processor to select the PLL from several peripheral components (chip select). The LSB bit (R/W) determines whether data are written into (R/W = 0) or read from (R/W = 1) the PLL. In the data portion of the telegram during a WRITE operation, the MSB bit of the first or third data byte determines whether a divider ratio or control information is to follow. In each case the second byte of the same data type has to follow the first byte. If the address byte indicates a READ operation, the PLL generates an acknowledge and then shifts out the status byte onto the SDA line. If the processor generates an acknowledge, a further status byte is output; otherwise the data line is released to allow the processor to generate a stop condition. The status word consists the lock flag and the power-on flag. Four different chip addresses can be set by appropriate DC level at pin AS (see Table 5-6 Address selection on page 11). While applying the supply voltage, a power-on reset circuit prevents the PLL from setting the SDA line to LOW, which would block the bus. The power-on reset flag POR is set at power-on and when $V_{CC}$ falls below 3.2 V. It will be reset at the end of a READ operation. # 4 Applications | Cont | ents of this Chapter | | |------|----------------------|---| | | | | | 4.1 | Circuit | 2 | # 4.1 Circuit Application Circuit.wmf Figure 4-1 Evaluation Board | Table 4-1 | Recommended band limits in MHz | | | | | | |-----------|--------------------------------|--------|--------|--------|--|--| | | RF i | nput | Osci | llator | | | | | min | max | min | max | | | | LOW | 48.25 | 147.25 | 87.15 | 186.15 | | | | MID | 154.25 | 423.25 | 193.15 | 462.25 | | | | HIGH | 432.25 | 855.25 | 471.25 | 894.25 | | | | Table 4-1 Coils | | | | | | | |-----------------|--------------------------|--------|--------|--|--|--| | | turns | Ø | wire Ø | | | | | L1 | 1.5 | 2 mm | 0.4 mm | | | | | L2 | 3.5 | 2.5 mm | 0.5 mm | | | | | L3 | 8.5 | 3 mm | 0.5 mm | | | | | L4 | 14.5 | 4 mm | 0.3 mm | | | | | *) | TOKO B4F Type 617DB-1023 | | | | | | | **) | TOKO 7KL600 GCS-A1010DX | | | | | | ## **Contents of this Chapter** 5.1 5.2 Programming ........................5-10 Table 5-5 Description of symbols......5-10 Table 5-9 A/D converter levels......5-11 5.3 I2C Bus Timing Diagram ......5-12 Test Circuits ......5-13 5.4 5.4.1 Gain (GV) test Set-up in LOW/MID......5-13 5.4.3 Matching circuit for optimum noise figure in LOW/MID......5-14 5.4.4 Noise Figure Test Set-up in LOW/MID . . . . . . . . . . . . . . . . 5-14 # 5.1 Electrical Data # 5.1.1 Absolute Maximum Ratings #### WARNING The maximum ratings may not be exceeded under any circumstances, not even momentarily and individually, as permanent damage to the IC may result. | Parameter <sup>1).</sup> | Symbol | Limit \ | /alues | Unit | Remarks | |------------------------------------------|---------------------|---------|-----------------|------|-----------------------------------------| | | | min | max | | | | Supply voltage | V <sub>CC</sub> | -0.3 | 6 | V | | | Junction temperature | $T_J$ | | +150 | °C | | | Storage temperature | T <sub>Stg</sub> | -40 | +125 | °C | | | Thermal resistance (junction to ambient) | R <sub>thJA</sub> | | 120 | K/W | | | PLL | | | | | | | СР | V <sub>CHGPMP</sub> | -0.3 | 3 | V | | | | I <sub>CHGPMP</sub> | | 1 | mA | | | Crystal oscillator pin XTAL | V <sub>XTAL</sub> | | V <sub>CC</sub> | V | | | | I <sub>XTAL</sub> | -5 | | mA | | | Bus input/output SDA | V <sub>SDA</sub> | -0.3 | V <sub>CC</sub> | V | | | Bus output current SDA | I <sub>SDA(L)</sub> | | 5 | mA | open collector | | Bus input SCL | V <sub>SCL</sub> | -0.3 | V <sub>CC</sub> | V | | | Chip address switch AS | V <sub>AS</sub> | -0.3 | V <sub>CC</sub> | V | | | VCO tuning output (loop filter) | V <sub>T</sub> | -0.3 | 35 | V | | | Port outputs PLOW, PMID, PHIGH | V <sub>P</sub> | -0.3 | V <sub>CC</sub> | V | | | | I <sub>P(L)</sub> | -1 | 25 | mA | t <sub>max</sub> = 0.1 sec.<br>at 5.5 V | | Total port output current | $\Sigma I_{P(L)}$ | | 40 | mA | t <sub>max</sub> = 0.1 sec.<br>at 5.5 V | | Mixer-Oscillator | | | | | | | Mix inputs LOW/MID | V <sub>MIX V</sub> | -0.3 | 3 | V | | | Mix inputs HIGH | V <sub>MIX U</sub> | | 2 | V | | | | I <sub>MIX U</sub> | -5 | 6 | mA | | | Table 5-1 Absolute Maximum Ratings, Ambient temperature T <sub>AMB</sub> =20°C + 85°C (continued) | | | | | | | | | | |---------------------------------------------------------------------------------------------------|------------------|---------|-----------------|------|---------|--|--|--|--| | Parameter 1) | Symbol | Limit V | alues | Unit | Remarks | | | | | | _ | | min | max | | | | | | | | VCO base voltage | $V_{B}$ | -0.3 | 3 | V | | | | | | | VCO collector voltage | V <sub>C</sub> | | V <sub>CC</sub> | V | | | | | | | ESD-Protection <sup>2).</sup> | | | | | | | | | | | all pins | V <sub>ESD</sub> | | 1 | kV | | | | | | - 1). All values are referred to ground (pin), unless stated otherwise. Currents with a positive sign flows into the pin and currents with a negative sign flows out of pin. - 2). According to MIL STD 883D, method 3015.7 and EOS/ESD assn. standardS5.1 1993 # 5.1.2 Operating Range Within the operational range the IC operates as described in the circuit description. The AC / DC characteristic limits are not guaranteed. | Table 5-2 Operating Range | | | | | | | | |-------------------------------------|-------------------|---------|---------------|------|-----------------|---|------| | Parameter | Symbol | Limit \ | <b>Values</b> | Unit | Test Conditions | L | Item | | | | min | max | | | | | | Supply voltage | V <sub>CC</sub> | +4.5 | +5.5 | V | | | | | Programmable divider factor | N | 256 | 32767 | | | | | | LOW/MID Mixer input frequency range | f <sub>MIXV</sub> | 30 | 500 | MHz | | | | | HIGH Mixer input frequency range | f <sub>MIXU</sub> | 400 | 900 | MHz | | | | | LOW/MID Oscillator frequency range | f <sub>OH</sub> | 65 | 560 | MHz | | | | | HIGH Oscillator frequency range | f <sub>OU</sub> | 430 | 950 | MHz | | | | | Ambient temperature | T <sub>amb</sub> | -20 | +85 | °C | | | | #### 5.1.3 AC/DC Characteristics AC / DC characteristics involve the spread of values guaranteed in the specified supply voltage and ambient temperature range. Typical characteristics are the median of the production. | Table 5-3 AC/DC Characteristics with T <sub>A</sub> 25 °C, V <sub>CC</sub> | | | | | | | | | | |----------------------------------------------------------------------------|-----------------|--------------|-----|-----|------|-----------------|---|------|--| | | Symbol | Limit Values | | | Unit | Test Conditions | L | Item | | | | | min | typ | max | | | | | | | Supply | | | | | | | | | | | Supply voltage | V <sub>CC</sub> | 4.5 | 5 | 5.5 | V | | | | | | Current consumption | I <sub>CC</sub> | 56 | 70 | 84 | mA | | | | | # **Digital Unit** | ı | P | ı | ı | ı | | |---|---|---|---|---|--| | | | | | | | | Crystal oscillator con | nections XT | AL | | | | | | | |----------------------------------|-------------------|---------|-------|---------|-----|--------------------------------|--|--| | Crystal frequency | f <sub>XTAL</sub> | 3.2 | 4.0 | 4.8 | MHz | series resonance | | | | Crystal resistance | R <sub>XTAL</sub> | 10 | | 100 | Ω | series resonance | | | | Oscillation frequency | f <sub>XTAL</sub> | 3,99975 | 4,000 | 4,00025 | MHz | f <sub>XTAL</sub> = 4 MHz | | | | Input impedance | Z <sub>XTAL</sub> | -500 | -700 | -900 | Ω | f <sub>XTAL</sub> = 4 MHz | | | | Charge pump output | СР | | | | | | | | | HIGH output current | I <sub>CPH</sub> | ±90 | ±220 | ±300 | μΑ | CP = 1, V <sub>CP</sub> = 2 V | | | | LOW output current | I <sub>CPL</sub> | ±22 | ±50 | ±75 | μΑ | CP = 0, V <sub>CP</sub> = 2 V | | | | Tristate current | I <sub>CPZ</sub> | | +1 | | nA | T0 = 1, V <sub>CP</sub> = 2 V | | | | Output voltage | V <sub>CP</sub> | 1.0 | | 2.5 | V | PLL locked | | | | Drive output VT (open collector) | | | | | | | | | | HIGH output current | I <sub>TH</sub> | | | 10 | μΑ | V <sub>TH</sub> = 33 V, T0 = 1 | | | | LOW output voltage | V <sub>TL</sub> | | | 0.4 | V | I <sub>TL</sub> = 1.0 mA | | | | .20 5 | | | | | | | | | | I <sup>2</sup> C-Bus | | | | | | | | | | Bus inputs SCL, SDA | | | | | | | | | | HIGH input voltage | V <sub>IH</sub> | 3 | | 5.5 | V | | | | | LOW input voltage | V <sub>IL</sub> | 0 | | 1.5 | V | | | | | HIGH input current | I <sub>IH</sub> | | | 10 | μΑ | $V_{IH} = V_{S}$ | | | | LOW input current | I <sub>IL</sub> | -10 | | | μΑ | V <sub>IL</sub> = 0 V | | | | Bus output SDA (ope | n collector) | | | | | | | | | HIGH output current | I <sub>OH</sub> | | | 10 | μΑ | V <sub>OH</sub> = 5.5 V | | | | LOW output voltage | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 3 mA | | | | | | | | | | | | | | | Symbol | I | _imit Value | s | Unit | Test Conditions | L | ltem | |--------------------------------------------|--------------------|------------|-------------|-----|------|--------------------------|---|------| | | | min | typ | max | | | | | | Edge speed SCL,SDA | | | | | | | | | | Rise time | t <sub>r</sub> | | | 300 | ns | | | | | Fall time | t <sub>f</sub> | | | 300 | ns | | | | | Clock timing SCL | | | | | | | | | | Frequency | f <sub>SCL</sub> | 0 | | 400 | kHz | | | | | HIGH pulse width | t <sub>H</sub> | 0.6 | | | μs | | | | | LOW pulse width | tL | 1.3 | | | μs | | | | | Start condition | | | | | | | | | | Set-up time | t <sub>susta</sub> | 0.6 | | | μs | | | | | Hold time | t <sub>hsta</sub> | 0.6 | | | μs | | | | | Stop condition | | | | | | | | | | Set up time | t <sub>susto</sub> | 0.6 | | | μs | | | | | Bus free | t <sub>buf</sub> | 1.3 | | | μs | | | | | Data transfer | | | | | | | | | | Set-up time | t <sub>sudat</sub> | 0.1 | | | μs | | | | | Hold time | t <sub>hdat</sub> | 0 | | | μs | | | | | Input hysteresis<br>SCL, SDA | V <sub>hys</sub> | | 200 | | mV | | | | | Pulse width of spikes which are suppressed | t <sub>sp</sub> | 0 | | 50 | ns | | | | | Capacitive load for each bus line | C <sub>L</sub> | | | 400 | pF | | | | | Port outputs PLOW, P | MID, PHIGH | l (open co | llector) | | | | | | | HIGH output current | I <sub>POH</sub> | | | 1 | μΑ | V <sub>POH</sub> = 5 V | | | | LOW output voltage | V <sub>POL</sub> | | | 0.5 | V | I <sub>POL</sub> = 25 mA | | | | ADC port input | | | | | | | | | | HIGH input current | I <sub>ADCH</sub> | | | 10 | μΑ | | | | | LOW input current | I <sub>ADCL</sub> | -10 | | | μΑ | | | | | Address selection inp | ut AS | | | | | | | | | HIGH input current | I <sub>ASH</sub> | | | 50 | μΑ | V <sub>ASH</sub> = 5 V | | | | LOW input current | I <sub>ASL</sub> | -50 | | | μΑ | V <sub>ASL</sub> = 0 V | | | | Table 5-3 AC/DC Cha | racteristics | with T <sub>A</sub> 25 | ontinued) | | | | | | |------------------------------------------|---------------------|------------------------|------------|-----|------|--------------------------------------------------------------------|---|------| | | Symbol | L | imit Value | s | Unit | Test Conditions | L | Item | | | | min | typ | max | | | | | | Analog Unit | | | | | | | | | | LOW/MID Band Section | n (including | g IF amplifi | er) | | | | | | | Voltage gain | G <sub>V</sub> | 20 | 23 | 26 | dB | $f_{RF}$ = 43.25 to 463.25<br>MHz, $f_{IF}$ = 33.4 to<br>58.75 MHz | | | | Mixer noise figure | NF | | 9 | 11 | dB | f <sub>RF</sub> = 43.25 to 463.25<br>MHz | | | | Mixer input impedance | R <sub>i</sub> | 1 | 2 | 3 | kΩ | serial equivalent cir-<br>cuit, f <sub>MixV</sub> = 100 MHz | | | | | C <sub>i</sub> | | 2 | 3 | pF | serial equivalent cir-<br>cuit, f <sub>MixV</sub> = 100 MHz | | | | Oscillator frequency shift, PLL unlocked | $\Delta f_{Osc(V)}$ | | | 400 | kHz | V <sub>CC</sub> = 5 V±10% | | | | Oscillator frequency drift, PLL unlocked | $\Delta f_{Osc(T)}$ | | | 500 | kHz | ΔT = 25 °C | | | | Oscillator frequency drift, PLL unlocked | $\Delta f_{Osc(t)}$ | | | 100 | kHz | t = 5 s up to 15 min<br>after switching on | | | | Table 5-3 AC/DC Ch | naracteristics | with T <sub>A</sub> 25 | 5 °C, V <sub>CC</sub> (c | ontinued) | | | | | |------------------------------------------|--------------------|------------------------|--------------------------|-----------|--------|-------------------------------------------------------------------------------------------------------------------|---|------| | | Symbol | ı | Limit Value | s | Unit | Test Conditions | L | Item | | | | min | typ | max | | | | | | Oscillator pulling,<br>PLL unlocked | V <sub>i</sub> | 100 | 108 | | dΒμV | $\Delta f = 10 \text{ kHz}$<br>$f_{RF} = 48.25 \text{ MHz}$ | | | | | V <sub>i</sub> | 100 | 108 | | dΒμV | $\Delta f = 10 \text{ kHz}$<br>$f_{RF} = 399.25 \text{ MHz}$ | | | | N + 5 pulling,<br>PLL unlocked | N+5 | -50 | | | dBc | $f_{RF} = 48.25 \text{ MHz},$<br>$f_{RF1} = 83.25 \text{ MHz},$<br>$P_{RF} = P_{RF1} = 80 \text{dB}\mu\text{V}$ | | | | | N+5 | -50 | | | dBc | $f_{RF} = 399.25 \text{ MHz},$<br>$f_{RF1} = 439.25 \text{ MHz},$<br>$P_{RF} = P_{RF1} = 80 \text{dB}\mu\text{V}$ | | | | Oscillator<br>phase noise <sup>1).</sup> | $\Phi_{\sf OSC}$ | -80 | -86 | | dBc/Hz | fm = 10kHz | | | | IF suppression | a <sub>IF</sub> | 15 | 20 | | dB | $V_{MixB} = 80 \text{ dB}\mu\text{V}$ | | | | HIGH Band Section | (including IF | amplifier) | | | | | | | | Voltage gain | G <sub>MixU</sub> | 31 | 34 | 37 | dB | $f_{RF} = 367.25 \text{ MHz to}$<br>863.25 MHz,<br>$f_{IF} = 33.4 \text{MHz to}$<br>58.75 MHz | | | | Mixer noise figure | NF <sub>MixU</sub> | | 6 | 9 | dB | f <sub>RF</sub> = 367.25 to<br>615.25 MHz | | | | | | | 7 | 10 | dB | f <sub>RF</sub> = 623.25 to<br>863.25 MHz | | | | Mixer input impedance | R <sub>i</sub> | 14 | 20 | 26 | Ω | serial equivalent cir-<br>cuit, f <sub>MixU</sub> = 600 MHz | | | | | L <sub>i</sub> | 6 | 10 | 14 | nH | serial equivalent cir-<br>cuit, f <sub>MixU</sub> = 600 MHz | | | | Table 5-3 AC/DC Cha | aracteristics | with T <sub>A</sub> 2 | 5 °C, V <sub>CC</sub> (c | ontinued) | | | | | |----------------------------------------------|---------------------|-----------------------|--------------------------|-----------|--------|--------------------------------------------------------------------------------------------------------------------|---|------| | | Symbol | | Limit Value | s | Unit | Test Conditions | L | Item | | | | min | typ | max | | | | | | Oscillator frequency shift, PLL unlocked | $\Delta f_{Osc(V)}$ | | | 400 | kHz | V <sub>CC</sub> = 5 V±10% | | | | Oscillator frequency drift, PLL unlocked | $\Delta f_{Osc(T)}$ | | | 800 | kHz | ΔT = 25 °C | | | | Oscillator frequency drift, PLL unlocked | $\Delta f_{Osc(t)}$ | | | 100 | kHz | t = 5 s up to 15 min<br>after switching on | | | | Oscillator pulling, PLL unlocked | V <sub>MIXU</sub> | 100 | 108 | | dΒμV | $\Delta f = 10 \text{ kHz}$<br>$f_{RF} = 375.25 \text{ MHz}$ | | | | | | 100 | 108 | | dΒμV | $\Delta f = 10 \text{ kHz}$<br>$f_{RF} = 847.25 \text{ MHz}$ | | | | N + 5 pulling,<br>PLL unlocked | V <sub>MIXU</sub> | -50 | | | dBc | $f_{RF} = 471.25 \text{ MHz},$<br>$f_{RF1} = 511.25 \text{ MHz},$<br>$P_{RF} = P_{RF1} = 80 \text{dB}\mu\text{V}$ | | | | | V <sub>MIXU</sub> | -50 | | | dBc | $f_{RF} = 847.25 \text{ MHz},$<br>$f_{RF1} = 887.25 \text{ MHz},$<br>$P_{RF} = P_{RF1} = 80 \text{ dB}\mu\text{V}$ | | | | Oscillator<br>phase noise 1) | | -80 | -86 | | dBc/Hz | fm = 10kHz | | | | IF suppression | a <sub>lF</sub> | 15 | 20 | | dB | V <sub>MixB</sub> = 80 dBμV | | | | SAW preamplifier | | | | | | | | | | IF output impedance | R <sub>IF</sub> | | | 80 | Ω | serial equivalent | | | | | L <sub>IF</sub> | | 7 | | nH | circuit,<br>f <sub>IF</sub> = 38.9 MHz | | | | Rejection at the IF ou | tputs | | | | | | | | | Divider interference rejection <sup>2)</sup> | а | 70 | | | dBc | $P_{RF} = 80 \text{ dB}\mu\text{V}$ | | | | Channel S02 beat rejection <sup>2).</sup> | а | 66 | | | dBc | $f_{RF}$ = 76.25 MHz<br>$P_{RF}$ = 80 dB $\mu$ V | | | This value is only guaranteed in lab.1). Measured in evaluation board. <sup>2).</sup> Channel S02 beat is the interfering product of $f_{RF}$ , $f_{IF}$ and $f_{OSC}$ of channel S02, $f_{beat}$ = 37.35 MHz. The possible mechanisms are $f_{OSC}$ - 2 x $f_{IF}$ or 2 x $f_{RFpix}$ - $f_{OSC}$ . Measured in evaluation board. # 5.2 Programming | Table 5-4 Bit | Allocation | n Read / V | Vrite | | | | | | | | |--------------------------|------------|------------|-------|------|------------|------------|-------------|-------------|-----|---------------| | Byte | MSB | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | LSB | Ack | Remark<br>s | | Write Data | | | | | | | | | | | | Address Byte | 1 | 1 | 0 | 0 | 0 | MA1 | MA0 | 0 | А | | | Progr. Divider<br>Byte 1 | 0 | N14 | N13 | N12 | N11 | N10 | N9 | N8 | А | | | Progr. Divider<br>Byte 2 | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0 | А | | | Control Byte | 1 | CP | T1 | T0 | FP | RSA | RSB | os | А | | | Bandswitch<br>Byte | Х | Х | Х | х | Х | P-<br>HIGH | PMID<br>1). | PLOW<br>1.) | Α | TUA<br>6024-K | | Bandswitch<br>Byte | х | Х | Х | х | P-<br>HIGH | Х | PMID<br>1.) | PLOW<br>1.) | А | TUA<br>6024-S | | Read Data | | | | | | | | | | | | Address Byte | 1 | 1 | 0 | 0 | 0 | MA1 | MA0 | 1 | А | | | Status Byte | POR | FL | Х | Х | Х | Х | Х | Х | Α | | <sup>1).</sup> In a tuner PLOW and PMID are interchangeable. Both bits switch the IC into LOW/MID (VHF) mode. | Table 5-5 Description of sy | mbols | | | | | | |-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|--|--|--| | Symbol | | Description | | | | | | MA0, MA1 | Address selection bits (see | Table 5-6 Address selection on page 11) | | | | | | N14 to N0 | programmable divider bits:<br>$N = 2^{14} \times N14 + 2^{13} \times N13 + + 2^{3} \times N3 + 2^{2} \times N2 + 2^{1} \times N1 + N0$ | | | | | | | СР | charge pump current: bit = 0: charge pump current = $50 \mu A$<br>bit = 1: charge pump current = $220\mu A$ | | | | | | | T1, T0 | test bits (see Table 5-7 Test mo | odes on page 11) | | | | | | FP | reserved for future purposes, actually ignored, default: 1 | | | | | | | RSA, RSB | reference divider bits (see Ta | able 5-8 Reference divider ratio on page 11) | | | | | | OS | tuning amplifier control bit: | bit = 0: enable $V_T$<br>bit = 1: disable $V_T$ | | | | | | PLOW, PMID, PHIGH | NPN ports control bits: | bit = 0: NPN open-collector output is inactive<br>bit = 1: NPN open-collector output is active | | | | | | FL | PLL lock flag | bit = 1: loop is locked | | | | | | POR | Power-on reset flag flag is set at power-on and reset at the end of READ operation | | | | | | | Х | don't care | | | | | | | Table 5-6 Address selection | | | | |-----------------------------|-----|-----|--| | Voltage at AS | MA1 | MA0 | | | (00.1) * V <sub>CC</sub> | 0 | 0 | | | open circuit | 0 | 1 | | | (0.40.6) * V <sub>CC</sub> | 1 | 0 | | | (0.91) * V <sub>CC</sub> | 1 | 1 | | | Table 5-7 Test modes | | | | |----------------------------------------------------------------|----|----|--| | Test mode | T1 | T0 | | | Normal operation | 0 | 0 | | | Charge pump output, CP is in high-impedance state | 0 | 1 | | | PLOW = f <sub>div</sub> output, PMID = f <sub>ref</sub> output | 1 | 0 | | | not used | 1 | 1 | | | Table 5-8 Reference divider ratio | | | | | |-----------------------------------|---------------------------------|-----|-----|--| | Reference divider ratio | f <sub>ref</sub> <sup>1).</sup> | RSA | RSB | | | 80 | 50 kHz | Х | 0 | | | 128 | 31.25 kHz | 0 | 1 | | | 64 | 62.5 kHz | 1 | 1 | | <sup>1).</sup> With a 4 MHz quartz. | Table 5-9 A/D converter levels | | | | | |--------------------------------|----|------------|----|--| | Voltage at ADC | A2 | <b>A</b> 1 | A0 | | | (00.15)*V <sub>CC</sub> | 0 | 0 | 0 | | | (0.150.3)*V <sub>CC</sub> | 0 | 0 | 1 | | | (0.30.45)*V <sub>CC</sub> | 0 | 1 | 0 | | | (0.450.6)*V <sub>CC</sub> | 0 | 1 | 1 | | | (0.61)*V <sub>CC</sub> | 1 | 0 | 0 | | # 5.3 I<sup>2</sup>C Bus Timing Diagram #### Telegram examples: Start-ADB-DB1-DB2-CB-BB-Stop Start-ADB-CB-BB-DB1-DB2-Stop Start-ADB-CB-AB-DB1-DB2-Stop Start-ADB-DB1-DB2-Stop Start-ADB-CB-BB-Stop #### Abbreviations: Start= start condition ADB= address byte DB1= prog. divider byte 1 DB2= prog. divider byte 2 CB= Control byte BB= Bandswitch byte Stop= stop condition #### 5.4 Test Circuits ### 5.4.1 Gain (G<sub>V</sub>) test Set-up in LOW/MID - $Z_i >> 50 Ω => V_i = 2 x V_{meas} = 80 dBμV$ - V<sub>i</sub> = V<sub>meas</sub> + 6dB = 80 dBµV - V<sub>0</sub> = V'<sub>meas</sub> + 16 dB (transformer ratio N1:N2 and transformer loss) - $G_v = 20 \log(V_0 / V_i)$ ## 5.4.2 Gain (G<sub>V</sub>) test Set-up in HIGH - V<sub>i</sub> = V<sub>meas</sub> = 70 dBµV - V<sub>0</sub> = V'<sub>meas</sub> + 16 dB (transformer ratio N1:N2 and transformer loss) - $G_v = 20 \log(V_0 / V_i) + 1 dB (1 dB = insertion loss of balun)$ #### 5.4.3 Matching circuit for optimum noise figure in LOW/MID For $f_{RF} = 50 \text{ MHz}$ - loss = 0 dB - image suppression = 16 dB For $f_{RF} = 150 \text{ MHz}$ - loss = 1.3 dB - image suppression = 13 dB ## 5.4.4 Noise Figure Test Set-up in LOW/MID # 5.4.5 Noise Figure Test Set-up in HIGH NFUHF2 # 5.4.6 Measurement of $f_{ref}$ and $f_{div}$