#### 32K x 8 Static R/W RAM #### **Features** - High speed $-t_{AA} = 6 \text{ ns}$ - BiCMOS for optimum speed/power - Low active power - -- 900 mW - Low standby power - -350 mW - Automatic power-down when deselected - Output enable (OE) feature - Both 5V and 3.3V TTL-compatible inputs and outputs #### **Functional Description** The CY7B1099 is a high-performance BiCMOS static RAM organized as 32,768 words by 8 bits. The CY7B1099 has a revolutionary center power/ground configuration. Easy memory expansion is provided by an active LOW chip enable (OE), and three-state drivers. The device has an automatic power-down feature that reduces power consumption by more than 56% when deselected. Also, for 3.3V systems, VOH is limited to 3.3V max. Writing to the device is accomplished by taking chip enable $(\overline{CE})$ and write enable $(\overline{WE})$ inputs LOW. Data on the I/O pins $(I/O_0)$ through $I/O_7)$ is then written into the location specified on the address pins $(A_0)$ through $A_{14}$ . Reading from the device is accomplished by taking chip enable ( $\overline{CE}$ ) and output enable ( $\overline{OE}$ ) LOW, while forcing write enable ( $\overline{WE}$ ) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins. The eight input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are placed in a high-impedance state when the device is deselected ( $\overline{\text{CE}}$ HIGH), the outputs are disabled ( $\overline{\text{OE}}$ HIGH), or during a write operation ( $\overline{\text{CE}}$ and $\overline{\text{WE}}$ LOW). The CY7B1099 is available in leadless chip carriers, and 300-mil-wide center power/ground SOJs. #### Selection Guide | | | 7B1099-6 | 7B1099-8 | 7B1099-9 | |--------------------------|------------|----------|----------|----------| | Maximum Access Time (ns) | | 6 | 8 | 9 | | Maximum Operating | Commercial | 180 | 180 | | | Current (mA) | Military | | 180 | 180 | | Maximum Standby | Commercial | 70 | 70 | | | Current (mA) | Military | | 80 | 80 | #### **Maximum Ratings** | (Above which the useful life may be impaired. For user guidelines, not tested.) | |---------------------------------------------------------------------------------| | Storage Temperature 65°C to +150°C | | Ambient Temperature with Power Applied 55°C to +125°C | | Supply Voltage on $V_{CC}$ Relative to $GND^{[1]}$ . $-0.5V$ to $+7.0V$ | | DC Voltage Applied to Outputs in High Z State $[1]$ 0.5V to +7.0V | | DC Input Voltage <sup>[1]</sup> $-0.5$ V to $+7.0$ V | | Current into Outputs (LOW) | | Static Discharge Voltage | >2001V | |--------------------------|--------| | Latch-Up Current | | #### **Operating Range** | Range | Ambient<br>Temperature <sup>[2]</sup> | v <sub>cc</sub> | |------------|---------------------------------------|-----------------| | Commercial | 0°C to +70°C | 5V ± 10% | | Military | − 55°C to +125°C | 5V ± 10% | #### Electrical Characteristics Over the Operating Range[3] | | | | | 7B10 | 99-6 | 7B109 | 99-8, 9 | | |----------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|-----------------|---------|----------|----| | Parameter | Description | Test Conditions | Min. | Max. | Min. | Max. | Unit | | | $V_{OH}^{[4]}$ | Output HIGH Voltage | $V_{CC}$ = Min., $I_{OH}$ = $-4.0$ mA | | 2.4 | 3.3 | 2.4 | 3.3 | V | | V <sub>OL</sub> | Output LOW Voltage | $V_{CC} = Min., I_{OL} = 8.0 \text{ mA}$ | | | 0.4 | | 0.4 | V | | $V_{IH}$ | Input HIGH Voltage | | | 2.2 | V <sub>CC</sub> | 2.2 | $V_{CC}$ | V | | $V_{IL}$ | Input LOW Voltage[1] | | | -0.3 | 0.8 | -0.3 | 0.8 | v | | I <sub>IX</sub> | Input Load Current | $GND \le V_I \le V_{CC}$ | | - 10 | +10 | - 10 | +10 | μА | | $I_{OZ}$ | Output Leakage<br>Current | $GND \le V_I \le V_{CC}$ , Output Di | sabled | - 10 | +10 | - 10 | +10 | μA | | I <sub>OS</sub> | Output Short<br>Circuit Current <sup>[5]</sup> | $V_{CC} = Max., V_{OUT} = GND$ | | | - 300 | | - 300 | mA | | I <sub>CC</sub> | V <sub>CC</sub> Operating | $V_{CC} = Max., I_{OUT} = 0 mA,$ | Com'l | | 180 | | 180 | mA | | | Supply Current | $f = f_{MAX} = 1/t_{RC}$ Mil | | | | | 180 | 1 | | I <sub>SB1</sub> | Automatic CE | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$ | Com'l | | 70 | | 70 | mA | | Power-Down Current | | $f = f_{MAX} = 1/t_{RC}$ | | | | <b></b> | 80 | 1 | | I <sub>SB2</sub> [4] | Automatic CE<br>Power-Down Current | $\begin{array}{c} \text{Max. } V_{CC}, \overline{CE} \geq V_{CC} - \\ 0.2V, V_{IN} \geq V_{CC} - 0.2V \end{array} \qquad \begin{array}{c} \text{Com'} \end{array}$ | | | 20 | | 20 | mA | | | Carron Carron | or $V_{IN} \le 0.2V$ , $f = 0$ | Mil | | | 1 | 30 | 1 | | | | | | | | | 1 | | #### Capacitance<sup>[6]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 5 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$ | 6 | pF | #### Notes: - V<sub>IL (min.)</sub> = -3.0V for pulse durations of less than 20 ns. T<sub>A</sub> is the "instant on" case temperature. - 3. See the last page of this specification for Group A subgroup testing information. - $V_{OH}$ maximum is limited by internal temperature-compensated bandgap reference. The output will not go above 3.3V unless externally pulled to above 3.3V. - 5. Not more than 1 output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. - Tested initially and after any design or process changes that may affect these parameters. #### **AC Test Loads and Waveforms** Equivalent to: THÉVENIN EQUIVALENT OUTPUT O $\frac{167\Omega}{}$ O 1.73V #### Switching Characteristics Over the Operating Range<sup>[3, 7]</sup> | | | 7B10 | 7B1099-6 | | 7B1099-8 | | 7B1099-9 | | |-----------------------|-------------------------------------|------|----------|------|----------|------|----------|-----| | Parameter Description | | Min. | Max. | Min. | Max. | Min. | Max. | Uni | | READ CYCLE | | | • | | | | | | | t <sub>RC</sub> | RC Read Cycle Time | | | 8 | | 9 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 6 | | 8 | | 9 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 6 | | 8 | | 9 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 3.5 | | 4 | | 5 | ns | | tLZOE | OE LOW to Low Z <sup>[8]</sup> | 0 | | 0 | | 0 | | ns | | tHZOE | OE HIGH to High Z <sup>[8, 9]</sup> | | 3 | | 4 | | 4.5 | ns | | tLZCE | CE LOW to Low Z <sup>[8]</sup> | 0 | | 0 | | 0 | | ns | | t <sub>HZCE</sub> | CE HIGH to High Z <sup>[8, 9]</sup> | | 3 | | 4 | | 4.5 | ns | | t <sub>PU</sub> | CE LOW to Power-Up | | 0 | | 0 | | 0 | ns | | t <sub>PD</sub> | CE HIGH to Power-Down | | 6 | | 10 | | 12 | ns | | WRITE CYCLI | E[10, 11] | | | | | | | | | t <sub>WC</sub> | Write Cycle Time | 6 | | 8 | | 9 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 5 | | 6 | | 7 | | ns | | t <sub>AW</sub> | Address Set-Up to Write End | 4 | | 6 | | 7 | T | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 4 | | 6 | | 7 | | ns | | $t_{\mathrm{SD}}$ | Data Set-Up to Write End | 3 | | 4 | | 5 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | 0 | | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[8]</sup> | 0 | | 0 | | 0 | | ns | | tHZWE | WE LOW to High Z <sup>[8, 9]</sup> | 0 | 3 | 0 | 4 | 0 | 4.5 | ns | #### Notes: - Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance. - At any given temperature and voltage condition, tHZCE is less than tLZCE, tHZOE is less than tLZOE, and tHZWE is less than tLZWE for any given device. - t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads and Waveforms. Transition is measured ±500 mV from steady-state voltage. - 10. The internal write time of the memory is defined by the overlap of \(\overline{CE}\_1\) LOW, \(\overline{CE}\_2\) LOW, and \(\overline{WE}\) LOW. Both signals must be LOW to initiate a write and either signal will terminate a write by going HIGH. The input data set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. - The minimum write cycle time for Write Cycle No. 3 (WE Controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. #### Input/Output ESD and Clamp Diode Protection #### **Switching Waveforms** Read Cycle No. 1[12, 13] Read Cycle No. 2[13, 14] **ADDRESS** t<sub>RC</sub> CE t<sub>ACE</sub> ŌĒ tDOE tHZOE t<sub>LZOE</sub> · t<sub>HZCE</sub> -HIGH HIGH IMPEDANCE **IMPEDANCE** DATA I/O DATA VALID t<sub>LZCE</sub> t<sub>PD</sub> V<sub>CC</sub> SUPPLY ICC 50% CURRENT ISB B1099-8 13. WE is HIGH for read cycle. 14. Address valid prior to or coincident with $\overline{\text{CE}}$ transition LOW. Notes: 12. Device is continuously selected. $\overline{CE}$ and $\overline{OE} = V_{IL}$ . #### Switching Waveforms (continued) - Notes: 15. Data I/O is high impedance if $\overline{OE} = V_{IH}$ . 16. If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE}$ HIGH, the output remains in a high-impedance state. - 17. During this time the I/Os are in the output mode and input signals must not be applied. #### **Truth Table** | CE | WE | ŌĒ | Input/Output | Mode | Power | |----|----|----|--------------|---------------------------|----------------------------| | Н | X | X | High Z | Power-Down | Standby (I <sub>SB</sub> ) | | L | Н | L. | Data Out | Read | Active (I <sub>CC</sub> ) | | L | Ĺ | X | Data In | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | High Z | Selected, Output Disabled | Active (I <sub>CC</sub> ) | **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|---------------|-----------------|------------------------------------------|--------------------| | 6 | CY7B1099-6VC | V32 | 32-Lead Molded SOJ | Commercial | | 8 | CY7B1099-8VC | V32 | 32-Lead Molded SOJ | Commercial | | | CY7B1099-8LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | Military | | 9 | CY7B1099-9LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | Military | #### MILITARY SPECIFICATIONS Group A Subgroup Testing #### **DC Characteristics** | Parameter | Subgroups | |----------------------|-----------| | V <sub>OH</sub> | 1, 2, 3 | | $V_{OL}$ | 1, 2, 3 | | $V_{\mathrm{IH}}$ | 1, 2, 3 | | V <sub>IL</sub> Max. | 1, 2, 3 | | $I_{IX}$ | 1, 2, 3 | | I <sub>OZ</sub> | 1, 2, 3 | | $I_{CC}$ | 1, 2, 3 | | I <sub>SB</sub> | 1, 2, 3 | #### **Switching Characteristics** | Parameter | Subgroups | | | | | | |------------------|-----------------|--|--|--|--|--| | READ CYCLE | | | | | | | | t <sub>RC</sub> | 7, 8, 9, 10, 11 | | | | | | | t <sub>AA</sub> | 7, 8, 9, 10, 11 | | | | | | | t <sub>OHA</sub> | 7, 8, 9, 10, 11 | | | | | | | t <sub>ACE</sub> | 7, 8, 9, 10, 11 | | | | | | | t <sub>DOE</sub> | 7, 8, 9, 10, 11 | | | | | | | WRITE CYCLE | | | | | | | | t <sub>WC</sub> | 7, 8, 9, 10, 11 | | | | | | | t <sub>SCE</sub> | 7, 8, 9, 10, 11 | | | | | | | t <sub>AW</sub> | 7, 8, 9, 10, 11 | | | | | | | t <sub>HA</sub> | 7, 8, 9, 10, 11 | | | | | | | t <sub>SA</sub> | 7, 8, 9, 10, 11 | | | | | | | t <sub>PWE</sub> | 7, 8, 9, 10, 11 | | | | | | | t <sub>SD</sub> | 7, 8, 9, 10, 11 | | | | | | | t <sub>HD</sub> | 7, 8, 9, 10, 11 | | | | | | Document #: 38-A-00041-A T-90-20 # PLCC and CLCC Packaging for High-Speed Parts The semiconductor industry is constantly searching for package options that enhance the capabilities of high-performance devices. For fast device performance with minimal ground bounce, electrical characteristics must include low inductance and capacitance from external pin to die bond-wire pad. A package should also furnish good thermal characteristics for reliability over extended temperature ranges. Other major properties sought after are low cost, as well as standardized outline/pin configurations for compatibility, ease of manufacturing, and handling throughput. The package must also work with surface mount technology and have a small footprint to save board space. The package that best meets all these requirements is the PLCC (plastic leaded chip carrier). In the past, utilization of PLCCs was not practical for high-power, bipolar devices. However, the advent of low-power bipolar and BiCMOS ECL-compatible SRAMs and PLDs now provides the opportunity for high-volume usage. As manufacturers switch from bipolar to BiCMOS, the lower power dissipation of high-density ECL SRAMs and complex PLDs promise to give PLCC packages a bright future. For military applications and extended temperature environments or for devices with higher power dissipation, you can substitute the CLCC (ceramic leaded chip carrier). The PLCC has many desirable qualities: - Suitable for surface mounting with J-type leads - Small footprint to save board space - Low inductance and capacitance for high speed with little ground-bounce - Good thermal characteristics for reliability over temperature range - Ease of manufacturing and handling for production throughput - Low cost compared to CERDIP, flatpack, LCC - Standard package outline and pin-configuration compatibility The PLCC's J-type surface-mount leads have the advantage over gull-wing leads, which are susceptible to fatigue. J leads also enhance handling ease in test and burn-in fixtures. The PLCC's 1-pF capacitance compares favorably with the 3 and 6 pF for plastic DIPs and CERDIPs, and inductance is equally impressive: 2 nH versus 6 and 11 nH for plastic DIP and CERDIP. Unlike flatpacks, PLCCs are available in standard tooling. PLCCs come in a variety of pin configurations, from 18 to over 200 pins, versus a maximum of 40 pins for plastic DIPs. #### The Ceramic Leaded Chip Carrier For high-temperature environments and high-power devices, you can make use of the ceramic leaded chip carrier (CLCC, Y package), which can also be surface mounted. The Y package has the same footprint and J leads as the PLCC (Figure 1) and works well for the faster PLDs and SRAMs. If you do not know system temperature in the early stages of a design, you can substitute the Y package for the PLCC and vice versa, so long as the device's die junction temperature does not exceed 150°C. The Y package is slightly more expensive than the PLCC, but with a thermal resistance from junction to ambient ( $\Theta_{JA}$ ) of 35°C/W at 500 LFPM, the Y package can dissipate heat more efficiently. #### Reliability Cypress's bipolar and BiCMOS products in PLCC and CLCC packages go through extensive burn-in and testing at elevated temperature to guarantee package integrity. Cypress strongly recommends 500-LFPM system forced air flow but guarantees reliability in systems with or without the flow if the ambient air does not cause the junction temperature (T<sub>J</sub>) to exceed 150°C. The PLCC's $\Theta_{JA}$ is approximately 45°C/W. The SRAMs have power dissipation that ranges from 780 mW max for the CY100E422L-5 up to 1097 mW max for the CY10E474L-5. This dissipation results in junction temperature rises from 35 to 49°C. The 16P4-type PLD (CY100E302L-6) has a temperature rise of 39°C, and the 28-Lead Plastic Leaded Chip Carrier J64 T-90-20 28-Pin Ceramic Leaded Chip Carrier Y64 Figure 1. Diagrams of 28-Lead Chip Carriers T-90-20 #### PLCC and CLCC Packaging 16P8-type PLD (CY10E301L-6) has a temperature rise of 47°C. The CLCC package's $\Theta_{\rm IA}$ equals 35°C/W for temperature rises of up to 55°C (CY10E474-3). #### Finding Chip-Level Junction Temperature The following relationship determines chip-level junction temperature for the PLCC package: $T_J = \Delta T + T_A$ where $\Delta T = P_D \times \Theta_{JA}$ and $\Theta_{JA} = \Theta_{JC} + \Theta_{CS} + \Theta_{SA}$ To calculate worst case junction temperature (Tj) use maximum supply VEE and IEE for power dissipation and maximum TA for the temperature range of interest. For the 10K/10KH CY10E301L in a PLCC, for example, device IEE = 170 mA max and VEE = 5.46V max for PD = 928 mW. Add 15 mW per output for a total output PD = 120 mW. Therefore, the total PD = 1048 mW. For a PLCC, $\Theta_{JA} = 45^{\circ}\text{C/W}$ at 500 LFPM, and $\Theta_{JA} = 64^{\circ}\text{C/W}$ for still air. For a CLCC, $\Theta_{JA}$ = 35°C/W at 500 LFPM, and $\Theta_{JA}$ = 54°C/W for still air. Because $T_J = total P_D \times \Theta_{JA} + T_A$ and $T_A = 75$ °C worst-case commercial temperature range, for the PLCC: $T_J = (1.048 \text{ W})(45^{\circ}\text{C/W}) + 75^{\circ}\text{C} = 122^{\circ}\text{C}$ at 500 LFPM $T_J = (1.048 \text{ W})(64^{\circ}\text{C/W}) + 75^{\circ}\text{C} = 142^{\circ}\text{C}$ in still air This calculation is for absolute worst-case data sheet conditions. The burn-in temperature used by Cypress (T<sub>J</sub>) is much higher than the device will ever see in a system. Note that most systems will not run at worst case due to guard-banding. For this reason, use VEENOM = 5.2V or 4.5V and IEENOM = (IEEMAX)(85%) for nominal-condition calculations. #### Real-World Values Obviously, most systems do not operate at the worstcase conditions. Therefore, Figures 2 through 5 show graphs over different operating conditions to determine failures in time (FITs) and mean time between failure (MTBF) for a typical system or in a worst-case scenario. The graphs are based on a linear method of interpreting the failures observed at burn-in and indicate the longterm reliability of Cypress devices. You can use the graphs to determine MTBF and FITs for any Cypress device in any package after calculating the appropriate AT. The X-axis on the graphs indicates junction temperature. These values are determined by adding the $\Delta T$ to ambient temperature, as described earlier. As an example, Figures 2 and 3 note the following critical points for a CY10E301L ECL PLD under three different operating conditions: - Point A 10K/10KH typical data sheet conditions: 25°C ambient, nominal VEE and IEE, 50Ω loads, 500 LFPM air flow, T<sub>J</sub> = 64°C, FITs = 7, MTBF = 18,000 yrs. - Point B 10K/10KH typical operating conditions: 55°C ambient, nominal VEE and IEE, 50Ω loads, 500 LFPM air flow, T<sub>J</sub> = 94°C, FITs = 45, MTBF = 2800 vrs. - Point C 10K/KH absolute worst-case conditions: 75°C ambient, 5.46 V max and 170 mA max, 50Ω loads, 500 LFPM air flow, T<sub>J</sub> = 122°C, FITs = 225, MTBF = 525 yrs. The activation energy used for the MTBF and FITs information is 0.7 eV. This is an average number for diesurface-related defects, such as metal and oxide pinholes, etc., but is very conservative for silicon defects or mechanical interfaces to packages. The number is usually 1.0 eV. A small change here results in a significant change in MTBF or FITs. A change to 0.8 eV equates to a 33% reduction in FITs rate or a 50% increase in MTBF. #### The Packages of Choice The PLCC and CLCC are accepted as the packages of choice by many manufacturers of high-speed devices. Motorola Semiconductor uses the PLCC as the only package for the company's very high speed ECLINPS ECL logic family, which stands for "ECL in picoseconds" and is pronounced "eclipse." This family has set-up times and propagation delays in the sub-nanosecond range, with power dissipation of over 1W. Fully compatible with Cypress SRAMs and PLDs, the ECLINPS family includes many 10K, 10KH, and 100K standard logic gates, building blocks, and transceivers. ### PLCC and CLCC Packaging T-90-20 ## ECL PLD FITs vs. Tj Figure 2. Failures in Time vs Junction Temperature Figure 3. Mean Time Between Failures vs Junction Temp. #### PLCC and CLCC Packaging T-90-20 ## ECL SRAM FITs vs. Tj Tj. Junction Temp (deg C) Figure 4. Failures in Time vs Junction Temperature Figure 5. Mean Time Between Failure vs Junction Temp.