## **68020 FEATURES** - Selection of Processor Speeds: 16.67, 20, 25 MHz - Military Temperature Range: -55°C to +125°C - Packaging - 114 pin Ceramic PGA (P2) - 132 lead Ceramic Quad Flatpack, CQFP (Q2) - Object-code compatible with earlier 68000 Microprocessors - Addressing mode extensions for enhanced support of highlevel languages - Bit Field Data Type Accelerates Bit-Oriented Applications i.e., Video Graphics - Fast On-Chip Instruction Cache Speeds Instructions and Improves Bus Bandwidth - Coprocessor Interface to Companion 32-Bit Peripherals—the 68881 and 68882 Floating-Point Coprocessors and the 68851 Paged Memory Management Unit - Pipelined Architecture with High Degree of Internal Parallelism allowing Multiple Instructions to be executed concurrently - High-Performance Asynchronous Bus Is Nonmultiplexed and Full 32-Bits - Dynamic Bus Sizing Efficiently Supports 8-/16-/32-Bit Memories and Peripherals - Full Support of Virtual Memory and Virtual Machine - 16 32-Bit General-Purpose Data and Address Registers - Two 32-Bit Supervisor Stack Pointers and Five Special-Purpose Control Registers - 18 Addressing Modes and 7 Data Types - 4 GigaByte Direct Addressing Range ## **DESCRIPTION** The WC32P020 is a 32-bit implementation of the 68000 Family of microprocessors. Using HCMOS technology, the WC32P020 is implemented with 32-bit registers and data paths, 32-bit addresses, a powerful instruction set, and flexible addressing modes. #### **ADDRESSING MODES** | Addressing | Syntax | |-----------------------------------------------------------|-----------------| | Register Direct | | | Data Register Direct | Dn | | Address Register Direct | An | | Register Indirect | | | Address Register Indirect | (An) | | Address Register Indirect with Postincrement | (An) + | | Address Register Indirect with Predecrement | - (An) | | Address Register Indirect with Displacement | (d16,An) | | Register Indirect with Index | | | Address Register Indirect with Index (8-Bit Displacement) | (da,An,Xn) | | Address Register Indirect with Index (Base Displacement) | (bd,An,Xn) | | Memory Indirect | | | Memory Indirect Postindexed | ([bd,An],Xn,od) | | Memory Indirect Preindexed | ([bd,An,Xn],od) | | Program Counter Indirect with Displacement | (d16,PC) | | Program Counter Indirect with Index | | | PC Indirect with Index (8-Bit Displacement) | (da,PC,Xn) | | PC Indirect with Index (Base Displacement) | (bd,PC,Xn) | | Program Counter Memory Indirect | | | PC Memory Indirect Postindexed | ([bd,PC],Xn,od) | | PC Memory Indirect Preindexed | ([bd,PC,Xn],od) | | Absolute | | | Absolute Short | (xxx).W | | Absolute Long | (xxx).L | | Immediate | #(data) | #### NOTES: - Dn = Data Register, DO-D7 - An = Address Register, AO-A7 - da, d1a = A twos-complement or sign-extended displacement; added as part of the effective address calculation; size is 8 (d8) or 16 (d16) bits; when omitted, assemblers use a value of zero. - Xn = Address or data register used as an index register; form is Xn.SIZE\*SCALE, where SIZE is.W or .L (indicates index register size) and SCALE is 1, 2, 4, or 8 (index register is multiplied by SCALE); use of SIZE and/or SCALE is optional. - bd = A twos-complement base displacement; when present, size can be 16 or 32 bits. - od = Outer displacement, added as part of effective address calculation after any memory indirection, use is optional with a size of 16 or 32 hits - PC = Program Counter - (data) = Immediate value of 8, 16, or 32 bits - () = Effective Address - [] = Use as indirect access to long-word address ## **INSTRUCTION SET** | Mnemonic | Description | |----------|---------------------------------| | ABCD | Add Decimal with Extend | | ADD | Add | | ADDA | Add Address | | ADDI | Add Immediate | | ADDQ | Add Quick | | ADDX | Add with Extend | | AND | Logical AND | | ANDI | Logical AND Immediate | | ASL, ASR | Arithmetic Shift Left and Right | | Mnemonic | Description | |--------------|-------------------------------------------------| | Bcc | Branch Conditionally | | BCHG | Test Bit and Change | | BCLR | Test Bit and Clear | | BFCHG | Test Bit Field and Change | | BFCLR | Test Bit Field and Clear | | BFEXTS | Signed Bit Field Extract | | BFEXTU | Unsigned Bit Field Extract | | BFFFO | Bit Field Find First One | | BFINS | Bit Field Insert | | BFSET | Test Bit Field and Set | | BFTST | Test Bit Field | | BKPT | Breakpoint | | BRA | Branch | | BSET | Test Bit and Set | | BSR | Branch to Subroutine | | BTST | Test Bit | | CALLM | Call Module | | CAS | Compare and Swap Operands | | CAS2 | Compare and Swap Dual Operands | | СНК | Check Register Against Bound | | CHK2 | Check Register Against Upper and Lower Bounds | | CLR | Clear | | CMP | Compare | | CMPA | Compare Address | | CMPI | Compare Immediate | | CMPM | Compare Memory to Memory | | CMP2 | Compare Register Against Upper and Lower Bounds | | DBcc | Test Condition, Decrement and Branch | | DIVS, DIVSL | Signed Divide | | DIVU, DIVUL | Unsigned Divide | | EOR | Logical Exclusive OR | | EORI | Logical Exclusive OR Immediate | | EXG | Exchange Registers | | EXT, EXTB | Sign Extend | | ILLEGAL | Take Illegal Instruction Trap | | JMP | Jump | | JSR | Jump to Subroutine | | LEA | Load Effective Address | | LINK | Link and Allocate | | LSL, LSR | Logical Shift Left and Right | | MOVE | Move | | MOVEA | Move Address | | MOVE CCR | Move Condition Code Register | | MOVE SR | Move Status Register | | MOVE USP | Move User Stack Pointer | | MOVEC | Move Control Register | | MOVEM | Move Multiple Registers | | MOVEP | Move Peripheral | | MOVEQ | Move Quick | | MOVES | Move Alternate Address Space | | MULS<br>MULU | Signed Multiple | | INIOLO | Unsigned Multiple | ## **INSTRUCTION SET (cont.)** | Mnemonic | Description | |------------|---------------------------------------------------| | NBCD | Negate Decimal with Extend | | NEG | Negate | | NEGX | Negate with Extend | | NOP | No Operation | | NOT | Logical Complement | | OR | Logical Inclusive OR | | ORI | Logical Inclusive OR Immediate | | ORI CCR | Logical Inclusive OR Immediate to Condition Codes | | ORI SR | Logical Inclusive OR Immediate to Status Register | | PACK | Pack BCD | | PEA | Push Effective Address | | RESET | Reset External Devices | | ROL, ROR | Rotate Left and Right | | ROXL, ROXR | Rotate with Extend Left and Right | | RTD | Return and Deallocate | | RTE | Return from Exception | | RTM | Return from Module | | RTR | Return and Restore Codes | | RTS | Return from Subroutine | | SBCD | Subtract Decimal with Extend | | Scc | Set Conditionally | | STOP | Stop | | SUB | Subtract | | SUBA | Subtract Address | | SUBI | Subtract Immediate | | SUBQ | Subtract Quick | | SUBX | Subtract with Extend | | SWAP | Swap Register Words | | TAS | Test Operand and Set | | TRAP | Trap | | TRAPcc | Trap Conditionally | | TRAPV | Trap on Overflow | | TST | Test Operand | | UNLK | Unlink | | UNPK | Unpack BCD | #### **Coprocessor Instructions** | Mnemonic | Description | | | | |----------|--------------------------------------------------|--|--|--| | срВсс | Branch Conditionally | | | | | cpDBcc | Test Coprocessor Condition, Decrement and Branch | | | | | cpGEN | Coprocessor General Instruction | | | | | Mnemonic | Description | |-----------|---------------------------------------| | cpRESTORE | Restore Internal State of Coprocessor | | cpSAVE | Save Internal State of Coprocessor | | cpScc | Set Conditionally | | cpTRAPcc | Trap Conditionally | ## SIGNAL DESCRIPTION The Vcc and GND pins are separated into four groups to provide individual power supply connections for the address bus buffers, data bus buffers, and all other buffers and internal logic. See Fig. 4. | Group | Vcc | GND | |-------------|----------------------|------------------| | Address Bus | <b>A</b> 9, D3 | A10, B9, C3, F12 | | Data Bus | M8, N8, N13 | L7, L11, N7, K3 | | Logic | D1, D2, E3, G11, G13 | G12, H13, J3, K1 | | Clock | _ | B1 | ## **SIGNAL INDEX** | Signal Name | Mnemonic | Function | |---------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Function Codes | FC2-FC0 | 3-bit function code used to identify the address space of each bus cycle. | | Address Bus | A0-A31 | 32-bit address bus. | | Data Bus | D0-D31 | 32-bit data bus used to transfer 8, 16, 24, or 32 bits of data per bus cycle. | | Size | SIZO/SIZ1 | Indicates the number of bytes remaining to be transferred for this cycle. These signals, together with A1 and A0, define the active sections of the data bus. | | External Cycle Start | ECS | Provides an indication that a bus cycle is beginning. | | Operand Cycle Start | <u>ocs</u> | Identical operation to that of ECS except that OCS is asserted only during the first bus cycle of an operand transfer. | | Read, Write | R/W | Defines the bus transfer as a processor read or write. | | Read-Modify-Write Cycle | RMC | Provides an indicator that the current bus cycle is part of an indivisible read-modify-write operation. | | Address Strobe | ĀS | Indicates that a valid address is on the bus. | | Data Strobe | DS | Indicates that valid data is to be placed on the data bus by an external device or has been placed on the data bus by the WC32P020-XXM. | | Data Buffer Enable | DBEN | Provides an enable signal for external data buffers. | | Data Transfer and<br>Size Acknowledge | DSACKO/DSACK1 | Bus response signals that indicate the requested data transfer operation has completed. In addition, these two lines indicate the size of the external bus port on a cycle-by-cycle basis and are used for asynchronous transfers. | | Interrupt Priority Level | IPLO-IPL2 | Provides an encoded interrupt level to the processor. | | Interrupt Pending | IPEND | Indicates that an interrupt is pending. | | Autovector | AVEC | Requests an autovector during an interrupt acknowledge cycle. | | Bus Request | BR | Indicates that an external device requires bus mastership. | | Bus Grant | BG | Indicates that an external device may assume bus mastership. | | Bus Grant Acknowledge | BGACK | Indicates that an external device has assumed bus mastership. | | Reset | RESET | System reset. | | Halt | HALT | Indicates that the processor should suspend bus activity. | | Bus Error | BERR | Indicates that an erroneous bus operation is being attempted. | | Cache Disable | CDIS | Dynamically disables the on-chip cache to assist emulator support | | Clock | CLK | Clock input to the processor. | | Power Supply | Vcc | Power supply. | | Ground | GND | Ground connection. | # MAXIMUM RATINGS | Symbol | Parameter | Min | Max | Unit | |--------|------------------------------|------|------|------| | Vcc | Supply voltage | -0.3 | +7.0 | ٧ | | Vı | Input voltage | -0.3 | +7.0 | ٧ | | Pdmax | Max Power dissipation | | 2.0 | W | | Tcase | Operating temperature (Mil.) | -55 | +125 | °C | | Tcase | Operating temperature (Ind.) | -40 | +85 | °C | | Tstg | Storage temperature | -55 | +150 | °C | | Tj | Junction temperature | | +160 | °C | #### THERMAL CHARACTERISTICS (with no heat sink or airflow) | Characteristic | Symbol | Value | Rating | |------------------------------------------|--------|-------|--------| | Thermal Resistance — Junction to Ambient | θЈΑ | | °C/W | | PGA Package | | 26 | | | CQFP Package | | 46 | | | Thermal Resistance — Junction to Case | θJC | | °C/W | | PGA Package | | 3 | | | CQFP Package | | 15 | | # **POWER CONSIDERATIONS** The average chip junction temperature, TJ, in °C can be obtained from: $$TJ = TA + (PD \bullet \Theta JA) \tag{1}$$ where: TA = Ambient Temperature, °C $\theta$ JA = Package Thermal Resistance, Junction-to-Ambient, PD = PINT+PI/O PINT = Icc x Vcc, Watts-Chip Internal Power PI/O = Power Dissipation on Input and Output Pins-User Determined For most applications, PI/O<PINT and can be neglected. The following is an approximate relationship between PD and TJ (if PI/O is neglected ): $$PD = K \div (TJ + 273^{\circ}C) \tag{2}$$ Solving equations (1) and (2) for K gives: $$K = PD \bullet (TA + 273°C) + \theta JA \bullet PD^2$$ (3) where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring PD (at equilibrium) for a known TA. Using this value of K, the values of PD and TJ can be obtained by solving equations (1) and (2) iteratively for any value of TA. The total thermal resistance of a package ( $\Theta$ JA) can be separated into two components, $\Theta$ JC and $\Theta$ CA, representing the barrier to heat flow from the semiconductor junction to the package (case) surface ( $\Theta$ JC) and from the case to the outside ambient ( $\Theta$ CA). These terms are related by the equation: $$\Theta \mathsf{J} \mathsf{A} = \Theta \mathsf{J} \mathsf{C} + \Theta \mathsf{C} \mathsf{A} \tag{4}$$ $\theta$ JC is device related and cannot be influenced by the user. However, $\theta$ CA is user dependent and can be minimized by such thermal management techniques as heat sinks, ambient air cooling, and thermal convection. Thus, good thermal management on the part of the user can significantly reduce $\theta$ CA so that $\theta$ JA approximately equals $\theta$ JC. Substitution of $\theta$ JC for $\theta$ JA in equation (1) will result in a lower semiconductor junction temperature. ## DC ELECTRICAL CHARACTERISTICS $(Vcc = 5.0 Vdc \pm 5\%, GND = 0 Vdc, Ta = -55°C to +125°C)$ | | Characteristics | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|--------------------------|------| | Input High Voltage | | Vih | 2.0 | Vcc | V | | Input Low Voltage | | VIL | GND<br>-0.5 | 0.8 | V | | Input Leakage Current<br>GND ≤ Vin ≤ Vcc | BERR, BR, BGACK, CLK, IPL₀-2, AVEC,<br>CDIS, DSACKO, DSACKO | lin | -4 | 4.0 | μА | | | HALT, RESET | | -20 | 20 | | | High-Z (Off State) Leakage Current | A31-0, ĀS, DBEN, DS, D31-0, FC2-0<br>R/W, RMC, SIZ1-0 | ITSI | -20 | 20 | μΑ | | Output High Voltage | A31-0, $\overline{AS}$ , $\overline{BG}$ , D31-0, $\overline{DBEN}$ , $\overline{DS}$ , $\overline{ECS}$ , R/W, $\overline{IPEND}$ , $\overline{OCS}$ , $\overline{RMC}$ , SIZ1-0, FC2-0 | Vон | 2.4 | ı | V | | Output Low Voltage lot = 3.2 mA lot = 5.3 mA lot = 2.0 mA lot = 10.7 mA | A31-0, FC2-0, SIZ1-0, BG, D31-0 AS, DS, R/W, RMC, DBEN, IPEND ECS, OCS HALT, RESET | Vol | -<br>-<br>- | 0.5<br>0.5<br>0.5<br>0.5 | V | | Maximum Supply Current | | lcc | - | 333 | mA | | Capacitance (1)<br>VIN = 0V, TA = 25°C, f = 1MHz | | Cin | - | 20 | pF | | Load Capacitance | ECS, OCS<br>All Other | CL | - | 50<br>130 | pF | #### NOTES: ## AC ELECTRICAL SPECIFICATIONS - CLOCK INPUT (see Fig. 5) | Characteristic | Specification | ication 16.67 MHz | | 20 MHz | | 25MHz | | Unit | |------------------------|---------------|-------------------|-------|--------|-----|-------|-----|------| | | | Min | Max | Min | Max | Min | Max | | | Frequency of Operation | | 8 | 16.67 | 12.5 | 20 | 12.5 | 25 | MHz | | Cycle Time | 1 | 60 | 125 | 50 | 80 | 40 | 80 | ns | | Clock Pulse Width | 2,3 | 24 | 95 | 20 | 54 | 19 | 61 | ns | | Rise and Fall Times | 4,5 | _ | 5 | - | 5 | - | 4 | ns | # FIG.5 CLOCK INPUT TIMING DIAGRAM <sup>1.</sup> Capacitance is guaranteed by design but not tested. ## AC ELECTRICAL SPECIFICATIONS - READ AND WRITE CYCLES $(Vcc = 5.0 Vdc \pm 5\%, GND = 0 Vdc, TA = -55°C to +125°C)$ | Characteristic | Specification | 16.67 MHz | | 20 MHz | | 25 MHz | | Unit | |------------------------------------------------------------|---------------|-----------|-----|--------|-----|--------|-----|------| | | | Min | Max | Min | Max | Min | Max | 1 | | Clock high to Address, FC, Size, RMC Valid | 6 | 0 | 30 | 0 | 25 | 0 | 25 | ns | | Clock High to ECS, OCS Asserted | 6A | 0 | 20 | 0 | 15 | 0 | 12 | п\$ | | Clock High to Address, Data, FC, Size, RMC, High Impedance | 7 | 0 | 60 | 0 | 50 | 0 | 40 | ns | | Clock high to Address, FC, Size, RMC Invalid | 8 | 0 | - | 0 | - | 0 | - | ns | | Clock Low to $\overline{AS}$ , $\overline{DS}$ Asserted | 9 | 1 | 30 | 1 | 25 | 1 | 18 | ns | | $\overline{AS}$ to $\overline{DS}$ Assertion (Read) (Skew) | 9A (1) | -15 | 15 | -10 | 10 | -10 | 10 | ns | | AS Asserted to DS Asserted (Write) | 9B (11) | 37 | - | 32 | - | 27 | - | ns | | ECS Width Asserted | 10 | 20 | - | 15 | - | 15 | - | ns | | OCS Width Asserted | 10 | 20 | - | 15 | - | 15 | - | пѕ | | ECS, OCS width Negated | 10B (7) | 15 | - | 10 | - | 5 | - | ns | | Address, FC, Size, RMC, Valid to AS (and DS Asserted Read) | 11 | 15 | - | 10 | - | 6 | - | пѕ | | Clock Low to AS, DS Negated | 12 | 0 | 30 | 0 | 25 | 0 | 15 | пѕ | | Clock Low to ECS, OCS Negated | 12A | 0 | 30 | 0 | 25 | 0 | 15 | ns | | AS, DS Negated to Address, FC, Size, RMC Invalid | 13 | 15 | - | 10 | - | 10 | - | пѕ | | AS (and DS Read) Width Asserted | 14 | 100 | - | 85 | - | 70 | - | пѕ | | DS Width Asserted Write | 14A | 40 | - | 38 | - | 30 | - | пѕ | | AS, DS Width Negated | 15 | 40 | - | 38 | - | 30 | - | пѕ | | DS Negated to AS Asserted | 15A (8) | 35 | - | 30 | - | 25 | - | пѕ | | Clock High to AS, DS, R/W Invalid, High Impedance | 16 | - | 60 | - | 50 | - | 40 | пѕ | | AS, DS Negated to R/W Invalid | 17 | 15 | - | 10 | - | 10 | - | пѕ | | Clock High to R/W High | 18 | 0 | 30 | 0 | 25 | 0 | 20 | ns | | Clock High to R/W Low | 20 | 0 | 30 | 0 | 25 | 0 | 20 | пѕ | | R/W High to AS Asserted | 21 | 15 | - | 10 | - | 5 | - | ns | | R/W Low to DS Asserted (Write) | 22 | 75 | - | 60 | - | 50 | - | пѕ | | Clock High to Data Out Valid | 23 | - | 30 | - | 25 | - | 25 | ns | | DS Negated to Data Out Invalid | 25 | 15 | - | 10 | - | 5 | - | ns | | DS Negated to DBEN Negated (Write) | 25A (9) | 15 | - | 10 | - | 5 | - | пѕ | | Data Out Valid to DS Asserted (Write) | 26 | 15 | - | 10 | - | 5 | - | ns | | Data-In Valid to Clock Low (Data Setup) | 27 | 5 | - | 5 | - | 5 | - | ns | | Late BERR/HALT Asserted to Clock Low Setup Time | 27A | 20 | - | 15 | - | 10 | - | ns | | AS, DS Negated to DSACKx, BERR, HALT, AVEC Negated | 28 | 0 | 80 | 0 | 65 | 0 | 50 | ns | | DS Negated to Data-In Invalid (Data-In Hold Time) | 29 | 0 | - | 0 | - | 0 | - | пѕ | | DS Negated to Data-In (High Impedance) | 29A | - | 60 | - | 50 | - | 40 | ns | | DSACKx Asserted to Data-In Valid | 31 (2) | - | 50 | - | 43 | - | 32 | пѕ | | DSACKx Asserted to DSACKx Valid (DSACK Asserted Skew) | 31A (3) | - | 15 | - | 10 | - | 10 | ns | | RESET Input Transition Time | 32 | - | 1.5 | - | 1.5 | - | 1.5 | Clks | | Clock Low to BG Asserted | 33 | 0 | 30 | 0 | 25 | 0 | 20 | ns | | Clock Low to BG Negated | 34 | 0 | 30 | 0 | 25 | 0 | 20 | ns | | BR Asserted to BG Asserted (RMC Not Asserted) | 35 | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | BGACK Asserted to BG Negated | 37 | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | Clks | # AC ELECTRICAL SPECIFICATIONS - READ AND WRITE CYCLES (cont.) | Characteristic | | Specification | 16.67 MHz | | 20 MHz | | 25MHz | | Unit | |----------------------------------------|-------|---------------|-----------|-----|--------|-----|-------|-----|------| | | | | Min | Max | Min | Max | Min | Max | 1 | | BGACK Asserted to BR Negated | | 37A (6) | 0 | 1.5 | 0 | 1.5 | 0 | 1.5 | Clks | | BG Width Negated | | 39 | 90 | - | 75 | - | 60 | - | пѕ | | BG Width Asserted | | 39A | 90 | - | 75 | - | 60 | - | пѕ | | Clock High to DBEN Asserted (Read) | | 40 | 0 | 30 | 0 | 25 | 0 | 20 | ns | | Clock High to DBEN Negated (Read) | | 41 | 0 | 30 | 0 | 25 | 0 | 20 | пѕ | | Clock High to DBEN Asserted (Write) | | 42 | 0 | 30 | 0 | 25 | 0 | 20 | ns | | Clock High to DBEN Negated (Write) | | 43 | 0 | 30 | 0 | 25 | 0 | 20 | ns | | R/W Low to DBEN Asserted (Write) | | 44 | 15 | - | 10 | - | 10 | - | ns | | | Read | 45 (5) | 60 | - | 50 | - | 40 | - | ns | | | Write | | 120 | - | 100 | - | 80 | - | | | R/W Width Valid (Write or Read) | | 46 | 150 | - | 125 | - | 100 | - | пş | | Asynchronous Input Setup Time | | 47A | 5 | - | 5 | - | 5 | - | ns | | Asynchronous Input Hold Time | | 47B | 15 | - | 15 | - | 10 | - | п\$ | | DSACKx Asserted to BERR, HALT Asserted | | 48 (4) | - | 30 | - | 20 | - | 18 | пѕ | | Data Out Hold from Clock High | | 53 | 0 | - | 0 | - | 0 | - | ns | | R/W Valid to Data Bus Impedance Change | | 55 | 30 | - | 25 | - | 20 | - | nş | | RESET Pulse Width (Reset Instruction) | | 56 | 512 | - | 512 | - | 512 | - | Clks | | BERR Negated to HALT Negated (Rerun) | | 57 | 0 | - | 0 | - | 0 | - | ns | | BGACK Negated to Bus Driven | | 58 (10) | 1 | - | 1 | - | 1 | - | Clks | | BG Negated to Bus Driven | | 59 (10) | 1 | - | 1 | - | 1 | - | Clks | #### NOTES: - 1. This number can be reduced to 5 ns if strobes have equal loads. - 2. If the asynchronous setup time (#47A) requirements are satisfied, the DSACKx low data setup time (#31) and DSACKx low to BERR low setup time (#48) can be ignored. The data must only satisfy the data-in to clock low setup time (#27) for the following clock cycle, and BERR must only satisfy the late BERR low to clock low setup time (#27A) for the following clock cycle. - 3. This parameter specifies the maximum allowable skew between DSACKO to DSACKO asserted or DSACKO asserted; specification #47A must be met by DSACKO or DSACKI. - 4. This specification applies to the first (DSACKO or DSACK1) DSACKx signal asserted. In the absence of DSACKx, BERR is an asynchronous input setup time (347A). - 5. DBEN may stay asserted on consecutive write cycles. - 6. The minimum values must be met to guarantee proper operation. If this maximum value is exceeded, BG may be reasserted. - 7. This specification indicates the minimum high time for ECS and OCS in the event of an internal cache hit followed immediately by a cache miss or operand cycle. - 8. This specification guarantees operation with the 68881/68882, which specifies a minimum time for DS negated to AS asserted. Without this specification, incorrect interpretation of specifications #9A and #15 would indicate that the WC32P020-XXM does not meet the 68881/68882 requirements. - 9. This specification allows a system designer to guarantee data hold times on the output side of data buffers that have output enable signals generated with DBEN. - 10. These specifications allow system designers to guarantee that an alternate bus master has stopped driving the bus when the 68020 regains control of the bus after an arbitration sequence. - 11.This specification allows system designers to qualify the CS signal of an 68881/68882 with AS (allowing 7 ns for a gate delay) and still meet the CS to DS setup time requirement. FIG. 6 READ CYCLE TIMING DIAGRAM #### NOTE: FIG. 7 WRITE CYCLE TIMING DIAGRAM #### NOTE: FIG. 8 BUS ARBITRATION TIMING DIAGRAM #### NOTE: