# 16-SEGMENT X 14-Digit <br> VFD CONTROLLER / DRIVER 

## ■ GENERAL DESCRIPTION

The NJU3426 is a VFD (Vacuum Fluorescent Display) controller/driver to dynamically drive up to 16 segments x 14 digits. It consists of display data RAM, an address counter, command registers, a serial interface and high voltage drivers. The NJU3426 features the direct connection to MPU and the high voltage drivers of 45 V well-suited for various VFD displays.

## PACKAGE OUTLINE



NJU3426FP1

## FEATURES

- Directly Drives 16 -segment x 14-digit
- High VFD Driving Voltage $:\left|\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{FDP}}\right| \leq 45 \mathrm{~V}$
- Display Shift Function
- Programmable Duty Ratio for Timing Signal
:2/16, 4/16, 6/16, 8/16, 10/16, 12/16, 14/16, 15/16 duty
- Display ON/OFF Control Function
- Display Data RAM
: $30 \times 8$-bit
- Built-in Oscillator (External Ceramic Resonator or External Resistor or External Clock)
- 8-bit Serial Interface
- Power-ON Reset Function
- Operating Voltage : $3.3 \mathrm{~V} / 5.0 \mathrm{~V}$
- C-MOS Technology
- Package Outline
:QFP48-P1


## BLOCK DIAGRAM

$$
\mathrm{S}_{0} \text { to } \mathrm{S}_{15}
$$

$$
\mathrm{T}_{0} \text { to } \mathrm{T}_{13}
$$



PIN CONFIGURATION


TERMINAL DISCRIPTION

| PAD No. | SYMBOL | FUNCTION |
| :---: | :---: | :---: |
| 48 | $\mathrm{V}_{\mathrm{DD}}$ | Power Supply For Logic Voltage $3.3 \mathrm{~V} / 5.0 \mathrm{~V}$ |
| 45 | $\mathrm{V}_{\text {S }}$ | Ground $\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$ |
| 39 | $\mathrm{V}_{\text {FDP }}$ | Power Supply For VFD Driving Voltage |
| $\begin{aligned} & \hline 46 \\ & 47 \end{aligned}$ | $\begin{gathered} \hline \mathrm{XT} \\ \mathrm{XTb} \end{gathered}$ | Ceramic Resonator Connection, Resistor Connection, or External Clock Input <br> The internal oscillator is formed by connecting an external ceramic resonator to these pins. When an external oscillator is used instead of the internal oscillator, the external clock is input to the XT and the XTb must be open. |
| $\begin{aligned} & 3 \text { to } 12, \\ & 15 \text { to } 20 \end{aligned}$ | $\mathrm{S}_{0}$ to $\mathrm{S}_{15}$ | Segment output terminals (Pulled down) |
| $\begin{aligned} & 21 \text { to } 24, \\ & 27 \text { to } 36 \end{aligned}$ | $\mathrm{T}_{0}$ to $\mathrm{T}_{13}$ | Timing output terminals (Pulled down) |
| 41 | RSTb | Reset terminal (Pulled up) <br> Active "L": Reset is executed when this pin is "L". <br> Reset does not change the contents of display data RAM. |
| 42 | CSb | Chip Select <br> Active "L": Data transmission is enable when this pin is "L". |
| 43 | SCK | Serial Clock Input |
| 44 | SI | Serial Data Input (8 bits = 1 word) |
| $\begin{gathered} 1,2,13, \\ 14,25,26, \\ 37,38,40 \end{gathered}$ | N.C. | Non connections <br> These pins must be open. |

## FUNCTION DESCRIPTION

(1) ADDRESS COUNTER

The address counter specifies the "Display data RAM address", and the display data is transferred to or from this address. For the data transmission, once an initial RAM address is determined, the display data can be continuously transmitted without setting the RAM address. When the upper 2 bits (B7 and B6) of the 1 st word are " 0,0 ", the lower 5 bits ( B 4 to B 0 ) are interpreted as RAM address data. And the 2 nd word is interpreted as display data which is stored in the RAM address specified by the 1st word, and simultaneously the RAM address is counted up.

Although the "Display data RAM address" can be set only in the range of " $0,0,0,0,0$ " $\left(00_{\mathrm{H}}\right)$ and " $1,1,1,0,1$ " $\left(1 \mathrm{D}_{\mathrm{H}}\right)$, the auto-increment keeps counting up to " $1,1,1,1,1$ " $\left(1 \mathrm{~F}_{\mathrm{H}}\right)$, and the RAM address finally wraps to " $0,0,0,0,0$ " $\left(00_{\mathrm{H}}\right)$ then begins counting up. Note that the display data, specified to the RAM address of " $1,1,1,1,0$ " $\left(1 \mathrm{E}_{\mathrm{H}}\right)$ or " $1,1,1,1,1$ " $\left(1 \mathrm{~F}_{\mathrm{H}}\right)$, is ignored in this sequence.

DISPLAY DATA RAM ADDRESS


| Character <br> address | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | RAM <br> Address |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{T}_{0}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{C}_{0}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{~T}_{1}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{~T}_{2}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{~T}_{3}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{C}_{2}$ |  |  |  |  |  |  |  |  |  | $03_{\mathrm{H}}$ |
| $\mathrm{T}_{4}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{~T}_{5}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{C}_{3}$ |  |  |  |  |  |  |  |  | $05_{\mathrm{H}}$ |  |
| $\mathrm{C}_{4}$ |  |  |  |  |  |  |  |  | $09_{\mathrm{H}}$ |  |
| $\mathrm{T}_{6}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{~T}_{7}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{~T}_{8}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{C}_{6}$ |  |  |  |  |  |  |  |  | $0 \mathrm{~B}_{\mathrm{H}}$ |  |
| $\mathrm{T}_{9}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{C}_{7}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{C}_{8}$ |  |  |  |  |  |  |  |  |  | $0 \mathrm{D}_{\mathrm{H}}$ |
| $\mathrm{T}_{11}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{C}_{9}$ |  |  |  |  |  |  |  |  |  | $13_{\mathrm{H}}$ |
| $\mathrm{C}_{12}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{C}_{11}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{~T}_{13}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{C}_{12}$ |  |  |  |  |  |  |  |  |  | $0 \mathrm{~F}_{\mathrm{H}}$ |
| $\mathrm{C}_{13}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{C}_{14}$ |  |  |  |  |  |  | $15_{\mathrm{H}}$ |  |  |  |


| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | RAM <br> Address |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  |  |  |  |  |  | $00_{\mathrm{H}}$ |
|  |  |  |  |  |  |  |  | $02_{\mathrm{H}}$ |
|  |  |  |  |  |  |  |  | $04_{\mathrm{H}}$ |
|  |  |  |  |  |  |  |  | $06_{\mathrm{H}}$ |
|  |  |  |  |  |  |  |  | $08_{\mathrm{H}}$ |
|  |  |  |  |  |  |  |  | $0 \mathrm{~A}_{\mathrm{H}}$ |
|  |  |  |  |  |  |  |  | $0 \mathrm{C}_{\mathrm{H}}$ |
|  |  |  |  |  |  |  |  | $0 \mathrm{E}_{\mathrm{H}}$ |
|  |  |  |  |  |  |  |  | $10_{\mathrm{H}}$ |
|  |  |  |  |  |  |  |  | $12_{\mathrm{H}}$ |
|  |  |  |  |  |  |  |  | $14_{\mathrm{H}}$ |
|  |  |  |  |  |  |  |  | $16_{\mathrm{H}}$ |
|  |  |  |  |  |  |  |  | $18_{\mathrm{H}}$ |
|  |  |  |  |  |  |  |  | $1 \mathrm{~A}_{\mathrm{H}}$ |
|  |  |  |  |  |  |  |  | $1 \mathrm{C}_{\mathrm{H}}$ |
|  |  |  |  |  |  |  |  |  |
| $\mathrm{S}_{7}$ | $\mathrm{~S}_{6}$ | $\mathrm{~S}_{5}$ | $\mathrm{~S}_{4}$ | $\mathrm{~S}_{3}$ | $\mathrm{~S}_{2}$ | $\mathrm{~S}_{1}$ | $\mathrm{~S}_{0}$ | $1 \mathrm{E}_{\mathrm{H}}$ |

$\unlhd:$ Non-existent Address

DISPLAY DATA RAM MAP
(2) COMMAND REGISTER 1

The "Command register 1 " is used for setting "Duty ratio for timing signal", "Display control ON/OFF" and "Shifting display digits". When the upper 1 bit (B7) of the $1^{\text {st }}$ word is " 1 ", the lower 7 bits (B6 to B0) are interpreted as command data, and stored in the "Command register 1". The contents of the "Command register 1" are initialized to the default values by the power-ON reset or the reset signal, as shown below.

## DEFAULT VALUES OF COMMAND REGISTER 1

- Duty ratio for timing signal :2/16
- Display control ON/OFF : OFF
- Shifting display digits :7


| DT2 | DT1 | DT0 | Duty ratio for timing signal |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | $2 / 16$ |
| 0 | 0 | 1 | $4 / 16$ |
| 0 | 1 | 0 | $6 / 16$ |
| 0 | 1 | 1 | $8 / 16$ |
| 1 | 0 | 0 | $10 / 16$ |
| 1 | 0 | 1 | $12 / 16$ |
| 1 | 1 | 0 | $14 / 16$ |
| 1 | 1 | 1 | $15 / 16$ |

Note.) The output waveforms of timing signal are shown in " TIMING SIGNAL / DUTY-CHANGE WAVEFORM".

| DSP | Display control |
| :---: | :---: |
| 0 | OFF |
| 1 | ON |

Note.) When the "Display control OFF" is set, segment drivers output waveforms but all timing signal outputs are halted

| DE2 | DE1 | DE0 | Shifting display digits |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 7 |
| 0 | 0 | 1 | 8 |
| 0 | 1 | 0 | 9 |
| 0 | 1 | 1 | 10 |
| 1 | 0 | 0 | 11 |
| 1 | 0 | 1 | 12 |
| 1 | 1 | 0 | 13 |
| 1 | 1 | 1 | 14 |

(3) COMMAND REGISTER 2

The "Command register 2" is used for setting the "Initial character address", which corresponds to the $T_{0}$ pin. When the upper 2 bits (B7 and B6) of the $1^{\text {st }}$ word is " 0,1 ", the lower 4 bits (B3 to B0) are interpreted as command data and stored in the "Command register 2". The contents of the "Command register 2" are initialized to the default values by the power-ON reset or the reset signal, as shown below.

## DEFAULT VALUES OF COMMAND REGISTER 2

- Initial character address : C1 $(0,0,0,1)$


| DS3 | DS2 | DS1 | DS0 | Initial character address |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | $\mathrm{C}_{0}$ |
| 0 | 0 | 0 | 1 | $\mathrm{C}_{1}$ |
| 0 | 0 | 1 | 0 | $\mathrm{C}_{2}$ |
| 0 | 0 | 1 | 1 | $\mathrm{C}_{3}$ |
| 0 | 1 | 0 | 0 | $\mathrm{C}_{4}$ |
| 0 | 1 | 0 | 1 | $\mathrm{C}_{5}$ |
| 0 | 1 | 1 | 0 | $\mathrm{C}_{6}$ |
| 0 | 1 | 1 | 1 | $\mathrm{C}_{7}$ |
| 1 | 0 | 0 | 0 | $\mathrm{C}_{8}$ |
| 1 | 0 | 0 | 1 | $\mathrm{C}_{9}$ |
| 1 | 0 | 1 | 0 | $\mathrm{C}_{10}$ |
| 1 | 0 | 1 | 1 | $\mathrm{C}_{11}$ |
| 1 | 1 | 0 | 0 | $\mathrm{C}_{12}$ |
| 1 | 1 | 0 | 1 | $\mathrm{C}_{13}$ |
| 1 | 1 | 1 | 0 | $\mathrm{C}_{14}$ |
| 1 | 1 | 1 | 1 | Prohibited |

(4) DISPLAY SHIFT OPERATION

The display shift operation is performed by changing the "Initial character address" of the "Command register 2". And the number of digits for the display shift in the loop is determined by the "Shifting display digits" of the "Command register 1". In other words, shifting display area ranges from the "Initial character address" specified by the "Command register 2 " to the last address specified by the "Command register 1 ".

The default value of the "Initial character address" is $\mathrm{C}_{1}(0,0,0,1)$, as shown in the table of "Display data RAM". In addition, supposing that the value of the "Shifting display digits" is " N ", the "Initial character address" should be set in the range of $\mathrm{C}_{0}$ and $\mathrm{C}_{\mathrm{N}}$ in order not to exceed the digit " N ". Because the display shift operation is not applied to the addresses beyond the digit " N ", the display images, which were initially set up, appear on these addresses. Just for reference, one character of display image is composed of 16 segments.

## HOW TO SET LEFT DISPLAY SHIFT

The left display shift is carried out by incrementing the "Initial character address" gradually like $\mathrm{C}_{2}, \mathrm{C}_{3}, \mathrm{C}_{4}$, --- $\mathrm{C}_{\mathrm{N}}$. To the contrary, decrementing the address performs right display shift. The following description shows the example on how to set the left display shift, using alphanumeric display images such as " 0 ", " 1 ", " 2 ", ---, "9", "A", "B", ---, and "E".

## STEP1) Setting display images in the display data RAM

- Display RAM data

| Character address | $\mathrm{C}_{0}$ | $\mathrm{C}_{1}$ | $\mathrm{C}_{2}$ | $\mathrm{C}_{3}$ | $\mathrm{C}_{4}$ | $\mathrm{C}_{5}$ | $\mathrm{C}_{6}$ | $\mathrm{C}_{7}$ | $\mathrm{C}_{8}$ | $\mathrm{C}_{9}$ | $\mathrm{C}_{10}$ | $\mathrm{C}_{11}$ | $\mathrm{C}_{12}$ | $\mathrm{C}_{13}$ | $\mathrm{C}_{14}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Display image | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | B | C | D | E |

SETP2) Setting the "Initial character address" to $C_{2}$ and the "Shifting display digits $N$ " to 12 ( $\mathrm{T}_{11}$ ).
Shifting display digits


In this setting, the display images of "2", " 3 ",-- - appear on the $T_{0}, T_{1}, T_{2},--T_{10}$ pins respectively, and the image " 0 " is on the $\mathrm{T}_{11}$ pin, which is assigned to the $12^{\text {th }}$ character address. The display images " $D$ " and " $E$ " don't shift but remain on the $T_{12}$ and $T_{13}$ pins, assigned to the $13^{\text {th }}$ and $14^{\text {th }}$ characters respectively, because their character addresses are outside the digit " N ".
STEP3) Changing the "Initial character address" to $\mathrm{C}_{3}$, and leaving the "Shifting display digits N " as 12 ( $\mathrm{T}_{11}$ ).
Shifting display digits

in......... is not shifted.

TIMING SIGNAL / DUTY-CHANGE WAVEFORM


## DISPLAY TIMING CHART


(5) SERIAL DATA TRANSMISSION

Communication between the NJU3426 and MPU uses the serial data transmission with synchronous clock, and 8 bits serial data constitutes 1 word. Each bit on the SI pin is latched at the rising edge of the serial clock (SCK), and the entire 8 bits are loaded as 1 word at the rising edge of the chip select (CSb).

During a data transmission, multiple words are transferred continuously. The $1^{\text {st }}$ word is either "Display data RAM address", "Command register 1" or "Command register 2". When the $1^{\text {st }}$ word is RAM address data, the $2^{\text {nd }}$ and ascending words are interpreted as display data. When it's the "Command register 1 or 2 ", the $2^{\text {nd }}$ and ascending words are ignored.


SERIAL DATA TIMING


SERIAL DATA TRANSMISSION FORMAT

- Serial input data

DATA FORMAT FOR THE $1^{\text {ST }}$ WORD
DISPLAY DATA RAM ADRESS

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | $*$ | AD4 | AD3 | AD2 | AD1 | AD0 |

*:don't care

## COMMAND DATA 1

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | DT2 | DT1 | DT0 | DSP | DE2 | DE1 | DE0 |

*:don't care

## COMMAND DATA 2

| B7 | B6 | B5 | B4 |  | B3 |  | B2 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B1 | B0 |  |  |  |  |  |  |
| 0 | 1 | $*$ | $*$ | DS3 | DS2 | DS1 | DS0 |

*:don't care

## SERIAL DATA FOR THE $2^{\text {ND }}$ AND ASCENDING WORDS

When the $1^{\text {st }}$ word is the "Display data RAM address", the $2^{\text {nd }}$ and ascending words are interpreted as display data. When the $1^{\text {st }}$ word is the "Command register 1 or 2 ", the $2^{\text {nd }}$ and ascending words are ignored.

ABSOLUTE MAXIMAM RATINGS

| PARAMETER | SYMBOL | RATINGS | UNIT | CONDITIONS $\left.\mathrm{Ta}=25^{\circ} \mathrm{C}\right)$ |
| :--- | :---: | :---: | :---: | :--- |
| Supply voltage | $\mathrm{V}_{\mathrm{DD}}$ | -0.3 to +7.0 | V |  |
| Input voltage | $\mathrm{V}_{\mathrm{IN}}$ | -0.3 to $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |  |
| VFD driving voltage | $\mathrm{V}_{\mathrm{FDP}}$ | $\mathrm{V}_{\mathrm{DD}}-45$ to $\mathrm{V}_{\mathrm{DD}}+0.3$ | V | Relative to $\mathrm{V}_{\mathrm{DD}}$. |
| "H" level output current 1 | $\mathrm{I}_{\mathrm{OH} 1}$ | -15 | mA | 1 pin out of $\mathrm{S}_{0}$ to $\mathrm{S}_{15}$ pins |
| "H" level output current 2 | $\mathrm{I}_{\mathrm{OH} 2}$ | -35 | mA | 1 pin out of $\mathrm{T}_{0}$ to $\mathrm{T}_{13}$ pins |
| "L" level output current | $\mathrm{I}_{\mathrm{OL}}$ | 20 | mA |  |
| Operating temperature | Topr | -40 to 85 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | Tstg | -55 to 125 | ${ }^{\circ} \mathrm{C}$ |  |
| Power dissipation | PD | 1500 | mW | On two-layer board of based on <br> the JEDEC. |

Note 1): The LSI must be used inside the "Absolute maximum ratings". Otherwise, an electrical or physical stress may cause a permanent damage to the LSI.
Note 2): De-coupling capacitors should be placed on $V_{D D}$ and $V_{S S}$ and $V_{F D P}$ and $V_{S S}$ for stable operation.
Note 3): $\quad$ The following voltage relation must be maintained; $V_{D D}>V_{S S} \geq V_{F D P}, V_{S S}=0$.

## ELECTRICAL CHARACTERISTICS

- DC characteristics 1

|  |  |  | $\left(\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}\right.$ |  | $\mathrm{V}_{\text {SS }}=$ | Ta=-40 | $\left.85^{\circ} \mathrm{C}\right)$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNIT |
| Operating voltage | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DD}}$ terminal |  | 4.5 |  | 5.5 | V |
| "H" level input voltage | $\mathrm{V}_{\text {IH }}$ | XT, RSTb, CSb, SCK, SI terminals |  | $0.8 \mathrm{~V}_{\mathrm{DD}}$ |  |  | V |
| "L" level input voltage | $\mathrm{V}_{\text {IL }}$ |  |  |  |  | $0.2 \mathrm{~V}_{\text {DD }}$ |  |
| Input off leak current | $\mathrm{I}_{\mathrm{IZ}}$ | $\begin{aligned} & \mathrm{CSb}, \mathrm{SCK} \\ & \mathrm{~V}_{\mathrm{DD}}=5.5 \mathrm{~V} \end{aligned}$ | rminals or 5.5 V |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Display output current | $\mathrm{I}_{\mathrm{OH}}$ | $\mathrm{S}_{\mathrm{O}}$ to $\mathrm{S}_{15}$ terminals | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{FDP}}=\mathrm{V}_{\mathrm{DD}}-40 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}-2.5 \mathrm{~V} \end{aligned}$ | -4.5 | -9 |  | mA |
|  |  | $\mathrm{T}_{\mathrm{O}}$ to $\mathrm{T}_{13}$ terminals |  | -10.5 | -21 |  | mA |
| Pull-up resistance | $\mathrm{R}_{\mathrm{UR}}$ | RSTb terminal, $\mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {SS }}$ |  | 100 |  | 280 | $\mathrm{k} \Omega$ |
| Pull-down resistance | $\mathrm{R}_{\text {DST }}$ | $\begin{aligned} & \mathrm{S}_{0} \text { to } \mathrm{S}_{15}, \mathrm{~T}_{0} \text { to } \mathrm{T}_{13} \text { terminals, } \mathrm{Ta}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{~V}_{\mathrm{FDP}}=\mathrm{V}_{\mathrm{DD}}-40 \mathrm{~V} \end{aligned}$ |  | 60 |  | 160 | $\mathrm{k} \Omega$ |
| Logic operating current | $\mathrm{I}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ terminal, <br> All Segment/Timing output terminals open, RSTb terminal open, <br> Ceramic resonator: 1 MHz , <br> All Segment output OFF and All Timing output OFF |  |  | 1 | 2 | mA |
| Display operating current | $\mathrm{I}_{\text {FDP }}$ | $\mathrm{V}_{\mathrm{FDP}}$ term Ceramic All Segm | $\mathrm{F}_{\mathrm{FDP}}=\mathrm{V}_{\mathrm{DD}}-40 \mathrm{~V},$ <br> or: 1 MHz , <br> ming output ON |  | 10 | 15 | mA |

- AC characteristics 1

|  | $\left(\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{Ta}=-40\right.$ to $\left.85^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT |
| Operating oscillation frequency | $\mathrm{f}_{\mathrm{XT}}$ | Fig. 1 | 0.8 |  | 3.5 | $\mathrm{MH}_{\mathrm{Z}}$ |
| CR oscillation frequency * | $\mathrm{f}_{\mathrm{CR}}$ | $\begin{array}{r} \mathrm{Ta}=25^{\circ} \mathrm{C} \\ \mathrm{R}_{\mathrm{f}}=27 \mathrm{k} \Omega \\ \hline \end{array}$ | 0.85 | 1 | 1.15 | MHz |
| External clock Input Rise time, Fall time | $\mathrm{t}_{\text {CLH }}, \mathrm{t}_{\text {CLL }}$ | Fig. 2 |  |  | 250 *) | ns |
| Serial input data setup time | $\mathrm{t}_{\text {SIS }}$ | Fig. 2 | 35 |  |  | ns |
| Serial input data hold time | $\mathrm{t}_{\text {SIH }}$ | Fig. 2 | 35 |  |  | ns |
| Serial clock frequency | $\mathrm{f}_{\text {SCK }}$ | Fig. 3 |  |  | 1.5 | $\mathrm{MH}_{\mathrm{Z}}$ |
| Serial clock interval time | $\mathrm{t}_{\text {SCI }}$ | Fig. 3 | 10 |  |  | $\mu \mathrm{s}$ |
| Reset palse width | $\mathrm{t}_{\text {RSTb }}$ | Fig. 4 | 10 |  |  | $\mu \mathrm{s}$ |
| Power rise time | $\mathrm{t}_{\mathrm{R}}$ | Fig. 5 | 0.05 |  | 10 | ms |

*) Noises on SCK during rise time or fall time may cause malfunctions. Testing samples in the application is recommended.

- DC characteristics 2

|  |  | $\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{Ta}=-40\right.$ to $\left.85^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | SYMBOL |  | NDITIONS | MIN | TYP | MAX | UNIT |
| Operating voltage | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DD}}$ termi |  | 3.0 |  | 3.6 | V |
| "H" level input voltage | $\mathrm{V}_{\text {IH }}$ | XT, RSTb, CSb, SCK, SI terminals |  | $0.8 \mathrm{~V}_{\mathrm{DD}}$ |  |  | V |
| "L" level input voltage | $\mathrm{V}_{\text {IL }}$ |  |  |  |  | $0.2 \mathrm{~V}_{\mathrm{DD}}$ |  |
| Input off leak current | $\mathrm{I}_{\mathrm{IZ}}$ | $\begin{aligned} & \mathrm{CSb}, \mathrm{SCK}, \\ & \mathrm{~V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \end{aligned}$ | rminals or 3.6 V |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Display output current | $\mathrm{I}_{\mathrm{OH}}$ | $\mathrm{S}_{0}$ to $\mathrm{S}_{15}$ terminals | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{FDP}}=\mathrm{V}_{\mathrm{DD}}-40 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}-1.5 \mathrm{~V} \end{aligned}$ | -2 | -4 |  | mA |
|  |  | $\mathrm{T}_{0} \text { to } \mathrm{T}_{13}$ terminals |  | -4.5 | -9 |  | mA |
| Pull-up resistance | $\mathrm{R}_{\mathrm{UR}}$ | RSTb terminal, $\mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {SS }}$ |  | 100 |  | 280 | $\mathrm{k} \Omega$ |
| Pull-down resistance | $\mathrm{R}_{\text {DST }}$ | $\begin{aligned} & \mathrm{S}_{0} \text { to } \mathrm{S}_{15}, \mathrm{~T}_{0} \text { to } \mathrm{T}_{13} \text { terminals, } \mathrm{Ta}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{~V}_{\mathrm{FDP}}=\mathrm{V}_{\mathrm{DD}}-40 \mathrm{~V} \end{aligned}$ |  | 60 |  | 160 | $\mathrm{k} \Omega$ |
| Logic operating current | $\mathrm{I}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ terminal, All Segment/Timing output terminals open, RSTb terminal open, Ceramic resonator: 1 MHz , All Segment output OFF and All Timing output OFF |  |  | 0.8 | 1.5 | mA |
| Display operating current | $\mathrm{I}_{\text {FDP }}$ | $\mathrm{V}_{\mathrm{FDP}}$ term Ceramic r All Segme | $\mathrm{FDP}=\mathrm{V}_{\mathrm{DD}}-40 \mathrm{~V}$, or: 1 MHz , ming output ON |  | 10 | 15 | mA |

- AC characteristics 2
$\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{Ta}=-40\right.$ to $\left.85^{\circ} \mathrm{C}\right)$

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating oscillation frequency | $\mathrm{f}_{\mathrm{XT}}$ | Fig. 1 | 0.8 |  | 2 | $\mathrm{MH}_{\mathrm{Z}}$ |
| CR oscillation frequency $*$ | $\mathrm{f}_{\mathrm{CR}}$ | Ta $=25^{\circ} \mathrm{C}$ <br> $\mathrm{R}_{\mathrm{f}}=18 \mathrm{k} \Omega$ | 0.85 | 1 | 1.15 | MHz |
| External clock Input <br> Rise time, Fall time | $\mathrm{t}_{\mathrm{CLH}}, \mathrm{t}_{\mathrm{CLL}}$ | Fig. 2 |  |  | $250 *)$ | ns |
| Serial input data setup time | $\mathrm{t}_{\mathrm{SIS}}$ | Fig. 2 | 70 |  |  |  |
| Serial input data hold time | $\mathrm{t}_{\mathrm{SIH}}$ | Fig. 2 | 70 |  | ns |  |
| Serial clock frequency | $\mathrm{f}_{\mathrm{SCK}}$ | Fig. 3 |  |  | 0.8 | MH |
| Serial clock interval time | $\mathrm{t}_{\mathrm{SCI}}$ | Fig. 3 | 10 |  |  | $\mu \mathrm{~s}$ |
| Reset palse width | $\mathrm{t}_{\mathrm{RSTb}}$ | Fig. 4 | 20 |  |  | $\mu \mathrm{~s}$ |
| Power rise time | $\mathrm{t}_{\mathrm{R}}$ | Fig. 5 | 0.05 |  | 5 | ms |

*) Noises on SCK during rise time or fall time may cause malfunctions. Testing samples in the application is recommended.

* Relation between external resistor $\left(\mathrm{R}_{\mathrm{f}}\right)$ and oscillation frequency ( $\mathrm{f}_{\mathrm{CR}}$ ).

The frequency can be adjusted by the selection of external resistor $R_{f}$, as shown in " $R_{f}$ vs $f_{C R}$ ". Refer to circuit example of " $\square$ APPLICATION CIRCUIT (b) CR oscillation".


This graph shows a reference characteristic, and this performance is not guaranteed.


Fig. 1


Fig. 2


Fig. 3


Fig. 4


Fig. 5

## NJU3426

APPLICATION CIRCUIT
(a) Ceramic Resonator Oscillation

(b) Ceramic Resonator Oscillation


