## ■ AT27CL010 #### **Features** - Very Low Power CMOS Operation 100 μA max. Standby 20 mA max. Active at 5 MHz - Fast Read Access Time 150ns - Compatible with JEDEC standard AT27C010 - Wide Selection of JEDEC Standard Packages including OTP 32-Lead 600 mll Cerdip and OTP Plastic DIP 32-Pad LCC 32-Lead JLCC and OTP PLCC 5V±10% Supply - High Reliability CMOS Technology 2000V ESD Protection 200mA Latchup immunity - Rapid Programming 100µs/byte (typical) **Two-line Control** **CMOS** and TTL Compatible Inputs and Outputs **Integrated Product Identification Code** Full Military, Commercial and Industrial Temperature Ranges Fully Compatible with AT27C010/L # **Block Diagram** Description The AT27CL010 chip is a very low-power, high performance 1,048,576 bit Ultraviolet Erasable and Electrically Programmable Read Only Memory (EPROM) organized as 128K x 8 bits. It requires only one 5V power supply in normal read mode operation. Any byte can be accessed in less than 150ns, eliminating the need for speed reducing WAIT states on high performance microprocessor systems. In read mode, the AT27CL010 typically consumes 6mA. Standby mode supply current is typically less than 5µA. # **Pin Configurations** | Pin Name | Function | |----------|----------------| | A0-A16 | Addresses | | 00-07 | Outputs | | CE | Chip Enable | | ŌĒ | Output Enable | | PGM | Program Strobe | | NC | No Connect | | VPP 0 1 32 D VCC A18 0 2 31 D PGM A15 0 3 30 D NC A12 0 4 29 D A14 A7 0 6 28 D A13 A8 0 6 27 D A8 A5 0 7 28 D A9 A4 0 8 25 D A11 A3 0 9 24 D OE A2 0 10 22 D OE A0 0 13 20 D OE O1 0 14 19 D O5 O2 0 15 18 D O4 GNO 0 16 17 D O3 | A12 A18 VCC NC<br>A15 VPP PGM 4 2 22 30 A8 5 3 1 31 29 A1. A7 6 28 A1 A5 7 27 A8 A4 8 26 A9 A3 9 25 A1 A2 10 24 QE A1 11 22 A1 A0 12 22 QE O2 O3 O5 O1 GND O4 O6 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| T-46-13-29 T-46-13-25 1 Megabit (128K x 8) **Low Power** Erasable **CMOS EPROM** **Preliminary** T-46-13-29 T-46-13-25 ### **Description** (Continued) The AT27CL010 comes in a choice of industry standard JEDEC-approved packages including; 32-pin DIP in ceramic or one time programmable (OTP) plastic, 32-pad ceramic leadless chip carrier (LCC), and 32-lead ceramic (JLCC) or OTP plastic (PLCC) J-leaded chip carrier. All devices feature two line control ( $\overline{CE}$ , $\overline{OE}$ ) to give designers the flexibility to prevent bus contention. With high density 128K byte storage capability, the AT27CL010 allows firmware to be stored reliably and to be accessed by the system without the delays of mass storage media. Atmel's 27CL010 has additional features to ensure high quality and efficient production use. The Rapid Programming Algorithm reduces the time required to program the part and guarantees reliable programming. Programming time is typically only 100µs/byte. The Integrated Product Identification Code electronically identifies the device and manufacturer. This feature is used by industry standard programming equipment to select the proper programming algorithms and voltages. The AT27CL010 programs identically to an AT27C010/L. #### **Erasure Characteristics** The entire memory array of the AT27CL010 is erased (all outputs read as Voh) after exposure to ultraviolet light at a wavelength of 2537Å. Complete erasure is assured after a minimum of 20 minutes exposure using 12,000 $\mu\text{W/cm}^2$ intensity lamps spaced one inch away from the chip. Minimum erase time for lamps at other intensity ratings can be calculated from the minimum integrated erasure dose of 15W.sec/cm². To prevent unintentional erasure, an opaque label is recommended to cover the clear window on any UV erasable EPROM which will be subjected to continuous fluorescent indoor lighting or sunlight. ### **Absolute Maximum Ratings\*** | Temperature Under Bias55°C to +125 | o°C | |---------------------------------------------------------|------------------| | Storage Temperature65°C to +150 | )°C | | Voltage on Any Pin with Respect to Ground2.0V to +7.0V | <b>√</b> (1) | | Voltage on A9 with<br>Respect to Ground2.0V to +14.0\ | V <sup>(1)</sup> | | Vpp Supply Voltage with Respect to Ground2.0V to +14.0\ | V <sup>(1)</sup> | | Integrated UV Erase Dose7258 W•sec/c | m <sup>2</sup> | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### Notes: Minimum voltage is -0.6V dc which may undershoot to -2.0V for pulses of less than 20ns. Maximum output pin voltage is V<sub>CC</sub>+0.75V dc which may overshoot to +7.0V for pulses of less than 20ns. ### **Operating Modes** | MODE \ PIN | CE | ŌĒ | PGM | Ai | Vpp | Vcc | Outputs | |---------------------------------------|-----|-----|------------------|-----------------------------------------------------|-----|-----|------------------------| | Read | VIL | ViL | X <sup>(1)</sup> | Ai | × | Vcc | Dout | | Output Disable | X | ViH | X | X | Х | Vcc | High Z | | Standby | VIH | Х | X | X | X | Vcc | High Z | | Fast Program <sup>(2)</sup> | VIL | ViH | VIL | Ai | Vpp | Vcc | DIN | | PGM Verify | VIL | ViL | ViH | Ai | Vpp | Vcc | Dout | | PGM Inhibit | ViH | X | X | X | Vpp | Vcc | High Z | | Product Identification <sup>(4)</sup> | VIL | VIL | х | A9=VH <sup>(3)</sup><br>A0=VIH or VIL<br>A1-A16=VIL | х | Vcc | Identification<br>Code | Notes: 1. X can be VIL or VIH. - Refer to Programming characteristics. - 3. $V_H = 12.0 \pm 0.5 V$ . 4. Two identifier bytes may be selected. All Ai inputs are held low (V<sub>IL</sub>), except A9 which is set to V<sub>H</sub> and A0 which is toggled low (V<sub>IL</sub>) to select the Manufacturer's Identification byte and high (V<sub>IH</sub>) to select the Device Code byte. AT27CL010 ### **AT27CL010** T-46-13-29 # D.C. and A.C. Operating Conditions for Read Operation T-46-13-25 | | | | AT27CL010 | | | | | | |---------------------------------|------|------------|---------------|---------------|---------------|--|--|--| | | | -15 | -17 | -20 | -25 | | | | | | Com. | 0°C - 70°C | 0°C - 70°C | 0°C - 70°C | 0°C - 70°C | | | | | Operating<br>Temperature (Case) | Ind. | | -40°C - 85°C | -40°C - 85°C | -40°C - 85°C | | | | | remperature (Case) | Mil. | | -55°C - 125°C | -55°C - 125°C | -55°C - 125°C | | | | | Vcc Power Supply | | 5V ± 10% | 5V ± 10% | 5V ± 10% | 5V ± 10% | | | | # D.C. and Operating Characteristics for Read Operation | Symbol | Parameter | Condition | Min | Max | Units | |---------------------|------------------------------------|------------------------------------------------------------------------------|---------|-------|-------| | lu | Input Load Current | V <sub>IN</sub> =-0.1V to V <sub>CC</sub> +1V | | 5 | μА | | llo | Output Leakage Current | Vour=-0.1V to Vcc+0.1V | | 10 | μΑ | | lpp1 <sup>(2)</sup> | Vpp (1) Read/Standby Current | Vpp=3.8 to Vcc+0.3V | | 10 | μА | | Isa | Vcc <sup>(1)</sup> Standby Current | ISB1 (CMOS),<br>CE=Vcc-0.3 to Vcc+1.0V | | 100 | μА | | | - | I <sub>SB2</sub> (TTL), $\overline{\text{CE}}$ =2.0 to V <sub>CC</sub> +1.0V | | 1 | - mA | | lco | Vcc Active Current | f=5MHz,louT=0mA,<br>CE=VIL | | 20 | mA | | VIL | Input Low Voltage | | -0.6 | 0.8 | ٧ | | VIH | Input High Voltage | | 2.0 | Vcc+1 | ٧ | | Vol | Output Low Voltage | IoL=2.1mA | | .45 | ٧ | | Vон | Output High Voltage | Іон=-100μΑ | Vcc-0.3 | | ٧ | | | | I <sub>OH</sub> =-2.5mA | 3.5 | | ٧ | | | | loн=-400µA | 2.4 | | ٧ | Notes: 1. $V_{CC}$ must be applied simultaneously or before $V_{PP}$ , and removed simultaneously or after $V_{PP}$ . ### A.C. Characteristics for Read Operation | | | | | AT27CL010 | | | | | | | | | |----------------------------------|-----------------------------------------------------------------------|---------------|-----------|-----------|-----|-----|-----|-----|-----|-----|-----|-------| | | | | | - | 15 | • | 17 | -2 | 20 | -2 | 25 | | | Symbol | Parameter | Condition | | Min | Max | Min | Max | Min | Max | Min | Max | Units | | tacc <sup>(3)</sup> | Address to | <u>CE=OE</u> | Com. | | 150 | | 170 | | 200 | | 250 | ns | | IACC | Output Delay | ⇒VIL | Ind.,Mil. | | | | 170 | | 200 | | 250 | ns | | tce (2) | CE to Output Delay | OE=ViL | | | 150 | | 170 | | 200 | | 250 | ns | | toe (2,3) | OE to Output Delay | CE=VIL | | | 40 | | 65 | | 75 | | 100 | ns | | t <sub>DF</sub> <sup>(4,5)</sup> | | CE=VIL | | | 40 | | 50 | | 55 | | 60 | ns | | tон | Output Hold from<br>Address, CE or OE,<br>whichever occurred<br>first | CE=OE<br>≃VIL | | | 0 | | 0 | | 0 | | 0 | ns | Notes: 2, 3, 4, 5. - see AC Waveforms for Read Operation. <sup>2.</sup> $V_{PP}$ may be connected directly to $V_{CC}$ , except during programming. The supply current would then be the sum of $I_{CC}$ and $I_{PP}$ . T-46-13-29T-46-13-25 # A.C. Waveforms for Read Operation (1) #### Notes: - 1. Timing measurement references are 0.8V and 2.0V. Input AC driving levels are 0.45V and 2.4V, unless otherwise specified. - 2. OE may be delayed up to tce-toe after the falling edge of CE without impact on tce. 3. OE may be delayed up to tacc-tog after the ad- - dress is valid without impact on tACC. - This parameter is only sampled and is not 100% tested. - 5. Output float is defined as the point when data is no longer driven. ### **Input Test Waveforms** and Measurement Levels ### **Output Test Load** Pin Capacitance (f=1MHz T=25°C) (1) | | Тур | Max | Units | Conditions | | |------|-----|-----|-------|------------|--| | CIN | 4 | 8 | pF | VIN = 0V | | | Cour | 8 | 12 | pF | Vout = 0V | | Notes: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested. # Programming Waveforms (1) #### Notes: - The Input Timing Reference is 0.8V for VIL and 2.0V for $V_{IH}$ . - toe and topp are characteristics of the device but must be accommodated by the programmer. - 3. When programming the AT27CL010 a 0.1 µF capacitor is required across Vpp and ground to suppress spurious voltage transients. 4-58 AT27CL010 T-46-13-29 AT27CL010 ### D.C. Programming Characteristics TA=25±5°C, VCC=6,5±0,25V, VPP=13,0±0.25V | Sym- | | Test | Lic | nits | | |--------------|----------------------------------------|---------------------------------------------------|------|-------|-------| | bol | Parameter | Conditions | Min | Мах | Units | | l <u>L</u> ; | Input Load Current | V <sub>IN</sub> =V <sub>IL</sub> ,V <sub>IH</sub> | | 10 | μA | | VIL | Input Low Level | (All Inputs) | -0.6 | 8.0 | ٧ | | ViH | Input High Level | | 2.0 | Vcc+1 | ٧ | | Vol | Output Low Volt. | loL=2.1mA | | .45 | ٧ | | Vон | Output High Volt. | Юн=-400μΑ | 2.4 | | ٧ | | lcc2 | Vcc Supply Curren<br>(Program and Veri | t<br>fy) | , | 40 | mA | | IPP2 | Vpp Supply<br>Current | CE=PGM=V <sub>IL</sub> | - | 20 | mA | | VID | A9 Product Identifi-<br>cation Voltage | | 11.5 | 12.5 | V | ### A.C. Programming Characteristics Ta=25±5°C, V<sub>CC</sub>=6.5±0.25V, V<sub>PP</sub>=13.0±0.25V | | 5 C, VCC=6.5±0.25 | ., ., | | | | |-------------|------------------------------------|-------------------------------------|------------|---------------|--------| | Sym-<br>bol | Parameter | Test<br>Conditions*<br>(see Note 1) | Lir<br>Min | nits<br>May l | Units | | 501 | ratallicter | (555 11515 17 | 34411 | MIGTY | Offics | | tas | Address Setup Tir | ne | 2 | | μs | | tces | CE Setup Time | | 2 | | μs | | toes | OE Setup Time | | 2 | | μs | | tos | Data Setup Time | | 2 | | μs | | tah | Address Hold Tim | е . | 0 | | μs | | ton | Data Hold Time | | 2 | | μs | | topp | OE High to Out-<br>put Float Delay | (Note 2) | 0 | 130 | ns | | tvps | Vpp Setup Time | | 2 | | μs | | tvcs | Vcc Setup Time | | 2 | | μS | | tpw | PGM Program<br>Pulse Width | (Note 3) | 95 | 105 | μs | | toe | Data Valid from O | Ē | | 150 | กร | #### \*A.C. Conditions of Test: | Input Rise and Fall Times (10% to 90%) | 20ns | |----------------------------------------|---------------| | Input Pulse Levels | 0.45V to 2.4V | | Input Timing Reference Level | 0.8V to 2.0V | | Output Timing Reference Level | 0.8V to 2.0V | #### Notes: - VCC must be applied simultaneously or before Vpp and removed simultaneously or after Vpp. - This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven - see timing diagram. 。 第二十二章 1000年,1000年,1000年,1000年,1000年,1000年,1000年,1000年,1000年,1000年,1000年,1000年,1000年,1000年,1000年,1000年,1000年,1 Program Pulse width tolerance is 100µtsec±5%. # 7-46-/3-25 Atmel's 27CL010 Integrated Product Identification Code(1) | | Pins | | | | | Hex | | | | | |--------------|------|----|----|----|----|-----|----|----|----|------| | Codes | A0 | 07 | 06 | O5 | 04 | О3 | 02 | 01 | 00 | Data | | Manufacturer | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1E | | Device Type | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | O5 | Note: 1. The AT27CL010 has the same Product Identification Code as the AT27C010/L. Both are programming compatible. ### Rapid Programming Algorithm A 100µs PGM pulse width is used to program. The address is set to the first location. VCC is raised to 6.5V and Vpp is raised to 13.0V. Each address is first programmed with one 100µs PGM pulse without verification. Then a verification/reprogramming loop is executed for each address. In the event a byte fails to pass verification, up to 10 successive 100µs pulses are applied with a verification after each pulse. If the byte fails to verify after 10 pulses have been applied, the part is considered failed. After the byte verifies properly, the next address is selected until all have been checked. Vpp is then lowered to 5.0V and Vcc to 5.0V. All bytes are read again and compared with the original data to determine if the device passes or fails. 43E D 🔤 1074177 0001768 T 🔤 ATM AMEL T-46-13-29 **Ordering Information** T-46-13-25 | tacc | lcc | (mA) | | | | | |---------------------|-----|---------|----------------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------|--| | (ns) Active Standby | | Standby | Ordering Code | Package | Operation Range | | | 150 | 20 | 0.1 | AT27CL010-15DC<br>AT27CL010-15JC<br>AT27CL010-15KC<br>AT27CL010-15LC<br>AT27CL010-15PC | 32DW6<br>32J<br>32KW<br>32LW<br>32P6 | Commercial<br>(0°C to 70°C) | | | 170 | 20 | 0.1 | AT27CL010-17DC<br>AT27CL010-17JC<br>AT27CL010-17KC<br>AT27CL010-17LC<br>AT27CL010-17PC | 32DW6<br>32J<br>32KW<br>32LW<br>32P6 | Commercial<br>(0°C to 70°C) | | | | | | AT27CL010-17DI<br>AT27CL010-17JI<br>AT27CL010-17KI<br>AT27CL010-17LI<br>AT27CL010-17PI | 32DW6<br>32J<br>32KW<br>32LW<br>32P6 | Industrial<br>(-40°C to 85°C) | | | | | | AT27CL010-17DM<br>AT27CL010-17KM<br>AT27CL010-17LM | 32DW6<br>32KW<br>32LW | Military<br>(-55°C to 125°C) | | | | | | AT27CL010-17DM/883<br>AT27CL010-17KM/883<br>AT27CL010-17LM/883 | 32DW6<br>32KW<br>32LW | Military/883C<br>Class B, Fully Compliant<br>(-55°C to 125°C) | | | 200 | 20 | 0.1 | AT27CL010-20DC<br>AT27CL010-20JC<br>AT27CL010-20KC<br>AT27CL010-20LC<br>AT27CL010-20PC | 32DW6<br>32J<br>32KW<br>32LW<br>32P6 | Commercial<br>(0°C to 70°C) | | | | | | AT27CL010-20DI<br>AT27CL010-20JI<br>AT27CL010-20KI<br>AT27CL010-20LI<br>AT27CL010-20PI | 32DW6<br>32J<br>32KW<br>32LW<br>32P6 | Industrial<br>(-40°C to 85°C) | | | | | | AT27CL010-20DM<br>AT27CL010-20KM<br>AT27CL010-20LM | 32DW6<br>32KW<br>32LW | Military<br>(-55°C to 125°C) | | | | | | AT27CL010-20DM/883<br>AT27CL010-20KM/883<br>AT27CL010-20LM/883 | 32DW6<br>32KW<br>32LW | Military/883C<br>Class B, Fully Compliant<br>(-55°C to 125°C) | | | 250 | 20 | 0.1 | AT27CL010-25DC<br>AT27CL010-25JC<br>AT27CL010-25KC<br>AT27CL010-25LC<br>AT27CL010-25PC | 32DW6<br>32J<br>32KW<br>32LW<br>32P6 | Commercial<br>(0°C to 70°C) | | | | | | AT27CL010-25DI<br>AT27CL010-25JI<br>AT27CL010-25KI<br>AT27CL010-25LI<br>AT27CL010-25PI | 32DW6<br>32J<br>32KW<br>32LW<br>32P6 | industrial<br>(-40°C to 85°C) | | # ■ AT27CL010 T-46-13-29 # **Ordering Information** T-46-13-25 | tacc | Icc (mA) | | 7 | | 7-4010 -0 | | | |------|----------|---------|----------------------------------------------------------------|-----------------------|---------------------------------------------------------------|--|--| | (ns) | Active | Standby | Ordering Code | Package | Operation Range | | | | 250 | 20 | 0.1 | AT27CL010-25DM<br>AT27CL010-25KM<br>AT27CL010-25LM | 32DW6<br>32KW<br>32LW | Military<br>(-55°C to 125°C) | | | | | | | AT27CL010-25DM/883<br>AT27CL010-25KM/883<br>AT27CL010-25LM/883 | 32DW6<br>32KW<br>32LW | Military/883C<br>Class B, Fully Compliant<br>(-55°C to 125°C) | | | | | Package Type | | |--------|----------------------------------------------------------------------|--| | 32DW6 | 32 Lead, 0.600" Wide, Windowed, Ceramic Dual Inline Package (Cerdip) | | | 32J | 32 Lead, Plastic J-Leaded Chip Carrier OTP (PLCC) | | | 32KW . | 32 Lead, Windowed, Ceramic J-Leaded Chip Carrier (JLCC) | | | 32LW | 32 Pad, Windowed, Ceramic Leadless Chip Carrier (LCC) | | | 32P6 | 32 Lead, 0.600" Wide, Plastic Dual Inline Package OTP (PDIP) | |