# 32 Mbit (2Mb x16) 1.8V Asynchronous PSRAM PRELIMINARY DATA #### **FEATURES SUMMARY** - SUPPLY VOLTAGE: 1.65 to 1.95V - ACCESS TIMES: 70ns, 80ns, 85ns - LOW STANDBY CURRENT: 100µA DEEP POWER-DOWN CURRENT: 10µA - BYTE CONTROL: UB/LB - PROGRAMMABLE PARTIAL ARRAY - COMPATIBLE WITH STANDARD LPSRAM - TRI-STATE COMMON I/O - 8 WORD PAGE ACCESS CAPABILITY: 25ns - WIDE OPERATING TEMPERATURE - T<sub>A</sub> = -30 to +85°C - PARTIAL POWER-DOWN MODES - Deep Power-Down - 4 Mbit Partial Power-Down - 8 Mbit Partial Power-Down - 16 Mbit Partial Power-Down April 2004 1/29 ## **TABLE OF CONTENTS** | FEATURES SUMMARY | <br>. 1 | |---------------------------------------------------------|---------| | Figure 1. Package | <br>. 1 | | SUMMARY DESCRIPTION | . 4 | | Figure 2. Logic Diagram | | | Table 1. Signal Names | | | Figure 3. TFBGA Connections (Top view through package) | | | rigure 3. Tr box connections (rop view through package) | <br>. J | | SIGNAL DESCRIPTIONS | <br>. 6 | | Address Inputs (A0-A20) | <br>. 6 | | Data Inputs/Outputs (DQ8-DQ15) | <br>. 6 | | Data Inputs/Outputs (DQ0-DQ7) | <br>. 6 | | Chip Enable (E1) | <br>. 6 | | Chip Enable (E2) | <br>. 6 | | Output Enable ( $\overline{G}$ ) | <br>. 6 | | Write Enable ( $\overline{W}$ ) | <br>. 6 | | Upper Byte Enable (UB) | <br>. 6 | | Lower Byte Enable (LB) | <br>. 6 | | V <sub>CC</sub> Supply Voltage | <br>. 6 | | V <sub>SS</sub> Ground | <br>. 6 | | Figure 4. Block Diagram | <br>. 7 | | | _ | | OPERATION | | | Power Up Sequence | | | Read Mode | <br>. 8 | | Write Mode | <br>. 8 | | Standby Mode | <br>. 8 | | Power-Down Modes | <br>. 8 | | Description | <br>. 8 | | Power-Down Program Sequence | <br>. 8 | | Table 2. Operating Modes | | | Table 3. Power-Down Modes | <br>. 9 | | Table 4. Power-Down Program Sequence | <br>10 | | Table 5. Power-Down Configuration Data | | | Table 6. Power-Down Configuration Addresses | <br>10 | | MAXIMUM RATING | <br>11 | | Table 7. Absolute Maximum Ratings | | | DC and AC PARAMETERS | 12 | | | | | Table 8. Operating and AC Measurement Conditions | | | Figure 5. AC Measurement Load Circuit 1 | | | Figure 6. AC Measurement Load Circuit 2 | <br>12 | | | Table 9. Capacitance | . 12 | |----|----------------------------------------------------------------------------------------|------| | | Figure 7. AC Measurement I/O Waveform | . 13 | | | Table 10. DC Characteristics | . 13 | | | Table 11. Read Mode AC Characteristics | . 14 | | | Figure 8. Address Controlled, Read Mode AC Waveforms | . 15 | | | Figure 9. Address and Output Enable Controlled, Read Mode AC Waveforms | 15 | | | Figure 10. UB/LB Controlled, Read Mode AC Waveforms | . 16 | | | Figure 11.Page Address and Chip Enable Controlled, Read Mode AC Waveforms | . 16 | | | Figure 12.Random and Page Address Controlled, Read Mode AC Waveforms | . 17 | | | Table 12. Write Mode AC Characteristics | . 18 | | | Figure 13.Chip Enable Controlled, Write AC Waveforms | . 19 | | | Figure 14.Write Enable Controlled, Write AC Waveforms | . 19 | | | Figure 15.Write Enable and UB/LB Controlled, Write AC Waveforms 1 | 20 | | | Figure 16.Write Enable and UB/LB Controlled, Write AC Waveforms 2 | 20 | | | Figure 17.Write Enable and UB/LB Controlled, Write AC Waveforms 3 | | | | Figure 18.Write Enable and UB/LB Controlled, Write AC Waveforms 4 | . 21 | | | Figure 19.Chip Enable Controlled, Read and Write Mode AC Waveforms | | | | Figure 20.Chip Enable, Write Enable, Output Enable Controlled, Read/Write AC Waveforms | 22 | | | Figure 21.Output Enable and Write Enable Controlled, Read and Write Mode AC Waveforms | | | | Figure 22.Output Enable, Write Enable and UB/LB Controlled, Read/Write AC Waveforms | | | | Table 13. Standby Mode AC Characteristics | | | | Figure 23.Power-Down Programming AC Waveforms | | | | Figure 24.Power-Down Mode AC Waveforms | | | | Figure 25.Power-Up Mode AC Waveforms | | | | Figure 26.Standby Mode Entry AC Waveforms, After Read | . 25 | | РΑ | CKAGE MECHANICAL | 26 | | | Figure 27.TFBGA48 6x8mm - 6x8 ball array, 0.75 mm pitch, Package Outline, Bottom View | 26 | | | Table 14. TFBGA48 6x8mm - 6x8 ball array, 0.75 mm pitch, Package Mechanical Data | . 26 | | РΑ | RT NUMBERING | . 27 | | | Table 15. Ordering Information Scheme | 27 | | RE | VISION HISTORY | . 28 | | | Table 16. Document Revision History | | | | Table 10. Decallion Revision History | 20 | #### SUMMARY DESCRIPTION The M69AR048B is a 32 Mbit (33,554,432 bit) CMOS memory, organized as 2,097,152 words by 16 bits, and is supplied by a single 1.65V to 1.95V supply voltage range. M69AR048B is a member of STMicroelectronics 1T/1C (one transistor per cell) memory family. These devices are manufactured using dynamic random access memory cells, to minimize the cell size, and maximize the amount of memory that can be implemented in a given area. However, through the use of internal control logic, the device is fully static in its operation, requiring no external clocks or timing strobes, and has a standard Asynchronous SRAM Interface. The internal control logic of the M69AR048B handles the periodic refresh cycle, automatically, and without user involvement. The device features several Power-Down modes, making of power saving a user configurable op- Write cycles can be performed on a single Byte by using Upper Byte Enable (UB) and Lower Byte En- The device can be put into standby mode using Chip Enable ( $\overline{E1}$ ) or in Power-Down mode by us- - Partial Power-Down (4 Mbits, 8 Mbits or 16 Mbits) performs a limited refresh of the part of the PSRAM array that contains essential data. - Deep Power-Down achieves a very low current consumption by halting all the internal activities. Since the refresh circuitry is halted, the duration of the power-down should be less than the maximum period for refresh. Figure 2. Logic Diagram **Table 1. Signal Names** able (LB). ing Chip Enable (E2). | A0-A20 | Address Input | |--------------------|----------------------------------------| | DQ0-DQ15 | Data Input/Output | | <del>E1</del> , E2 | Chip Enable, Power-Down | | G | Output Enable | | W | Write Enable | | ŪB | Upper Byte Enable | | LB | Lower Byte Enable | | V <sub>CC</sub> | Supply Voltage | | V <sub>SS</sub> | Ground | | NC | Not Connected (no internal connection) | **/** 4/29 #### SIGNAL DESCRIPTIONS See Figure 2, Logic Diagram, and Table 1, Signal Names, for a brief overview of the signals connected to this device. **Address Inputs (A0-A20).** The Address Inputs select the cells in the memory array to access during Read and Write operations. **Data Inputs/Outputs (DQ8-DQ15).** The Upper Byte Data Inputs/Outputs carry the data to or from the upper part of the selected address during a Write or Read operation, when Upper Byte Enable (UB) is driven Low. **Data Inputs/Outputs (DQ0-DQ7).** The Lower Byte Data Inputs/Outputs carry the data to or from the lower part of the selected address during a Write or Read operation, when Lower Byte Enable $(\overline{LB})$ is driven Low. Chip Enable (E1). When asserted (Low), the Chip Enable, E1, activates the memory state machine, address buffers and decoders, allowing Read and Write operations to be performed. When de-asserted (High), all other pins are ignored, and the device is put, automatically, in low-power Standby mode. Chip Enable (E2). The Chip Enable, E2, puts the device in Power-down mode (Deep Power-Down or a Partial Power-Down mode) when it is driven Low. Deep Power-down mode is the lowest power mode. Output Enable $(\overline{G})$ . The Output Enable, $\overline{G}$ , provides a high speed tri-state control, allowing fast read/write cycles to be achieved with the common I/O data bus. Write Enable ( $\overline{W}$ ). The Write Enable, $\overline{W}$ , controls the Bus Write operation of the device. **Upper Byte Enable (UB).** The Upper Byte Enable, UB, gates the data on the Upper Byte Data Inputs/Outputs (DQ8-DQ15) to or from the upper part of the selected address during a Write or Read operation. **Lower Byte Enable (LB).** The Lower Byte Enable, LB, gates the data on the Lower Byte Data Inputs/Outputs (DQ0-DQ7) to or from the lower part of the selected address during a Write or Read operation. $V_{CC}$ Supply Voltage. The $V_{CC}$ Supply Voltage supplies the power for all operations (Read, Write, etc.) and for driving the refresh logic, even when the device is not being accessed. **V<sub>SS</sub> Ground.** The V<sub>SS</sub> Ground is the reference for all voltage measurements. #### **OPERATION** Operational modes are determined by device control inputs W, E1, E2, LB and UB as summarized in the Operating Modes table (see Table 2). #### **Power Up Sequence** Because the internal control logic of the M69AR048B needs to be initialized, the following power-up procedure must be followed before the memory is used (see Figure 25., Power-Up Mode AC Waveforms): - Apply power and wait for V<sub>CC</sub> to stabilize - Wait 300µs while driving both Chip Enable signals (E1 and E2) High #### Read Mode The device is in Read mode when: - Write Enable (W) is High and - Output Enable (G) is Low and - the two Chip Enable signals are asserted (E1 is Low, and E2 is High). The time taken to enter Read mode ( $t_{ELQV}$ , $t_{GLQV}$ or $t_{BLQV}$ ) depends on which of the above signals was the last to reach the appropriate level. Data out (DQ15-DQ0) may be indeterminate during $t_{ELQX}$ , $t_{GLQX}$ and $t_{BLQX}$ , but data will always be valid during $t_{AVQV}$ . See Figures 8, 9, 10, 11 and 12 and Table 11., Read Mode AC Characteristics, for details of when the outputs become valid. #### Write Mode The device is in Write mode when - Write Enable $(\overline{W})$ is Low and - at least one of Upper Byte Enable (UB) and Lower Byte Enable (LB) is Low - the two Chip Enable signals are asserted (E1 is Low, and E2 is High). The Write cycle begins just after the event (the falling edge) that causes the last of these conditions to become true (t<sub>AVWL</sub> or t<sub>AVEL</sub> or t<sub>AVBL</sub>). The Write cycle is terminated by the rising edge of Write Enable (W) or Chip Enable (E1), whichever occurs first. If the device is in Write mode (Chip Enable ( $\overline{E1}$ ) is Low, Output Enable ( $\overline{G}$ ) is Low, Upper Byte Enable (UB) and/or Lower Byte Enable (LB) is Low), then Write Enable ( $\overline{W}$ ) will return the outputs to high impedance within $t_{WHDZ}$ of its rising edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for $t_{DVWH}$ before the rising edge of Write Enable ( $\overline{W}$ ), or for $t_{DVEH}$ before the rising edge of Chip Enable ( $\overline{E1}$ ), whichever occurs first, and remain valid for $t_{WHDZ}$ , $t_{BHDZ}$ or $t_{EHDZ}$ . See Figures 13, 14, 15, 16, 17 and 18, and Table 12., Write Mode AC Characteristics, for details of the timing requirements. Figures 19, 20, 21 and 22 show Read and Write mode AC waveforms. #### Standby Mode The device is in Standby mode when: - Chip Enable (E1) is High and - Chip Enable (E2) is High The input/output buffers and the decoding/control logic are switched off, but the dynamic array continues to be refreshed. In this mode, the memory current consumption, $I_{SB}$ , is reduced, and the data remains valid. See Figure 26., Standby Mode Entry AC Waveforms, After Read and Table 13., Standby Mode AC Characteristics for details. #### **Power-Down Modes** **Description.** The M69AR048B has four Powerdown modes, Deep Power-down, 4Mbit Partial Power-Down, 8Mbit Partial Power-Down, and 16Mbit Partial Power-Down (see Table 3). These can be entered using a series of read and write operations. Each mode has the following features. The default state is Deep Power-Down and it is the lowest power consumption but all data will be lost once E2 is brought Low for Power-down. No sequence is required to put the device in Deep Power-down mode after Power-up. The device is in one of the Power-Down modes when: Chip Enable (E2) is Low All the device logic is switched off and all internal operations are suspended. This gives the lowest power consumption. In this operating mode, no refresh is performed, and data is lost if the duration is longer than 10ns. This mode is useful for those applications where the data contents are no longer needed, and can be lost, but where reduced current consumption is of major importance. See Figure 24., Power-Down Mode AC Waveforms and Table 13., Standby Mode AC Characteristics for details. **Power-Down Program Sequence.** The Power-Down Program sequence is used to program the Power-Down Configuration. It requires a total of six read and write operations, with specific addresses and data. Between each read or write operation the device must be in Standby mode. Table 4 and Figure 23. show the sequence. In the first cycle, the Byte at the highest memory address (MSB) is read. In the second and third cycles, the data (RDa) read by first cycle are written back. If the third cycle is written into a different address, the sequence is aborted, and the data written by the third cycle is valid as in a normal write operation. In the fourth and fifth cycles, the Power-Down Config- uration data is written. The data of the fourth cycle must be all 0s, and the data of the fifth cycle is the Power-Down Configuration data (see Table 5., Power-Down Configuration Data). If the fourth cycle is written into a different address, the sequence is aborted. In the last cycle, a read is made from the specific Power-Down Configuration address (see Table 6., Power-Down Configuration Addresses). The Power-Down Configuration data and address must correspond, otherwise the sequence is aborted. When this sequence is performed to take the device from one Partial Power-Down mode to another, the write data may be lost. So, if a Partial Power-Down mode is used, this sequence should be performed prior to any normal read or write operations. **Table 2. Operating Modes** | Operation | E1 | E2 | W | G | LB | ŪB | DQ0-DQ7 | DQ8-DQ15 | Power | |---------------------------|-----------------|-----------------|-----------------|--------------------------------|-----------------|-----------------|-------------|-------------|-----------------------------------------------------------------------------------------------------| | Standby (Deselected) | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | Х | Х | Hi-Z | Hi-Z | Standby (I <sub>SB</sub> ) | | Power-down <sup>(2)</sup> | Х | V <sub>IL</sub> | X | Х | Х | Х | Hi-Z | Hi-Z | Power-Down (I <sub>CCPD</sub> ,<br>I <sub>CCP4</sub> , I <sub>CCP8</sub> or<br>I <sub>CCP16</sub> ) | | No Read <sup>(1)</sup> | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $V_{IH}$ | Hi-Z | Hi-Z | Output Disable | | Lower Byte Read (1) | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | VIL | $V_{IL}$ | V <sub>IH</sub> | Data Output | Hi-Z | Active (I <sub>CC</sub> ) | | Lower Byte Write (1) | $V_{IL}$ | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> | Data Input | Hi-Z | Active (I <sub>CC</sub> ) | | No Write | $V_{IL}$ | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> | $V_{IH}$ | $V_{IH}$ | Hi-Z | Hi-Z | Output Disable | | Upper Byte Read (1) | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $V_{IL}$ | Hi-Z | Data Output | Active (I <sub>CC</sub> ) | | Upper Byte Write (1) | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Hi-Z | Data Input | Active (I <sub>CC</sub> ) | | Word Read <sup>(1)</sup> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | Data Output | Data Output | Active (I <sub>CC</sub> ) | | Word Write (1) | VIL | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> <sup>(3)</sup> | VIL | VIL | Data Input | Data Input | Active (I <sub>CC</sub> ) | Note: X = V<sub>IH</sub> or V<sub>IL</sub>. - 1. Should not be kept in this logic condition for a period longer than $1\mu s.$ - 2. Power-Down mode can be entered from Standby state and all DQ pins are in High-Z state. The Power-Down current and data retention depend on the selection of the Power-Down programming. - 3. $\overline{G}$ can be $V_{IL}$ during the Write operation if the following conditions are satisfied: - a. Write pulse is initiated by E1 (E1 Controlled Write timing), or cycle time of the previous operation cycle is satisfied; - b. $\overline{G}$ stays $V_{IL}$ during the entire Write cycle. **Table 3. Power-Down Modes** | Mode | Data Retention | Retention Address | |---------------------------|----------------|-------------------| | Deep Power-Down (default) | No | N/A | | 4M Partial Power-Down | 4 Mbit | 00000h – 3FFFFh | | 8M Partial Power-Down | 8 Mbit | 00000h – 7FFFFh | | 16M Partial Power-Down | 16 Mbit | 00000h – FFFFFh | **Table 4. Power-Down Program Sequence** | Cycle # | Operation | Address | Data | |---------|-----------|----------------------------|-------------------------| | 1st | Read | 1FFFFFh (MSB) | Read Data (RDa) | | 2nd | Write | 1FFFFFh | RDa | | 3rd | Write | 1FFFFFh | RDa | | 4th | Write | 1FFFFFh | 0000h | | 5th | Write | 1FFFFFh | PDC Data <sup>(1)</sup> | | 6th | Read | PDC Address <sup>(1)</sup> | Read Data (RDb) | Note: 1. PDC Power-Down Configuration. **Table 5. Power-Down Configuration Data** | Mode | Power-Down Configuration Data | | | | | | | |---------------------------|-------------------------------|---------|-----|-----|--|--|--| | Wiode | DQ15-DQ9 | DQ8-DQ2 | DQ1 | DQ0 | | | | | Deep Power-Down (default) | 0 | 0 | 1 | 1 | | | | | 4Mb Partial Power-Down | 0 | 0 | 1 | 0 | | | | | 8Mb Partial Power-Down | 0 | 0 | 0 | 1 | | | | | 16Mb Partial Power-Down | 0 | 0 | 0 | 0 | | | | **Table 6. Power-Down Configuration Addresses** | Mode | Power-Down Configuration Addresses | | | | | | | |---------------------------|------------------------------------|-----|--------|---------|--|--|--| | Wode | A20 | A19 | A18-A0 | Binary | | | | | Deep Power-Down (default) | 1 | 1 | 1 | 1FFFFFh | | | | | 4Mb Partial Power-Down | 0 | 1 | 1 | 0FFFFh | | | | | 8Mb Partial Power-Down | 1 | 0 | 1 | 17FFFFh | | | | | 16Mb Partial Power-Down | 0 | 0 | 1 | 07FFFFh | | | | ## **MAXIMUM RATING** Stressing the device above the rating listed in the Absolute Maximum Ratings table may cause permanent damage to the device. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Refer also to the STMicroelectronics SURE Program and other relevant quality documents **Table 7. Absolute Maximum Ratings** | Symbol | Parameter | Min | Max | Unit | |------------------|-------------------------------|-------------|-----|------| | lo | Output Current | -50 | 50 | mA | | T <sub>A</sub> | Ambient Operating Temperature | -30 | 85 | °C | | T <sub>STG</sub> | Storage Temperature | <b>-</b> 55 | 125 | °C | | V <sub>CC</sub> | Core Supply Voltage | -0.5 | 3.6 | V | | V <sub>IO</sub> | Input or Output Voltage | -0.5 | 3.6 | V | ## DC AND AC PARAMETERS This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics Tables that follow, are derived from tests performed under the Measurement Conditions summarized in Table 8, Operating and AC Measurement Conditions. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. **Table 8. Operating and AC Measurement Conditions** | | M69AR048B | | | | | | |---------------------------------------------------------------|-----------------------------------------------|-----------------|------|--------------------------------------------|----|--| | Parameter | 7 | 0 | 80, | Unit | | | | | Min | Max | Min | Max | | | | V <sub>CC</sub> Supply Voltage <sup>1</sup> | 1.75 | 1.95 | 1.65 | 1.95 | V | | | Ambient Operating Temperature | -30 | 85 | -30 | 85 | °C | | | Load Capacitance (C <sub>L</sub> ) | 50 | | 5 | pF | | | | Input Pulse Voltages | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | V | | | Input and Output Timing Ref. Voltages | Vc | C/2 | Vc | C/2 | V | | | Output Transition Timing Ref. Voltages | $V_{RL} = 0.3V_{CC};$<br>$V_{RH} = 0.7V_{CC}$ | | | 0.3V <sub>CC</sub> ;<br>0.7V <sub>CC</sub> | V | | | Input Transition Time $^2$ (tr) between $V_{IL}$ and $V_{IH}$ | 5 | | 5 | | ns | | Note: 1. All voltages are referenced to $V_{\mbox{\scriptsize SS}}$ . Figure 5. AC Measurement Load Circuit 1 Figure 6. AC Measurement Load Circuit 2 Table 9. Capacitance | Symbol | Parameter | Test<br>Condition | Min | Max | Unit | |------------------|-------------------------------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance on all pins (except DQ) | $V_{IN} = 0V$ | | 5 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | | 8 | pF | <sup>2.</sup> The Input Transition Time used in AC measurements is 5ns. For other input transition times, see Table 8. Figure 7. AC Measurement I/O Waveform **Table 10. DC Characteristics** | Symbol | Parameter | Test Condi | tion | Min | Max | Unit | |--------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------------|-----------------------|------| | I <sub>CC1</sub> | V <sub>CC</sub> Active Current | $V_{CC} = 1.95V$ ,<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$ , | t <sub>RC</sub> / t <sub>WC</sub> = minimum | | 25 | mA | | I <sub>CC2</sub> | Vocave durent | $\overline{E1} = V_{IL} \text{ and } E2 = V_{IH},$ $I_{OUT} = 0 \text{mA}$ | t <sub>RC</sub> / t <sub>WC</sub> =<br>1 μs | | 3 | mA | | I <sub>CC3</sub> | V <sub>CC</sub> Page Read Current | $V_{CC} = 1.95V,$ $V_{IN} = V_{IH} \text{ or } V_{IL},$ $\overline{E1} = V_{IL} \text{ and } E2 = V_{IH},$ $I_{OUT} = 0\text{mA}, t_{PRC} = \text{min}.$ | | | 10 | mA | | I <sub>CCPD</sub> | | | Deep Power-<br>Down | | 10 | μΑ | | I <sub>CCP4</sub> | V <sub>CC</sub> Power-Down Current | $V_{CC} = 1.95V$ ,<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$ , | 4Mb Partial <sup>(3)</sup> | | 40 | μA | | I <sub>CCP8</sub> | | E2 ≤ 0.2V | 8Mb Partial <sup>(3)</sup> | | 50 | μA | | I <sub>CCP16</sub> | | | 16Mb Partial <sup>(3)</sup> | | 65 | μA | | ILI | Input Leakage Current | 0V ≤ V <sub>IN</sub> ≤ V | V <sub>CC</sub> | -1 | 1 | μA | | I <sub>LO</sub> | Output Leakage Current | 0V ≤ V <sub>OUT</sub> ≤ | V <sub>CC</sub> | -1 | 1 | μA | | I <sub>SB</sub> | Standby Supply Current CMOS | $V_{CC} = 1.95V,$ $V_{IN} \le 0.2V \text{ or } V_{IN} \ge V_{CC} - 0.2V,$ $\overline{E1} = E2 \ge V_{CC} - 0.2V$ | | | 100 | μA | | V <sub>IH</sub> <sup>(1)</sup> | Input High Voltage | | | 0.8V <sub>CC</sub> | V <sub>CC</sub> + 0.2 | V | | V <sub>IL</sub> <sup>(2)</sup> | Input Low Voltage | | | -0.3 | 0.2V <sub>CC</sub> | V | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> = 1.65V, I <sub>OH</sub> | V <sub>CC</sub> = 1.65V, I <sub>OH</sub> = -0.5mA | | | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 1m/ | A | | 0.4 | V | Note: 1. Maximum DC voltage on input and I/O pins is $V_{CC}$ + 0.2V. During voltage transitions, input may overshoot to $V_{\mbox{CC}}$ + 1.0V for a period of up to 5ns. <sup>2.</sup> Minimum DC voltage on input or I/O pins is -0.3V. During voltage transitions, input may undershoot to $V_{SS}$ – 1.0V for a period of up to 5ns. 3. Partial stands for Partial Power-Down. **Table 11. Read Mode AC Characteristics** | | | | | | M69A | R048B | | | |----------------------------------|-------------------|--------------------------------------------------|---------------------------------|-----|------|------------|------|-----| | Symbol | Alt. | Parameter | | | 80 | | 85 | | | | | | | Min | Max | Min | Max | | | t <sub>AVAX</sub> (1,2,9) | t <sub>RC</sub> | Address Valid Time | | | 1000 | 85 | 1000 | ns | | t <sub>AVAX2</sub> (1,5,6,9) | t <sub>PRC</sub> | Page Read Cycle Time | | | 1000 | 30 | 1000 | ns | | t <sub>AVEH2</sub> (1,5,6,9) | t <sub>PRC</sub> | Page Read Cycle Time | | 25 | 1000 | 30 | 1000 | ns | | t <sub>AVEL</sub> | t <sub>ASC</sub> | Address Valid to Chip Enable L | ow | -5 | | -5 | | ns | | t <sub>AVQV</sub> (4,9) | t | Address Volid to Output Volid | 1.65V ≤ V <sub>CC</sub> ≤ 1.75V | | 80 | | 85 | ns | | tavqv (*,°) | t <sub>AA</sub> | Address Valid to Output Valid | 1.75V ≤ V <sub>CC</sub> ≤ 1.95V | | 70 | | 70 | ns | | t <sub>AVQV2</sub> (5,9) | t <sub>PAA</sub> | Page Address Access Time | | | 20 | | 25 | ns | | t <sub>AXAV</sub> (4,7) | t <sub>AX</sub> | Address Invalid Time | | | 10 | | 10 | ns | | t <sub>AXAV2</sub> (5,7) | t <sub>AXP</sub> | Page Address Invalid Time | | | 10 | | 10 | ns | | t <sub>AXQX</sub> | t <sub>OH</sub> | Data hold from address change | 9 | 5 | | 5 | | ns | | t <sub>BHQX</sub> | toH | Upper/Lower Byte Enable High | to Output Transition | 5 | | 5 | | ns | | t <sub>BHQZ</sub> (3) | t <sub>BHZ</sub> | Upper/Lower Byte Enable High | to Output Hi-Z | | 20 | | 20 | ns | | t <sub>BLQV</sub> <sup>(9)</sup> | t <sub>BA</sub> | Upper/Lower Byte Enable Low to Output Valid | | | 30 | | 35 | ns | | t <sub>BLQX</sub> (3) | t <sub>BLZ</sub> | Upper/Lower Byte Enable Low to Output Transition | | | | 0 | | ns | | t <sub>EHAX</sub> (8) | t <sub>CHAH</sub> | Chip Enable High to Address Invalid | | | | <b>-</b> 5 | | ns | | tehel | t <sub>CP</sub> | Chip Enable High to Chip Enable Low | | 15 | | 15 | | ns | | t <sub>EHQX</sub> | toH | Chip Enable High to Output Tra | insition | 5 | | 5 | | ns | | t <sub>EHQZ</sub> (3) | tcHZ | Chip Enable High to Output Hi-Z | | | 20 | | 20 | ns | | t <sub>ELAX</sub> (1,2) | t <sub>RC</sub> | Read Cycle Time | | 80 | 1000 | 85 | 1000 | ns | | t <sub>ELEH</sub> (1,2) | t <sub>RC</sub> | Read Cycle Time | | 80 | 1000 | 85 | 1000 | ns | | t <sub>ELQV</sub> (9) | t <sub>CE</sub> | Chip Enable Low to Output | 1.65V ≤ V <sub>CC</sub> ≤ 1.75V | | 80 | | 85 | ns | | rELQV ' | ICE | Valid | 1.75V ≤ V <sub>CC</sub> ≤ 1.95V | | 70 | | 70 | 113 | | t <sub>ELQX</sub> (3) | t <sub>CLZ</sub> | Chip Enable Low to Output Transition | | 5 | | 5 | | ns | | t <sub>GHQX</sub> | toH | Output Data Hold Time | | | | 5 | | ns | | t <sub>GHQZ</sub> (3) | t <sub>OHZ</sub> | Output Enable High to Output Hi-Z | | | 20 | | 20 | ns | | t <sub>GLQV</sub> <sup>(9)</sup> | t <sub>OE</sub> | Output Enable Low to Output V | 'alid | | 45 | | 50 | ns | | t <sub>GLQX</sub> (3) | t <sub>OLZ</sub> | Output Enable Low to Output Transition | | | | 0 | | ns | Note: 1. Maximum value is applicable if $\overline{E1}$ is kept Low without change of address input of A3 to A20. If needed by system operation, please contact your local ST representative for relaxation of the 1000ns limitation. - 2. Address should not be changed within minimum Read Cycle Time. - Address should not be changed within minimum Read Cycle Time. The output load 5pF without any other load. Applicable to A3 to A20 when E1 is kept Low. Applicable only to A0, A1 and A2 when E1 is kept Low for the page address access. - 6. In case Page Read Cycle is continued with keeping E1 stays Low, E1 must be brought to High within 4µs. In other words, Page Read Cycle must be closed within 4µs. - 7. Applicable when at least two of address inputs among applicable are switched from previous state. - 8. Minimum Read Cycle Time and minimum Page Read Cycle Time must be satisfied. - 9. Values obtained with AC Measurement Load Circuit 1 (see Figure 5). If the test conditions correspond to AC Measurement Load Circuit 2 (see Figure 6), 10ns must be added to the times given in the above table. **/** 14/29 Figure 8. Address Controlled, Read Mode AC Waveforms Note: E2 = High, $\overline{W} = High$ . Figure 9. Address and Output Enable Controlled, Read Mode AC Waveforms Note: Write Enable $(\overline{W})$ = High, E2 = High. Figure 10. UB/LB Controlled, Read Mode AC Waveforms Note: E2 = High, $\overline{G}$ = Low, $\overline{W}$ = High. Figure 11. Page Address and Chip Enable Controlled, Read Mode AC Waveforms Note: Write Enable $(\overline{W})$ = High, E2 = High. Figure 12. Random and Page Address Controlled, Read Mode AC Waveforms **Table 12. Write Mode AC Characteristics** | | Alt. | | | | | | | |-------------------------|------------------|---------------------------------------------|-----|------|------------|------|----| | Symbol | | Parameter | 8 | 80 | | 85 | | | | | | Min | Max | Min | Max | | | t <sub>AVAX</sub> (1,2) | t <sub>WC</sub> | Write Cycle Time | 80 | 1000 | 85 | 1000 | ns | | t <sub>AVBL</sub> (2) | t <sub>AS</sub> | Address Valid to LB, UB Low | 0 | | 0 | | ns | | t <sub>AVEL</sub> (2) | t <sub>AS</sub> | Address Valid to Chip Enable Low | 0 | | 0 | | ns | | t <sub>AVWL</sub> (2) | t <sub>AS</sub> | Address Valid to Write Enable Low | 0 | | 0 | | ns | | t <sub>AXAV</sub> (5) | t <sub>AXW</sub> | Address Invalid Time for Write | | 10 | | 10 | ns | | t <sub>BHAX</sub> (4) | t <sub>BR</sub> | LB, UB High to Address Transition | 15 | 1000 | 15 | 1000 | ns | | t <sub>BHDZ</sub> | t <sub>DH</sub> | LB, UB High to Input High-Z | 0 | | 0 | | ns | | t <sub>BLBH</sub> (3) | t <sub>BW</sub> | LB, UB Low to LB, UB High | 45 | | 50 | | ns | | t <sub>BLBH2</sub> | t <sub>BWO</sub> | LB, UB Low to LB, UB High for Page Access | 20 | | 20 | | ns | | t <sub>BLWH</sub> (3) | t <sub>BW</sub> | LB, UB Low to Write Enable High | | | 50 | | ns | | t <sub>DVBH</sub> | t <sub>DS</sub> | Input Valid to LB, UB High | 20 | | 20 | | ns | | t <sub>DVEH</sub> | t <sub>DS</sub> | Input Valid to Chip Enable High | 20 | | 20 | | ns | | t <sub>DVWH</sub> | t <sub>DS</sub> | Input Valid to Write Enable High | 20 | | 20 | | ns | | t <sub>EHAX</sub> (4) | t <sub>WRC</sub> | Chip Enable High to Address Transition 15 | | | 15 | | ns | | t <sub>EHDZ</sub> | t <sub>DH</sub> | Chip Enable High to Input High-Z | 0 | | 0 | | ns | | t <sub>EHEL</sub> | t <sub>CP</sub> | Chip Enable High to Chip Enable Low | 15 | | 15 | | ns | | t <sub>ELAX</sub> (1,2) | t <sub>WC</sub> | Write Cycle Time | 80 | 1000 | 85 | 1000 | ns | | t <sub>ELEH</sub> (3) | t <sub>CW</sub> | Chip Enable Low to Chip Enable High | 45 | | 50 | | ns | | t <sub>GHAV</sub> (7) | t <sub>OES</sub> | Output Enable High to Address Valid | 0 | | 0 | | ns | | t <sub>GHEL</sub> (6) | toHCL | Output Enable High to Chip Enable Low | -5 | | <b>-</b> 5 | | ns | | t <sub>WHAX</sub> (4) | t <sub>WR</sub> | Write Enable High to Address Transition | | 1000 | 15 | 1000 | ns | | t <sub>WHDZ</sub> | t <sub>DH</sub> | Write Enable High to Input High-Z 0 0 | | | ns | | | | t <sub>WLBH</sub> (3) | t <sub>WP</sub> | Write Enable Low to LB, UB High 45 50 | | | ns | | | | t <sub>WLWH</sub> (3) | t <sub>WP</sub> | Write Enable Low to Write Enable High 45 50 | | | ns | | | Note: 1. Maximum value is applicable if $\overline{E1}$ is kept Low without any address change. If needed by system operation, please contact your local ST representative for relaxation of the 1000ns limitation. - Write pulse is defined from the falling edge of E1, W, or LB/UB, whichever occurs last. Write recovery is defined from Write pulse is defined from the rising edge of E1, W, or LB/UB, whichever occurs first. Applicable to any address change when E1 stays Low. - 6. If $\overline{G}$ is Low after minimum tGHEL, the read cycle is initiated. In other words, $\overline{G}$ must be brought High within 5ns after $\overline{E1}$ is brought Low. Once the read cycle is initiated, new write pulse should be input after minimum Read Cycle Time is met. - 7. If $\overline{G}$ is Low after new address input, the read cycle is initiated. In other words, $\overline{G}$ must be brought High at the same time or before new address valid. Once the read cycle is initiated, new write pulse should be input after minimum Read Cycle Time is met. **/** 18/29 <sup>2.</sup> Minimum value must be equal to or greater than the sum of write pulse (tCW, tWP or tBW) and write recovery time (tWRC, tWR or Figure 13. Chip Enable Controlled, Write AC Waveforms Figure 14. Write Enable Controlled, Write AC Waveforms Note: E2 = High. 477 Figure 15. Write Enable and UB/LB Controlled, Write AC Waveforms 1 Note: E2 = High. Figure 17. Write Enable and UB/LB Controlled, Write AC Waveforms 3 Figure 18. Write Enable and UB/LB Controlled, Write AC Waveforms 4 Note: E2 = High. Figure 19. Chip Enable Controlled, Read and Write Mode AC Waveforms Note: Write address is valid from either $\overline{E1}$ or $\overline{W}$ of last falling edge. Figure 20. Chip Enable, Write Enable, Output Enable Controlled, Read/Write AC Waveforms Note: $\overline{G}$ can be Low fixed in write operation under $\overline{E1}$ control read-write-read operation. Figure 21. Output Enable and Write Enable Controlled, Read and Write Mode AC Waveforms Note: $\overline{\text{E1}}$ can be tied to Low for $\overline{\text{W}}$ and $\overline{\text{G}}$ controlled operation. When $\overline{\text{E1}}$ is tied to Low, output is exclusively controlled by $\overline{\text{G}}$ . Figure 22. Output Enable, Write Enable and UB/LB Controlled, Read/Write AC Waveforms Note: $\overline{E1}$ can be tied to Low for $\overline{W}$ and $\overline{G}$ controlled operation. When $\overline{E1}$ is tied to Low, output is exclusively controlled by $\overline{G}$ . **Table 13. Standby Mode AC Characteristics** | | | | M69AR048B | | | |-----------------------|-------------------|-----------------------------------------------------------------------------------------|-----------|--------|----| | Symbol | Alt. | Parameter | | 80, 85 | | | | | | Min | Max | | | t <sub>CLEX</sub> | tCSP | E2 Low Setup Time for Power-Down Entry | 10 | | ns | | t <sub>EXCH</sub> | t <sub>C2LP</sub> | E2 Low Hold Time after Power-Down Entry | 85 | | ns | | t <sub>EHEV</sub> (1) | tснн | E1 High Hold Time following E2 High after Power-Down Exit (Deep Power-Down Mode only) | 300 | | μs | | t <sub>CHEL</sub> (2) | t <sub>CHHP</sub> | E1 High Hold Time following E2 High after Power-Down Exit (not in Deep Power-Down Mode) | 1 | | μs | | tEHCH | t <sub>CHS</sub> | E1 High Setup Time following E2 High after Power-Down Exit | 0 | | μs | | tEHGL | tchox | E1 High to G Invalid Time for Standby Entry | 10 | | ns | | t <sub>EHWL</sub> (3) | t <sub>CHWX</sub> | Ē1 High to ₩ Invalid Time for Standby Entry | 10 | | ns | | tτ <sup>(4)</sup> | tτ | Input Transition Time | 1 | 25 | ns | - Note: 1. Applicable also to Power-up. 2. Applicable when 4M, 8M or 16M Partial Power-Down mode is programmed - 3. Some data might be written into any address location if tEHWL $(\min)$ is not satisfied. - 4. The Input Transition Time (tτ) at AC testing is 5ns as shown below. If actual tτ is longer than 5ns, it may violate AC specification of some timing parameters. Figure 23. Power-Down Programming AC Waveforms - All address inputs must be High from Cycle 1 to Cycle 5. - 2. PDCADD stands for Power-Down Configuration Address. It must be compliant with the format specified in Table 6 otherwise the data programmed during the Power-Down Program sequence may be incorrect. - 3. PDCDAT stands for Power-Down Configuration Data. It must be compliant with the format specified in Table 5 otherwise the data programmed during the Power-Down Program sequence may be incorrect. - 4. t<sub>EHEL</sub> after the end of Cycle 6, the Power-Down Program is completed and the device returns to normal operation. **57** Figure 24. Power-Down Mode AC Waveforms Figure 25. Power-Up Mode AC Waveforms Figure 26. Standby Mode Entry AC Waveforms, After Read ## PACKAGE MECHANICAL Figure 27. TFBGA48 6x8mm - 6x8 ball array, 0.75 mm pitch, Package Outline, Bottom View Note: Drawing is not to scale. Table 14. TFBGA48 6x8mm - 6x8 ball array, 0.75 mm pitch, Package Mechanical Data | Sumb al | | millimeters | | inches | | | | |---------|-------|-------------|-------|--------|--------|--------|--| | Symbol | Тур | Min | Max | Тур | Min | Max | | | А | | | 1.200 | | | 0.0472 | | | A1 | | 0.260 | | | 0.0102 | | | | A2 | | | 0.900 | | | 0.0354 | | | b | | 0.350 | 0.450 | | 0.0138 | 0.0177 | | | D | 6.000 | 5.900 | 6.100 | 0.2362 | 0.2323 | 0.2402 | | | D1 | 3.750 | _ | _ | 0.1476 | - | _ | | | ddd | | | 0.100 | | | 0.0039 | | | Е | 8.000 | 7.900 | 8.100 | 0.3150 | 0.3110 | 0.3189 | | | E1 | 5.250 | _ | _ | 0.2067 | - | - | | | е | 0.750 | _ | - | 0.0295 | - | _ | | | FD | 1.125 | _ | _ | 0.0443 | - | _ | | | FE | 1.375 | _ | _ | 0.0541 | - | - | | | SD | 0.375 | _ | _ | 0.0148 | - | - | | | SE | 0.375 | - | - | 0.0148 | - | - | | ## **PART NUMBERING** ### **Table 15. Ordering Information Scheme** The notation used for the device number is as shown in Table 15. For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest STMicroelectronics Sales Office. **477** ## **REVISION HISTORY** **Table 16. Document Revision History** | Date | Rev. | Revision Details | | | |-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | July 2002 | 1.0 | First Issue | | | | 27-Sep-2002 | 2.0 | Document completely revised. Part Numbering clarified | | | | 09-Oct-2002 | 2.1 | Part Numbering changed | | | | 12-Mar-2003 | 3.0 | Document completely revised. Speed class changed to 80ns. Timing diagrams changed. Voltage levels for operating modes changed. | | | | 22-Apr-2003 | 3.1 | 85ns speed class added. Correction to signal description in Write Mode section; tBLQZ,ELQZ,GLQZ renamed as tBLQX,ELQX,GLQX in Read Mode AC Characteristics; a minor label correction in a timing diagram; and value of tEXCH(min) changed | | | | 24-Apr-2003 | 3.2 | Values for tPRC, tRC and tWC corrected in Read Mode and Write Mode AC Characteristics tables | | | | 16-Jun-2003 | 3.3 | Binary address column in Address Key table corrected | | | | 04-Jul-2003 | 3.4 | 70ns speed class added. t <sub>EXCH</sub> timing modified in Table 13, Standby Mode AC Characteristics. | | | | 07-Jul-2003 | 3.5 | Entries for t <sub>AVEL</sub> and t <sub>EHAX</sub> corrected to -5ns. Document status set to Preliminary Data. | | | | 17-Jul-2003 | 3.6 | Chip enable signals E1 and E2 must change together during Power-on sequence | | | | 07-Apr-2004 | 4.0 | Input capacitance added to Figure 5., and title changed to AC Measurement Load Circuit 1. Figure 6., AC Measurement Load Circuit 2. Table 11., Read Mode AC Characteristics, and associated notes modified. t <sub>EHQV</sub> parameter changed to t <sub>EHQX</sub> in Figure 9., Address and Output Enable Controlled, Read Mode AC Waveforms. Note 2 to Figure 10., UB/LB Controlled, Read Mode AC Waveforms, modified. "Data key"and "Address key" replaced by "Power-Down Configuration Data" and "Power-Down Configuration Address". "Sleep" replaced by "Deep Power-down". Write Mode section corrected. All drawings converted to STMicroelectronics standard. For conformity with Figure 13., Chip Enable Controlled, Write AC Waveforms, t <sub>EHDX</sub> , t <sub>BHDX</sub> and t <sub>WHDX</sub> changed to t <sub>EHDZ</sub> , t <sub>BHDZ</sub> and t <sub>WHDZ</sub> , respectively in Table 12., Write Mode AC Characteristics. | | | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. $\ensuremath{\texttt{©}}$ 2004 STMicroelectronics - All rights reserved STMicroelectronics GROUP OF COMPANIES Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States www.st.com