# HGTG5N120BND, HGTP5N120BND, HGT1S5N120BNDS Data Sheet December 2001 # 21A, 1200V, NPT Series N-Channel IGBTs with Anti-Parallel Hyperfast Diodes The HGTG5N120BND, HGTP5N120BND, and HGT1S5N120BNDS are **N**on-**P**unch **T**hrough (NPT) IGBT designs. They are new members of the MOS gated high voltage switching IGBT family. IGBTs combine the best features of MOSFETs and bipolar transistors. This device has the high input impedance of a MOSFET and the low onstate conduction loss of a bipolar transistor. The IGBT used is the development type TA49308. The Diode used is the development type TA49058 (Part number RHRD6120). The IGBT is ideal for many high voltage switching applications operating at moderate frequencies where low conduction losses are essential, such as: AC and DC motor controls, power supplies and drivers for solenoids, relays and contactors. Formerly Developmental Type TA49306. # **Ordering Information** | PART NUMBER | PACKAGE | BRAND | |----------------|----------|----------| | HGTG5N120BND | TO-247 | 5N120BND | | HGTP5N120BND | TO-220AB | 5N120BND | | HGT1S5N120BNDS | TO-263AB | 5N120BND | NOTE: When ordering, use the entire part number. Add the suffix 9A to obtain the TO-263AB variant in Tape and Reel, i.e., HGT1S5N120BNS9A. # Symbol ### **Features** - 21A, 1200V, T<sub>C</sub> = 25°C - 1200V Switching SOA Capability - Typical Fall Time . . . . . . . . . . . . . . . . 175ns at T<sub>.J</sub> = 150°C - · Short Circuit Rating - · Low Conduction Loss - Thermal Impedance SPICE Model Temperature Compensating SABER™ Model www.fairchildsemi.com - · Related Literature - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards" ### **Packaging** #### **JEDEC STYLE TO-247** **JEDEC TO-220AB (ALTERNATE VERSION)** JEDEC TO-263AB | FAIRCH | ILD SEMICONDU | ICTOR IGBT PRO | DUCT IS COVER | ED BY ONE OR M | ORE OF THE FO | LLOWING U.S. PA | ATENTS | |-----------|---------------|----------------|---------------|----------------|---------------|-----------------|-----------| | 4,364,073 | 4,417,385 | 4,430,792 | 4,443,931 | 4,466,176 | 4,516,143 | 4,532,534 | 4,587,713 | | 4,598,461 | 4,605,948 | 4,620,211 | 4,631,564 | 4,639,754 | 4,639,762 | 4,641,162 | 4,644,637 | | 4,682,195 | 4,684,413 | 4,694,313 | 4,717,679 | 4,743,952 | 4,783,690 | 4,794,432 | 4,801,986 | | 4,803,533 | 4,809,045 | 4,809,047 | 4,810,665 | 4,823,176 | 4,837,606 | 4,860,080 | 4,883,767 | | 4,888,627 | 4,890,143 | 4,901,127 | 4,904,609 | 4,933,740 | 4,963,951 | 4,969,027 | | # HGTG5N120BND, HGTP5N120BND, HGT1S5N120BNDS ..... # **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | | HGTG5N120BND<br>HGTP5N120BND | LINITO | |-------------------------------------------------------------------------------|------------------------------|--------| | | HGT1S5N120BNDS | UNITS | | Collector to Emitter Voltage | 1200 | V | | Collector Current Continuous | | | | At $T_C = 25^{\circ}C$ | 21 | Α | | At $T_C = 110^{\circ}C$ $I_{C110}$ | 10 | Α | | Collector Current Pulsed (Note 1) | 40 | Α | | Gate to Emitter Voltage ContinuousV <sub>GES</sub> | ±20 | V | | Gate to Emitter Voltage Pulsed | ±30 | V | | Switching Safe Operating Area at T <sub>J</sub> = 150°C (Figure 2) | 30A at 1200V | | | Power Dissipation Total at T <sub>C</sub> = 25°C | 167 | W | | Power Dissipation Derating T <sub>C</sub> > 25°C | 1.33 | W/oC | | Operating and Storage Junction Temperature Range | -55 to 150 | оС | | Maximum Lead Temperature for Soldering | | | | Leads at 0.063in (1.6mm) from case for 10s | 300 | оС | | Package Body for 10s, see Tech Brief 334 | 260 | оС | | Short Circuit Withstand Time (Note 2) at V <sub>GE</sub> = 15Vt <sub>SC</sub> | 8 | μs | | Short Circuit Withstand Time (Note 2) at V <sub>GE</sub> = 12V | 15 | μs | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES - 1. Pulse width limited by maximum junction temperature. - 2. $V_{CE(PK)} = 840V$ , $T_J = 125^{\circ}C$ , $R_G = 25\Omega$ . # **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | PARAMETER | SYMBOL | TEST CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------|------|-------| | Collector to Emitter Breakdown Voltage | BV <sub>CES</sub> | I <sub>C</sub> = 250μA, V <sub>GE</sub> = 0V | | 1200 | - | - | V | | Collector to Emitter Leakage Current | I <sub>CES</sub> | V <sub>CE</sub> = 1200V | $T_C = 25^{\circ}C$ | - | - | 250 | μΑ | | | | | $T_C = 125^{\circ}C$ | - | 100 | - | μΑ | | | | | $T_C = 150^{\circ}C$ | - | - | 1.5 | mA | | Collector to Emitter Saturation Voltage | V <sub>CE(SAT)</sub> | I <sub>C</sub> = 5A, | $T_C = 25^{\circ}C$ | - | 2.45 | 2.7 | V | | | | $V_{GE} = 15V$ | $T_C = 150^{\circ}C$ | - | 3.7 | 4.2 | V | | Gate to Emitter Threshold Voltage | V <sub>GE(TH)</sub> | $I_C = 45\mu A$ , $V_{CE} = V_{GE}$ | | 6.0 | 6.8 | - | V | | Gate to Emitter Leakage Current | I <sub>GES</sub> | V <sub>GE</sub> = ±20V | | - | - | ±250 | nA | | Switching SOA | SSOA | $T_J = 150^{0}C$ , $R_G = 25\Omega$ , $V_{GE} = 15V$ ,<br>$L = 5$ mH, $V_{CE(PK)} = 1200V$ | | 30 | - | - | А | | Gate to Emitter Plateau Voltage | V <sub>GEP</sub> | I <sub>C</sub> = 5A, V <sub>CE</sub> = 600V | | - | 10.5 | - | V | | On-State Gate Charge | Q <sub>G(ON)</sub> | I <sub>C</sub> = 5A, V <sub>GE</sub> = 15V | | - | 53 | 65 | nC | | | | V <sub>CE</sub> = 600V | V <sub>GE</sub> = 20V | - | 60 | 72 | nC | | Current Turn-On Delay Time | t <sub>d</sub> (ON)I | IGBT and Diode at $T_J = 25^{o}C$ , $I_{CE} = 5A$ , $V_{CE} = 960V$ , $V_{GE} = 15V$ , $R_G = 25\Omega$ , $L = 5mH$ , Test Circuit (Figure 20) | | - | 22 | 25 | ns | | Current Rise Time | t <sub>rl</sub> | | | - | 15 | 20 | ns | | Current Turn-Off Delay Time | t <sub>d(OFF)I</sub> | | | - | 160 | 180 | ns | | Current Fall Time | t <sub>fl</sub> | | | - | 130 | 160 | ns | | Turn-On Energy | E <sub>ON</sub> | | | - | 450 | 600 | μJ | | Turn-Off Energy (Note 3) | E <sub>OFF</sub> | | | - | 390 | 450 | μJ | ### HGTG5N120BND, HGTP5N120BND, HGT1S5N120BNDS **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified (Continued) | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|-----------------------|--------------------------------------------------|-----|------|------|-------| | Current Turn-On Delay Time | t <sub>d</sub> (ON)I | IGBT and Diode at T <sub>J</sub> = 150°C, | - | 20 | 25 | ns | | Current Rise Time | t <sub>rl</sub> | I <sub>CE</sub> = 5A,<br>V <sub>CE</sub> = 960V, | - | 15 | 20 | ns | | Current Turn-Off Delay Time | t <sub>d(OFF)</sub> I | $V_{GE} = 15V$ , | - | 182 | 280 | ns | | Current Fall Time | t <sub>fl</sub> | $R_G = 25\Omega$ ,<br>L = 5mH, | - | 175 | 200 | ns | | Turn-On Energy | E <sub>ON</sub> | Test Circuit (Figure 20) | | 1000 | 1300 | μЈ | | Turn-Off Energy (Note 3) | E <sub>OFF</sub> | | - | 560 | 800 | μЈ | | Diode Forward Voltage | V <sub>EC</sub> | I <sub>EC</sub> = 10A | - | 2.70 | 3.50 | V | | Diode Reverse Recovery Time | t <sub>rr</sub> | $I_{EC} = 7A$ , $dI_{EC}/dt = 200A/\mu s$ | - | 50 | 65 | ns | | | | $I_{EC} = 1A$ , $dI_{EC}/dt = 200A/\mu s$ | - | 30 | 40 | ns | | Thermal Resistance Junction To Case | $R_{\theta JC}$ | IGBT | - | - | 0.75 | oC/W | | | | Diode | - | - | 1.75 | oC/W | #### NOTE: # Typical Performance Curves Unless Otherwise Specified FIGURE 1. DC COLLECTOR CURRENT vs CASE TEMPERATURE FIGURE 2. MINIMUM SWITCHING SAFE OPERATING AREA <sup>3.</sup> Turn-Off Energy Loss (E<sub>OFF</sub>) is defined as the integral of the instantaneous power loss starting at the trailing edge of the input pulse and ending at the point where the collector current equals zero (I<sub>CE</sub> = 0A). All devices were tested per JEDEC Standard No. 24-1 Method for Measurement of Power Device Turn-Off Switching Loss. This test method produces the true total Turn-Off Energy Loss. ### Typical Performance Curves Unless Otherwise Specified (Continued) FIGURE 3. OPERATING FREQUENCY vs COLLECTOR TO EMITTER CURRENT FIGURE 5. COLLECTOR TO EMITTER ON-STATE VOLTAGE FIGURE 7. TURN-ON ENERGY LOSS vs COLLECTOR TO EMITTER CURRENT FIGURE 4. SHORT CIRCUIT WITHSTAND TIME FIGURE 6. COLLECTOR TO EMITTER ON-STATE VOLTAGE FIGURE 8. TURN-OFF ENERGY LOSS vs COLLECTOR TO EMITTER CURRENT # Typical Performance Curves Unless Otherwise Specified (Continued) FIGURE 9. TURN-ON DELAY TIME vs COLLECTOR TO EMITTER CURRENT FIGURE 11. TURN-OFF DELAY TIME vs COLLECTOR TO EMITTER CURRENT FIGURE 13. TRANSFER CHARACTERISTIC FIGURE 10. TURN-ON RISE TIME vs COLLECTOR TO EMITTER CURRENT FIGURE 12. TURN-OFF FALL TIME vs COLLECTOR TO EMITTER CURRENT FIGURE 14. GATE CHARGE WAVEFORMS ## Typical Performance Curves Unless Otherwise Specified (Continued) I<sub>CE</sub>, COLLECTOR TO EMITTER CURRENT (A) PULSE DURATION = 250us V<sub>GE</sub> = 15V V<sub>GE</sub> = 10V 2.0 2.5 V<sub>CE</sub>, COLLECTOR TO EMITTER VOLTAGE (V) DUTY CYCLE < 0.5%, T<sub>C</sub> = 110°C FIGURE 15. CAPACITANCE vs COLLECTOR TO EMITTER VOLTAGE FIGURE 16. COLLECTOR TO EMITTER ON-STATE VOLTAGE FIGURE 17. NORMALIZED TRANSIENT THERMAL RESPONSE, JUNCTION TO CASE FIGURE 19. RECOVERY TIMES vs FORWARD CURRENT ### Test Circuit and Waveforms FIGURE 20. INDUCTIVE SWITCHING TEST CIRCUIT ### Handling Precautions for IGBTs Insulated Gate Bipolar Transistors are susceptible to gate-insulation damage by the electrostatic discharge of energy through the devices. When handling these devices, care should be exercised to assure that the static charge built in the handler's body capacitance is not discharged through the device. With proper handling and application procedures, however, IGBTs are currently being extensively used in production by numerous equipment manufacturers in military, industrial and consumer applications, with virtually no damage problems due to electrostatic discharge. IGBTs can be handled safely if the following basic precautions are taken: - Prior to assembly into a circuit, all leads should be kept shorted together either by the use of metal shorting springs or by the insertion into conductive material such as "ECCOSORBD™ LD26" or equivalent. - When devices are removed by hand from their carriers, the hand being used should be grounded by any suitable means - for example, with a metallic wristband. - 3. Tips of soldering irons should be grounded. - 4. Devices should never be inserted into or removed from circuits with power on. - Gate Voltage Rating Never exceed the gate-voltage rating of V<sub>GEM</sub>. Exceeding the rated V<sub>GE</sub> can result in permanent damage to the oxide layer in the gate region. - 6. Gate Termination The gates of these devices are essentially capacitors. Circuits that leave the gate opencircuited or floating should be avoided. These conditions can result in turn-on of the device due to voltage buildup on the input capacitor due to leakage currents or pickup. - Gate Protection These devices do not have an internal monolithic Zener diode from gate to emitter. If gate protection is required an external Zener is recommended. FIGURE 21. SWITCHING TEST WAVEFORMS ### **Operating Frequency Information** Operating frequency information for a typical device (Figure 3) is presented as a guide for estimating device performance for a specific application. Other typical frequency vs collector current ( $I_{CE}$ ) plots are possible using the information shown for a typical unit in Figures 5, 6, 7, 8, 9 and 11. The operating frequency plot (Figure 3) of a typical device shows $f_{MAX1}$ or $f_{MAX2}$ ; whichever is smaller at each point. The information is based on measurements of a typical device and is bounded by the maximum rated junction temperature. $f_{MAX1}$ is defined by $f_{MAX1}=0.05/(t_{d(OFF)I}+t_{d(ON)I}).$ Deadtime (the denominator) has been arbitrarily held to 10% of the on-state time for a 50% duty factor. Other definitions are possible. $t_{d(OFF)I}$ and $t_{d(ON)I}$ are defined in Figure 19. Device turn-off delay can establish an additional frequency limiting condition for an application other than $T_{JM}\cdot t_{d(OFF)I}$ is important when controlling output ripple under a lightly loaded condition. $f_{MAX2}$ is defined by $f_{MAX2} = (P_D - P_C)/(E_{OFF} + E_{ON}).$ The allowable dissipation ( $P_D$ ) is defined by $P_D = (T_{JM} - T_C)/R_{\theta JC}.$ The sum of device switching and conduction losses must not exceed $P_D.$ A 50% duty factor was used (Figure 3) and the conduction losses ( $P_C$ ) are approximated by $P_C = (V_{CE} \times I_{CE})/2.$ $E_{ON}$ and $E_{OFF}$ are defined in the switching waveforms shown in Figure 21. $E_{ON}$ is the integral of the instantaneous power loss ( $I_{CE} \times V_{CE}$ ) during turn-on and $E_{OFF}$ is the integral of the instantaneous power loss ( $I_{CE} \times V_{CE}$ ) during turn-off. All tail losses are included in the calculation for $E_{OFF}$ ; i.e., the collector current equals zero ( $I_{CE} = 0$ ). #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. SMART START™ $VCX^{TM}$ FAST ® OPTOLOGIC™ STAR\*POWER™ FASTr™ Bottomless™ OPTOPLANAR™ Stealth™ CoolFET™ FRFET™ PACMAN™ SuperSOT™-3 CROSSVOLT™ GlobalOptoisolator™ POP™ SuperSOT™-6 DenseTrench™ GTO™ Power247™ $HiSeC^{TM}$ SuperSOT™-8 $Power Trench^{\, @}$ DOME™ SyncFET™ EcoSPARK™ ISOPLANAR™ QFET™ TinyLogic™ E<sup>2</sup>CMOS<sup>TM</sup> LittleFET™ $OS^{TM}$ TruTranslation™ STAR\*POWER is used under license #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS ### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. | Rev. H4