# Features

- Smart Card Interface
  - Compliance with ISO 7816, EMV2000, GIE-CB, GSM and WHQL Standards Card Clock Stop High or Low for Card Power-down Modes Support Synchronous Cards with C4 and C8 Contacts Card Detection and Automatic de-activation Sequence Programmable Activation Sequence
  - Direct Connection to the Smart Card
     Logic Level Shifters
     Short Circuit Current Limitation
     8kV+ ESD Protection (MIL/STD 883 Class 3)
  - Programmable Voltage 5V ±5% at 65 mA (Class A) 3V ±0.2V at 65 mA (Class B)
  - 1.8V ±0.14V at 40 mA – Low Ripple Noise: < 200 mV Max
- Versatile Host Interface
  - ICAM (Conditional Access) Compatible
  - Two Wire Interface (TWI) Link
     Programmable Address Allow up to 8 Devices
  - Programmable Interrupt Output
  - Automatic Level Shifter (1.6V to  $V_{cc}$ )
- Reset Output Includes
  - Power-On Reset (POR)
- Power-Fail Detector (PFD)
- High-efficiency Step-up Converter: 80 to 98% Efficiency
- Extended Voltage Operation: 2.85 to 5.5V
- Low Power Consumption
  - 1 mA Maximum Operating Current
    - 150 mA Maximum In-rush Current
  - 20 µA Typical Power-down Current (without Smart Card)
- 4 to 48 MHz Clock Input (7 MHz Min for Step-up Converter)
- Industrial Temperature Range: -40 to +85°C
- Packages: SO28 and QFN28

# Description

The AT83C24 is a smart card reader interface IC for smart card reader/writer applications such as EFT/POS terminals and set top boxes. It enables the management of any type of smart card from any kind of host. Up to 8 AT83C24 can be connected in parallel using the programmable TWI address.

Its high efficiency DC/DC converter, low quiescent current in standby mode makes it particularly suited to low power and portable applications. The reduced bill of material allows reducing significantly the system cost. A sophisticated protection system guarantees timely and controlled shutdown upon error conditions.



Smart Card Reader Interface with Power Management

# AT83C24

4234B-SCR-02/04





## Acronyms

TWI: Two-wire Interface POR: Power On Reset PFD: Power Fail Detect ART: Automatic Reset Transition ATR: Answer To Reset

## **Block Diagram**



2

## **Pin Description**

## **Pinout (Top View)**

AT83C24 28-pin SOIC Pinout





## Signals

Table 1. Ports Description

| Pad Name                   | Pad Internal<br>Power Supply | ESD<br>Limits | Pad<br>Type           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|----------------------------|------------------------------|---------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| A2/CK-<br>A1/RST-<br>A0/3V | EVCC                         | 3 kV          | I                     | Microcontroller Interface Function:<br>TWI bus slave address selection input.<br>A2 and A1 pins are respectively connected to CCLK and CRST signals in "transparent<br>mode" (see Transparent mode § page 16).<br>The slave address of the device is based on the value present on A2, A1, A0 on the<br>rising edge of RESET pin (see Table 2).                                                                                                                                                                                                                                                                                                 |  |
| PRES/INT                   | EVCC                         | 3 kV          | O<br>open-<br>drain   | Microcontroller Interface Function:<br>Depending on IT_SEL value (see CONFIG4 register),<br>PRES/INT outputs card presence status or interruptions (see Interrupts § page 9)<br>An internal Pull-up to EVCC can be activated in the pad if necessary using INT_PULLUP<br>bit (CONFIG4 register).                                                                                                                                                                                                                                                                                                                                                |  |
| RESET                      | V <sub>cc</sub>              | 3 kV          | I/O<br>open-<br>drain | <ul> <li>Microcontroller Interface Function:</li> <li>Power-on reset</li> <li>A low level on this pin keeps the AT83C24 under reset even if applied on power-on.<br/>It also resets the AT83C24 if applied when the AT83C24 is running.</li> <li>Asserting RESET when the chip is in Shut-down mode returns the chip to normal operation.</li> <li>AT83C24 is driving the Reset pin Low on power-on-reset or if power fail on V<sub>CC</sub> or DVCC (see POWERMON bit in CONFIG4 register), this can be used to reset or interrupt other devices. After reset, AT83C24 needs to be reconfigured before starting a new card session.</li> </ul> |  |
| SDA                        | V <sub>cc</sub>              | 3 kV          | I/O<br>open-<br>drain | LIVVI Serial data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| SCL                        | V <sub>cc</sub>              | 3 kV          | I/O<br>open-<br>drain | Microcontroller Interface Function<br>TWI serial clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |





## Table 1. Ports Description (Continued)

| Pad Name | Pad Internal<br>Power Supply | ESD<br>Limits | Pad<br>Type      | Description                                                                                                                                                                                                                                                                                                                                                                |  |  |
|----------|------------------------------|---------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| I/O      | EVCC                         | 3 kV          | I/O              | Microcontroller Interface Function<br>Copy of Card I/O and high level reference for EVCC. The reset level on I/O must be<br>maintained to 1 by the Microcontroller.                                                                                                                                                                                                        |  |  |
| C4       | EVCC                         | 3 kV          | I/O<br>(pull-up) | Microcontroller Interface Function Copy of Card CC4.                                                                                                                                                                                                                                                                                                                       |  |  |
| C8       | EVCC                         | 3 kV          | I/O<br>(pull-up) | Microcontroller Interface Function<br>Copy of Card CC8.                                                                                                                                                                                                                                                                                                                    |  |  |
| CLK      | EVCC                         | 3 kV          | I                | Microcontroller Interface Function<br>Master Clock                                                                                                                                                                                                                                                                                                                         |  |  |
| CIO      | CVCC                         | 8 kV+         | I/O<br>(pull-up) | Smart card interface function<br>Card I/O                                                                                                                                                                                                                                                                                                                                  |  |  |
| CC4      | CVCC                         | 8 kV+         | I/O<br>(pull-up) | Smart card interface function<br>Card C4                                                                                                                                                                                                                                                                                                                                   |  |  |
| CC8      | CVCC                         | 8 kV+         | I/O<br>(pull-up) | Smart card interface function<br>Card C8                                                                                                                                                                                                                                                                                                                                   |  |  |
| CPRES    | V <sub>cc</sub>              | 8 kV+         | l<br>(pull-up)   | Smart card interface function<br>Card presence<br>An internal Pull-up to VCC can be activated in the pad if necessary using PULLUF<br>(CONFIG1 register).                                                                                                                                                                                                                  |  |  |
| CCLK     | CVCC                         | 8 kV+         | 0                | Smart card interface function<br>Card clock                                                                                                                                                                                                                                                                                                                                |  |  |
| CRST     | CVCC                         | 8 kV+         | 0                | Smart card interface function<br>Card reset                                                                                                                                                                                                                                                                                                                                |  |  |
|          | EVCC                         | 3 kV+         | l<br>(pull-up)   | Microcontroller Interface Function:<br>Activation/Shutdown of the smart card Interface.                                                                                                                                                                                                                                                                                    |  |  |
| VCC      |                              | 3 kV+         | PWR              | Supply Voltage $V_{CC}$ is used to power the internal voltage regulators and I/O buffers.                                                                                                                                                                                                                                                                                  |  |  |
| LI       |                              | 3 kV+         | PWR              | DC/DC Input<br>LI <b>must be</b> tied to $V_{CC}$ pin through an external coil (typically 4.7 µH) and provides the<br>current for the charge pump of the DC/DC converter.<br>It may be directly connected to $V_{CC}$ if the step-up converter is not used (see STEPREC<br>in CONFIG4 register and see minimum VCC value in Table 16 (class A) and table 17<br>(class B)). |  |  |
| CVCC     |                              | 8 kV+         | PWR              | Card Supply Voltage<br>CVCC is the programmable voltage output for the Card interface.<br>It must be connected to an external decoupling capacitor.                                                                                                                                                                                                                        |  |  |
| DVCC     |                              | 3 kV+         | PWR              | Digital Supply Voltage<br>Is internally generated and used to supply the digital core.<br>This pin has to be connected to an external capacitor of 100 nF and should not be<br>connected to other devices.                                                                                                                                                                 |  |  |

Table 1. Ports Description (Continued)

| Pad Name | Pad Internal<br>Power Supply | ESD<br>Limits | Pad<br>Type | Description                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|------------------------------|---------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EVCC     |                              | 3 kV+         | PWR         | Extra Supply Voltage (Microcontroller power supply)<br>EVCC is used to supply the level shifters of host interface pins.<br>EVCC voltage can be supplied from the external EVCC pin.<br>It can also be generated internally by an automatic follow up of the logic high level on the<br>I/O pin. In this configuration, connect a 100 nF + 100kOhms in parallel between EVCC<br>pin and VSS pin. |
| CVSS     |                              | 8 kV+         | GND         | DC/DC Ground<br>CVSS is used to sink high shunt currents from the external coil.                                                                                                                                                                                                                                                                                                                 |
| VSS      |                              |               | GND         | Ground                                                                                                                                                                                                                                                                                                                                                                                           |





# **Operational Modes**

| TWI Bus Control | The Atmel Two-wire Interface (TWI) interconnects components on a unique two-wire bus, made up of one clock line and one data line with speeds of up to 400 Kbits per sec-<br>ond, based on a byte-oriented transfer format.                 |  |  |  |  |  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                 | The TWI-bus interface can be used:                                                                                                                                                                                                          |  |  |  |  |  |
|                 | <ul> <li>To configure the AT83C24</li> </ul>                                                                                                                                                                                                |  |  |  |  |  |
|                 | <ul> <li>To select the operating mode of the card: 1.8V, 3V or 5V</li> </ul>                                                                                                                                                                |  |  |  |  |  |
|                 | <ul> <li>To configure the automatic activation sequence</li> </ul>                                                                                                                                                                          |  |  |  |  |  |
|                 | <ul> <li>To start or stop sessions (activation and de-activation sequences)</li> </ul>                                                                                                                                                      |  |  |  |  |  |
|                 | <ul> <li>To initiate a warm reset</li> </ul>                                                                                                                                                                                                |  |  |  |  |  |
|                 | <ul> <li>To control the clock to the card in active mode</li> </ul>                                                                                                                                                                         |  |  |  |  |  |
|                 | <ul> <li>To control the clock to the card in stand-by mode (stop LOW, stop HIGH or running)</li> <li>To enter or leave the card stand-by or power-down modes</li> <li>To select the interface (connection to the host I/O/C4/C8)</li> </ul> |  |  |  |  |  |
|                 |                                                                                                                                                                                                                                             |  |  |  |  |  |
|                 |                                                                                                                                                                                                                                             |  |  |  |  |  |
|                 | <ul> <li>To request the status (card present or not, over-current and out of range<br/>supply voltage occurrence)</li> </ul>                                                                                                                |  |  |  |  |  |
|                 | <ul> <li>To drive and monitor the card contacts by software</li> </ul>                                                                                                                                                                      |  |  |  |  |  |
|                 | <ul> <li>To accurately measure the ATR delay when automatic activation is used</li> </ul>                                                                                                                                                   |  |  |  |  |  |
| TWI Commands    |                                                                                                                                                                                                                                             |  |  |  |  |  |
| Frame Structure | The structure of the TWI bus data frames is made of one or a series of write and read commands completed by STOP.                                                                                                                           |  |  |  |  |  |
|                 | Write commands to the AT83C24 have the structure:                                                                                                                                                                                           |  |  |  |  |  |
|                 | ADDRESS BYTE + COMMAND BYTE + DATA BYTE(S)                                                                                                                                                                                                  |  |  |  |  |  |
|                 | Read commands to the AT83C24 have the structure:<br>ADDRESS BYTE + DATA BYTE(S)                                                                                                                                                             |  |  |  |  |  |
|                 | The ADDRESS BYTE is sampled on A2/CK, A1/RST, A0/3V after each reset (hard/soft/general call) but A2/CK, A1/RST, A0/3V can be used for transparent mode                                                                                     |  |  |  |  |  |

Figure 1. Data transfer on TWI bus

after the reset.



4234B-SCR-02/04

6

AT83C24

## **Address Byte**

The first byte to send to the device is the address byte. The device controls if the hardware address (A2/CK, A1/RST, A0/3V pins on reset) corresponds to the address given in the address byte (A2, A1, A0 bits).

If the level is not stable on A2/CK pin (or A1/RST pin, or A0/3V pin) at reset, the user has to manage the possible adress taken by the device.

#### Figure 2. Address Byte



Up to 8 devices can be connected on the same TWI bus. Each device is configured with a different combination on A2/CK, A1/RST, A0/3V pins. The address byte of each device for read/write operations are listed below.

| Table 2. | Address | Byte | Values |
|----------|---------|------|--------|
|----------|---------|------|--------|

| A2<br>(A2/CK pin) | A1<br>(A1/RST pin) | A0<br>(A0/3V pin) | Address Byte<br>for<br>Read<br>Command | Address Byte<br>for<br>Write<br>Command |
|-------------------|--------------------|-------------------|----------------------------------------|-----------------------------------------|
| 0                 | 0                  | 0                 | 0x41                                   | 0x40                                    |
| 0                 | 0                  | 1                 | 0x43                                   | 0x42                                    |
| 0                 | 1                  | 0                 | 0x45                                   | 0x44                                    |
| 0                 | 1                  | 1                 | 0x47                                   | 0x46                                    |
| 1                 | 0                  | 0                 | 0x49                                   | 0x48                                    |
| 1                 | 0                  | 1                 | 0x4B                                   | 0x4A                                    |
| 1                 | 1                  | 0                 | 0x4D                                   | 0x4C                                    |
| 1                 | 1                  | 1                 | 0x4F                                   | 0x4E                                    |





## Write Commands

The write commands are:

1. Reset:

Initialize all the logic and the TWI interface as after a power-up or power-fail reset. If the interface is activated, an emergency de-activation sequence is also performed. This is a one-byte command.

2. Write Config:

Configure the device according to the last six bits in the CONFIG0 register and to the following four bytes in CONFIG1, CONFIG2, CONFIG3 then CONFIG4 registers. This is a five bytes command.





CONFIG0 on 6 Bits

3. Write Timer:

Program the 16-bit automatic reset transition timer with the following two bytes. This is a three bytes command.

4. Write Interface:

Program the interface. This is a one-byte command. The MSB of the command byte is fixed at 0.

5. General Call Reset:

A general call followed by the value 06h has the same effect as a Reset command.

 Table 3.
 Write Commands Description

|                          | Address<br>Byte<br>(See Table 2) | Command Byte             | Data Byte<br>1 | Data Byte<br>2 | Data Byte<br>3 | Data Byte<br>4 |
|--------------------------|----------------------------------|--------------------------|----------------|----------------|----------------|----------------|
| 1. Reset                 | 0100 XXX0                        | 1111 1111                |                |                |                |                |
| 2. Write config          | 0100 XXX0                        | (10 + CONFIG0 6<br>bits) | CONFIG1        | CONFIG2        | CONFIG3        | CONFIG4        |
| 3. Write Timer           | 0100 XXX0                        | 1111 1100                | TIMER1         | TIMER0         |                |                |
| 4. Write Interface       | 0100 XXX0                        | (0+INTERFACE 7<br>bits)  |                |                |                |                |
| 5. General Call<br>Reset | 0000 0000                        | 0000 0110                |                |                |                |                |

8

## **Read Command**

After the slave address has been configured, the read command allows to read one or several bytes in the following order:

- STATUS, CONFIG0, CONFIG1, CONFIG2, CONFIG3, INTERFACE, TIMER1, TIMER0, CAPTURE1, CAPTURE0
- FFh is completing the transfer if the microcontroller attempts to read beyond the last byte.
- Note: Flags are only reseted after the corresponding byte read has been acknowledged by the master.

Table 4. Read Command Description

| Byte Description | Byte Value |  |
|------------------|------------|--|
| Address byte     | 0100 XXX1  |  |
| Data byte 1      | STATUS     |  |
| Data byte 2      | CONFIG0    |  |
| Data byte 3      | CONFIG1    |  |
| Data byte 4      | CONFIG2    |  |
| Data byte 5      | CONFIG3    |  |
| Data byte 6      | CONFIG4    |  |
| Data byte 7      | INTERFACE  |  |
| Data byte 8      | TIMER 1    |  |
| Data byte 9      | TIMER 0    |  |
| Data byte 10     | CAPTURE 1  |  |
| Data byte 11     | CAPTURE 0  |  |
| Data byte 12     | 0xFF       |  |

#### Interrupts

The PRES/INT behavior depends on IT\_SEL bit value (see CONFIG4 register).

- If IT\_SEL= 0, the PRES/INT output is High by default. PRES/INT is driven Low by at least one of the following event:
  - INSERT bit set in CONFIG0 register (card insertion/extraction or bit set by software )
  - VCARD\_INT bit set in STATUS register (the DC/DC output voltage has settled)
  - over-current detection on CVCC
  - VCARDERR bit set in CONFIG0 register (out of range voltage on CVCC or bit set by software)
  - ATRERR bit set in CONFIG0 register (no ATR before the card clock counter overflows or bit set by software)
- If IT\_SEL= 1 (for software compatibility with existing devices) the PRES/INT output is High to indicate a card is present and none of the following event has occured:
  - over-current detection on CVCC
  - VCARDERR bit set in CONFIG0 register (out of range voltage on CVCC or bit set by software)
  - ATRERR bit set in CONFIG0 register (no ATR before the card clock counter overflows or bit set by software)





Several AT83C24 devices can share the same interrupt and the microcontroller can identify the interrupt sources by polling the status of the AT83C24 devices using TWI commands.

**Clock Controller** The clock controller outputs two clocks (as shown in Figure 4 and Figure 5):

- 1. a clock for the CCLK: Four different sources can be used: CLK pin, DCCLK signal, CARDCK bit or A2/CK pin (in transparent mode).
- 2. a clock for the DC/DC block (DCCLK signal): The DCCLK frequency must be as close as possible to 3.68MHz.

Figure 4. Clock Block Diagram with Software Activation (see activation sequence §)







### **CRST Controller**

The CRST output pin is driven by the A1/RST pin signal pin or by the CARDRST bit value. This selection depends of the CRST\_SEL bit value (see CONFIG4 register).

10 **AT83C24** 

If the CRST pin signal is driven by the CARDRST bit value, two modes are available:

- If the ART bit is reset, CRST pin is driven by CARDRST bit.
- If the ART bit is set, CRST pin is controlled and follows the "Automatic Reset Transition" (see Figure 12).

Figure 6. CRST Block Diagram



Figure 7. CRST Block Diagram with Hardware Activation (CMDVCC pin used)



**CIO, CC4, CC8 Controller** The CIO, CC4, CC8 output pins are driven respectively by CARDIO, CARDC4, CARDC8 bits values or by I/O, C4, C8 signal pins. This selection depends of the IODIS bit value. If IODIS is reset, data are bidirectional between respectively I/O, C4, C8 pins and CIO, CC4, CC8 pins.





Figure 8. CIO, CC4, CC8 Block Diagram



**IO Transceiver** IO and CIO pins are linked together if IODIS bit=0 in INTERFACE register. This is done automatically during an hardware activation.

The iddle level is 1.

The same behavior is applicable on C4/CC4 and C8/CC8 pins.

**Card Presence Detection** The card presence signal is connected on the CPRES pin. The polarity of card presence contact is selected with the CARDDET bit (see CONFIG1 register). A programmable filtering is controlled with the CDS[2-0] bits.

The internal pull-up on the CPRES pin can be disconnected in order to reduce the consumption. An external pull-up must be connected to  $v_{cc}$ . The PULLUP bit (see CONFIG1 register) controls this feature.

If the card presence contact is connected to  $v_{cc}$ , the internal pull-up must be disconnected and an external pull-down must be connected to the CPRES pin.

An interrupt can be generated if a card is inserted or extracted (see interrupts).

#### Figure 9. Card Presence Input



## **Activation Sequence**

#### Hardware Activation (DC/DC started with CMDVCC)

Initial conditions: the CRST\_SEL bit (see CONFIG4 register) must be set and CARDRST bit (see INTERFACE register) must be cleared.

The hardware activation sequence is started by hardware with  $\overline{CMDVCC}$  pin going high to low.

Then CCLK signal is automatically enabled when CVCC has settled to the programmed voltage (see Electrical Characteristics) and the level on A1/RST is 0. The CCLK source can be DCCLK signal, CLK signal , A2/CK signals or CARDCK bit (see Figures 5).

CRST signal must be controlled by hardware with the A1/RST pin.

VCARD[0-1] bits should not be set by software and CVCC is set according to the A0/3V pin: 5V (Class A) if A0/3V is High and 3V (Class B) is A0/3V is Low.

Note: The card must be deactivated to change the voltage.





Figure 10. Activation sequence with CMDVCC



#### Software Activation (DC/DC Started with Writing in VCARD[1:0] bits) and ART bit = 0

The activation sequence is controlled by software using TWI commands, depending on the cards to support. For ISO 7816 cards, the following sequence can be applied:

- 1. Card Voltage is set by software to the required value (VCARD[1:0] bits in CONFIG0 register). This writing starts the DC/DC.
- Wait of the end of the DC/<u>DC</u> init with a polling on VCARDOK bit (STATUS register) or wait for PRES/INT to go Low if enabled (if IT\_SEL bit = 0 in CONFIG4 register). When VCARDOK bit is set (by hardware), CARDIO bit should be set by software.
- 3. CKSTOP, IODIS are programmed by software. CKSTOP bit is reset to have the clock running. IODIS is reset to drive the I/O, C4, C8 pins and the CIO,CC4, CC8 pins according to each other.
- CRST pin is controlled by software using CARDRST bit (see INTERFACE register).



Figure 11. Software activation without automatic control (ART bit = 0)

- It is assumed that initially VCARD[1:0], CARDCK, CARDIO and CARDRST bits are cleared, CKSTOP and IODIS are set (those bits are further explained in the registers description)
- 2. The user should check the AT83C24 status and possibly resume the activation sequence if one TWI transfer is not acknowledged during the activation sequence.

#### Software Activation (DC/DC Started With Writing in VCARD[1:0] bits) and ART bit = 1

The following sequence can be applied:

- 1. Card Voltage is set by software to the required value (VCARD[1:0] bits in CONFIG0 register). This writing starts the DC/DC.
- Wait of the end of the DC/<u>DC</u> init with a polling on VCARDOK bit (STATUS register) or wait for PRES/INT to go Low if enabled (if IT\_SEL bit = 0 in CONFIG4 register). When VCARDOK bit is set (by hardware), CARDIO bit should be set by software.
- CKSTOP, IODIS are programmed by software. CKSTOP bit is reset to have the clock running. IODIS is reset to drive the I/O, C4, C8 pins and the CIO,CC4, CC8 pins according to each other.
- 4. CARDRST bit (see INTERFACE register) is set by software.

Automatic Reset Transition description:

A 16-bit counter starts when CARDRST bit is set. It counts card clock cycles. The CRST signal is set when the counter reaches the TIMER[1-0] value which corresponds to the "tb" time (Figure 5). The counter is reseted when the CRST pin is released and it is stopped at the first start bit of the Answer To Request (ATR) on CIO pin.

The CIO pin is not checked during the first 200 clock cycles (time on Figure 5). If the ATR arrives before the counter reaches Timer[1-0] value, the activation sequence fails, the CRST signal is not set and the Capture[1-0] register contains the value of the counter at the arrival of the ATR.





If the ATR arrives after the rising edge on CRST pin and before the card clock counter overflows (65535 clock cycles), the activation sequence completes. The Capture[1-0] register contains the value of the counter at the arrival of the ATR (tc time on Figure 12).

Figure 12. Software activation with ART bit = 1



ISO 7816 constraints: ta = 200 card clock cycles

400 card clock cycles< = tb

400 card clock cycles< = tc < = 40000 card clock cycles

Note: Timer[1-0] reset value is 400.

**Deactivation Sequence** 

The card automatic deactivation is triggered when one the following condition occurs:

- ICARDERR bit is set by hardware
- VCARDERR bit is set by hardware (or by software)
- INSERT is set and CARDIN is cleared (card extraction)
- SHUTDOWN is set by software
- CMDVCC goes from Low to High
- Power fail on VCC (see POWERMON bit in CONFIG4 register)
- Reset pin going low

It is a self-timed sequence which cannot be interrupted when started (see Figure 13). Each step is separated by a delay based on Td equal to 8 periods of the DC/DC clock, typically 2 to  $2.4 \ \mu s$ :

- 1. T0: CARDRST is cleared, SHUTDOWN bit set.
- 2. T0 + 5 x Td:CARDCK is cleared, CKSTOP, CARDIO and IODIS are set.
- 3. T0 + 6 x Td: CARDIO is cleared.

4. T0 + 7 x Td: VCARD[1-0] = 00.

Figure 13. Deactivation Sequence



Notes: 1. Setting ICARDERR by software does not trigger a deactivation. VCARDERR can be used to deactivate the card by software.

If the microcontroller outputs ISO 7816 signals, a transparent mode allows to connect RST/CLK and I/O/C4/C8 signals after an electrical level control. The AT83C24 level shifters adapt the card signals to the smart card voltage selection.

The CRST and CCLK microcontroller signals can be respectively connected to the A1/RST and A2/CK pins.

The CRST\_SEL bit (in CONFIG4 register) selects standard or transparent configuration for the CRST pin. CKS in CONFIG2 allows to select standard or transparent configuration for the CCLK pin. So CCLK and CRST are independent. A2/CK to A0/3V inputs always give the TWI address at reset. The A0/3V pin can be used for TWI addressing and easily connect two AT83C24 devices on the same TWI bus.

If A2/CK to A0/3V are tied to the host microcontroller and their reset values are unknown, a general call on the TWI bus allows to reset all the AT83C24 devices and set their address after A2/CK to A0/3V are fixed.



**Transparent Mode** 







## **Power Modes**

Two power-down modes are available to reduce the AT83C24 power consumption (see STUTDOWN bit in CONFIG1 register and LP bits in CONFIG3 register).

To enter in the mode number 4 (see table 5), the sequence is the following:

- First select the Low-power mode by setting the LP bit
- The activation of the SHUTDOWN bit can then be done.

The AT83C24 exits Power-down if a software/hardware reset is done or if SHUTDOWN bit is cleared. The AT83C24 is then active immediately.

Either a hardware reset or a TWI command clearing the SHUTDOWN bit can cause an exit from Power-down. The internal registers retain their value during the shutdown mode.

In Power-down mode, the device is sleeping and waiting for a wake up condition.

To reduce power consumption, the User should stop the clock on the CLK input after setting the SHUTDOWN bit. The clock can be enabled again just before exiting SHUT-DOWN (at least 10 µs before a START bit on SDA).

Table 5. Power Modes Description

| Mode<br>Number | Shutdown<br>Bit | Lp<br>Bit | Result                            | Typical<br>Supply<br>Current | Description                                                                                                |
|----------------|-----------------|-----------|-----------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------|
| 1              | 0               | Х         | No action                         | TBD mA                       | Step up mode: VCC = 2.85V, CVCC = 5V, Icvcc = 65mA                                                         |
| 2              | 0               | Х         | No action                         | TBD mA                       | Regulator mode: VCC = 5.2V, CVCC = 5V, Icvcc = 65mA                                                        |
| 3              | 1               | 0         | Shutdown mode                     | 90 µA                        | The TWI interface of the AT83C24 is active but its analog blocs are switched off to reduce the consumption |
| 4              | 1               | 1         | Shutdown mode with low power mode | 30 µA                        | Pulsed mode of the internal 3V logic regulator                                                             |

# 18 **AT83C24**

## **Power Monitoring**

The AT83C24 needs only one power supply to run: VCC.

If the microcontroller outputs signals with a different electrical level, the host positive supply is connected to EVCC.

EVCC and VCC pins can be connected together if they have the same voltage.

If EVCC and VCC have different electrical levels:

The EVCC pin and RESET pin should be connected with a resistor bridge. RESET pin high level must be higher than VIH (see Table 15). When EVCC drops, RESET pin level drops too. A deactivation sequence starts if a card was active.

Then the AT83C24 resets if RESET pin stays low.

VCC Monitoring:

The AT83C24 integrates an internal 3V regulator to feed its logic from the VCC supply. The bit powermon allows the user to select if the internal PFD monitors VCC or the internal regulated 3V. If the PFD monitors VCC (POWERMON bit=0), a deactivation is performed if VCC falls below VPFDP (see VPFDP value in the datasheet). Same deactivation is performed if the internal 3V falls below VPFDP and POWER-MON bit = 1





## Registers

## Table 6. CONFIG0 (Config Byte 0)

| 7             | 6         | 5                                                                              | 4                                                                                                                                                                                                                                                                                                                      | 3                                                                            | 2                                                                         | 1             | 0             |  |
|---------------|-----------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------|---------------|--|
| 1             | 0         | ATRERR                                                                         | INSERT                                                                                                                                                                                                                                                                                                                 | ICARDERR                                                                     | VCARDERR                                                                  | VCARD1        | VCARD0        |  |
| Bit<br>Number | Bit Mnemo | onic Desci                                                                     | Description                                                                                                                                                                                                                                                                                                            |                                                                              |                                                                           |               |               |  |
| 7-6           | 1-0       | These                                                                          | bits cannot be                                                                                                                                                                                                                                                                                                         | programmed                                                                   | and are read as                                                           | s 1-0.        |               |  |
| 5             | ATRER     | R is rece<br>This b                                                            | Answer to Reset Interrupt<br>This bit is set when the card clock counter overflows (no falling edge on CIO<br>is received before the overflow of the card clock counter).<br>This bit is cleared by hardware when this register is read. It can be set by<br>software for test purpose. The reset value is 0.          |                                                                              |                                                                           |               |               |  |
| 4             | INSER     | This b<br>filtered<br>This b<br>by sof                                         | Card Insertion Interrupt<br>This bit is set when a card is inserted or extracted: a change in CARDIN value<br>filtered according to CDS[2-0]. It can be set by software for test purpose.<br>This bit is cleared by hardware when this register is read. It cannot be cleared<br>by software.<br>The reset value is 0. |                                                                              |                                                                           |               |               |  |
| 3             | ICARDEI   | RR This b<br>softwa<br>This b<br>by sof                                        | <b>Card Over Current Interrupt</b><br>This bit is set when an over current is detected on CVCC. It can be set by software for test purpose (no card deactivation is performed).<br>This bit is cleared by hardware when this register is read. It cannot be cleared by software.<br>The reset value is 0.              |                                                                              |                                                                           |               |               |  |
| 2             | VCARDE    | This b<br>by VC<br>RR card.<br>This b<br>by sof                                | ARD field. It ca<br>it is cleared by I                                                                                                                                                                                                                                                                                 | n be set by so                                                               | <b>upt</b><br>ge goes out of t<br>ftware for test p<br>n this register is | urpose and de | eactivate the |  |
| 1-0           | VCARD[1   | VCAR<br>VCAR<br>VCAR<br>I:0] VCAR<br>VCAR<br>VCAR<br>No ca<br>1.8V, ;<br>chang | D[1:0] writing to                                                                                                                                                                                                                                                                                                      | 3V<br>5 1.8V, 3V, 5V<br>5 0 stops the E<br>is performed v<br>nicrocontroller | starts the DC/D<br>DC/DC.<br>vhen the voltag<br>should deactive           | e is changed  | between       |  |

| 7             | 6               | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4                                                                                                                                                                                                                                                                                    | 3              | 2    | 1    | 0    |  |  |  |
|---------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|------|------|--|--|--|
| 0             | ART             | SHUTDOWN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CARDDET                                                                                                                                                                                                                                                                              | PULLUP         | CDS2 | CDS1 | CDS0 |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Description                                                                                                                                                                                                                                                                          |                |      |      |      |  |  |  |
| 7             | 0               | This bit shou                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ld not be set a                                                                                                                                                                                                                                                                      | and is read as | 0.   |      |      |  |  |  |
| 6             | ART             | Set this bit to<br>Clear this bit<br>in CARDRST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Automatic Reset Transition<br>Set this bit to have the CRST pin changed according to activation sequence.<br>Clear this bit to have the CRST pin immediately following the value programmed<br>in CARDRST.<br>The reset value is 0.                                                  |                |      |      |      |  |  |  |
| 5             | SHUTDOWN        | sequence wil<br>Clear this bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Shutdown<br>Set this bit to reduce the power consumption. An automatic de-activation<br>sequence will be done.<br>Clear this bit to enable VCARD[1:0] selection.<br>The reset value is 0.                                                                                            |                |      |      |      |  |  |  |
| 4             | CARDDET         | Set this bit to<br>inserted (CPI<br>Clear this bit<br>inserted (CPI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Card Presence Detection Polarity<br>Set this bit to indicate the card presence detector is closed when no card is<br>inserted (CPRES is low).<br>Clear this bit to indicate the card presence detector is open when no card is<br>inserted (CPRES is high).<br>The reset value is 0. |                |      |      |      |  |  |  |
| 3             | PULLUP          | Pull-up Enable<br>Set this bit to enable the internal pull-up on the CPRES pin. This allows to<br>minimize the number of external components.<br>Clear this bit to disable the internal pull-up and minimize the power consumption<br>when the card detection contact is on. Then an external pull-up must be<br>connected to $V_{CC}$ (typically a 1 M $\Omega$ resistor).<br>The reset value is 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                      |                |      |      |      |  |  |  |
| 2-0           | CDS[2:0]        | Card Detection filtering<br>CPRES is sampled by the master clock provided on CLK input. A change on<br>CPRES is detected after:<br>CDS[2-0] = 0: 0 sample <sup>(1)</sup><br>CDS[2-0] = 1: 4 identical samples<br>CDS [2-0] = 2: 8 identical samples (reset value)<br>CDS[2-0] = 3: 16 identical samples<br>CDS[2-0] = 4: 32 identical samples<br>CDS[2-0] = 5: 64 identical samples<br>CDS[2-0] = 6: 128 identical samples<br>CDS[2-0] = 7: 256 identical samples<br>The reset value is 2.<br>Note: 1. When CDS[2-0] = 0 and IT_SEL = 0, PRES/INT = 1 when<br>no card is present and PRES/INT = 0 when a card is<br>inserted even if CLK is STOPPED. This can be used to<br>wake up the external microcontroller and restart CLK when<br>a card is inserted in the AT83C24.<br>If CDS[2-0] = 0, IT_SEL = 1 and CLK is stopped, a card insertion<br>or extraction has no effect on PRES/INT pin. |                                                                                                                                                                                                                                                                                      |                |      |      |      |  |  |  |

| Table 7. | CONFIG 1 | (Config Byte 1) |
|----------|----------|-----------------|
|----------|----------|-----------------|





#### Table 8. CONFIG2 (Config Byte 2)

| 7             | 6               | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4               | 3              | 2    | 1    | 0          |
|---------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|------|------|------------|
| 0             | DCK2            | DCK1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | DCK0            | 0              | CKS2 | CKS1 | CKS0       |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                 |                |      |      |            |
| 7             | 0               | This bit shou                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ld not be set a | and is read as | 0.   |      |            |
| 6-4           | DCK[2:0]        | DC/DC Clock prescaler factor<br>DCCLK is the DC/DC clock. It is the division of CLK input by DCK prescaler.<br>DCK = 0: prescaler factor equals 1 (CLK = 3.5 to 4.6MHz)<br>DCK [2:0] = 1: prescaler factor equals 2 (CLK = 7 to 9.2MHz)<br>DCK [2:0] = 2: prescaler factor equals 4 (CLK = 14 to 18.4 MHz)<br>DCK [2:0] = 3: prescaler factor equals 6 (CLK = 21 to 27.6 MHz)<br>DCK [2:0] = 4: prescaler factor equals 8 (CLK = 28 to 34.8 MHz)<br>DCK [2:0] = 5: prescaler factor equals 10 (CLK = 35 to 43 MHz)<br>DCK [2:0] = 6: prescaler factor equals 12 (CLK = 43.1 to 48 MHz)<br>DCK [2:0] = 7: reserved<br>The reset value is 1.<br>DCCLK must be as close as possible to 3.68 MHz with a duty cycle of 50%.<br>DCCLK must be programmed before to start the DC/DC.<br>The other values of CLK are not allowed.<br>DCK has to be properly configured before resetting the STEPREG bit. |                 |                |      |      | of 50%.    |
| 3             | 0               | This bit shou                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ld not be set a | and is read as | 0.   |      |            |
| 2-0           | CKS[2:0]        | Card Clock prescaler factor<br>CKS [2:0] = 0: CCLK = CLK (then the maximum frequency on CLK is 24 f<br>CKS [2:0] = 1: CCLK = DCCLK (DC/DC clock)<br>CKS [2:0] = 2: CCLK = DCCLK / 2<br>CKS [2:0] = 3: CCLK = DCCLK / 4<br>CKS [2:0] = 4: CCLK = A2<br>CKS [2:0] = 5: CCLK = A2 / 2<br>CKS [2:0] = 6: CCLK = CLK / 2<br>CKS [2:0] = 7: CCLK = CLK / 4<br>The reset value is 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                 |                |      |      | is 24 MHz) |

Notes: 1. When this field is changed a special logic insures no glitch occurs on the CCLK pin and actual configuration changes can be delayed by half a period to two periods of CCLK.

CCLK must be stopped with CKSTOP bit before switching from CKS = (0, 1, 2, 3, 6, 7) to CKS = (4, 5) or vice versa.

3. When DCK = 0, a change on CKS as no effect.

| 7             | 6                       | 5                                                                                              | 4                                                                                                                             | 3                                                                                                                        | 2                                               | 1                                       | 0        |
|---------------|-------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------|----------|
| EAUTO         | VEXT1                   | VEXT0                                                                                          | ICCADJ                                                                                                                        | LP                                                                                                                       | 0                                               | 0                                       | 0        |
| Bit<br>Number | Bit<br>Mnemonic         | Description                                                                                    |                                                                                                                               |                                                                                                                          |                                                 |                                         |          |
| 7-5           | EAUTO<br>VEXT1<br>VEXT0 | EAUTO VEX<br>0 0<br>0 1<br>0 1<br>1 X X EVCC<br>if EVCC is su<br>internal EVC<br>If EVCC is su | 0 EVCC<br>1EVCC<br>0 EVCC<br>1 EVCC<br>voltage is the<br>upplied from th<br>C regulator to<br>vitched off, a<br>a hardware re | C = 0 the regul<br>= 2.3V<br>C = 1.8V<br>C = 2.7V<br>level detected<br>the external EV<br>decrease the<br>nd no external | d on I/O input<br>/CC pin, the<br>consumption   | pin.<br>user can switc                  |          |
| 4             | ICCADJ                  | Set this bit to 20%).                                                                          | ols the DC/D<br>decrease the<br>to have a nor                                                                                 | C sensitivity to<br>DC/DC sens<br>mal configura                                                                          | itivity (CI <sub>CC_ov</sub>                    | r current.<br><sub>f</sub> is increased | by about |
| 3             | LP                      | activated).<br>Clear this bit<br>The activatio<br>• First select<br>• The activati             | enable low-p<br>to disable lov<br>n reference is<br>the Low-powe<br>on of SHUTD<br>o effect when                              | oower mode de<br>v-power mode<br>s the following<br>er mode by se<br>iOWN bit can<br>SHUTDOWN                            | during shutde<br>tting LP bit.<br>then be done. |                                         | ed mode  |
| 2             | 0                       | This bit shou                                                                                  | ld not be set a                                                                                                               | and is read as                                                                                                           | 0.                                              |                                         |          |
| 1             | 0                       | This bit shou                                                                                  | ld not be set a                                                                                                               | and is read as                                                                                                           | 0.                                              |                                         |          |
| 0             | 0                       | This bit shou                                                                                  | ld not be set a                                                                                                               | and is read as                                                                                                           | 0.                                              |                                         |          |

## Table 9. CONFIG3 (Config Byte 3)





## Table 10. CONFIG4 (Config Byte 4)

| 7          | 6            | 5                                                                                                                                                                                                                                                                                                                                             | 4                                                                                                                                                                                                                                                                                                                                                            | 3          | 2        | 1      | 0        |  |
|------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|--------|----------|--|
| 0          | 0            | 0                                                                                                                                                                                                                                                                                                                                             | STEPREG                                                                                                                                                                                                                                                                                                                                                      | INT_PULLUP | POWERMON | IT_SEL | CRST_SEL |  |
| Bit Number | Bit Mnemonic | Description                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                              |            |          |        |          |  |
| 7-5        | 0-0-0        | These bits should                                                                                                                                                                                                                                                                                                                             | not be set and are                                                                                                                                                                                                                                                                                                                                           | read as 0. |          |        |          |  |
| 4          | STEPREG      | Clear this bit to en<br>Set this bit to perm<br>CVCC).<br>The reset value is                                                                                                                                                                                                                                                                  | <b>Step Regulator mode</b><br>Elear this bit to enable the automatic step-up converter (CVCC is stable even if VCC is not higher than CVCC<br>iet this bit to permanently disable the step-up converter (CVCC is stable only if VCC is sufficiently higher tha<br>EVCC).<br>The reset value is 0.<br>This bit must always be set if no external self is used |            |          |        |          |  |
| 3          | INT_PULLUP   | Clear this bit to de                                                                                                                                                                                                                                                                                                                          | nternal pull-up<br>Set this bit to activate the internal pull-up (connected internally to EVCC) on PRES/INT pin.<br>Clear this bit to deactivate the internal pull-up.<br>The reset value is 0.                                                                                                                                                              |            |          |        |          |  |
| 2          | POWERMON     | Clear this bit so th                                                                                                                                                                                                                                                                                                                          | Power monitor<br>Set this bit so that the internal power monitor checks the Digital Supply Voltage (DVCC) of the AT83C24.<br>Clear this bit so that the internal power monitor checks the $V_{CC}$ of the AT83C24.<br>The reset value is 0.                                                                                                                  |            |          |        |          |  |
| 1          | IT_SEL       | Interrupt Select<br>Set this bit to disable INSERT and VCARD_INT interrupts. Then PRES/INT is driven High when a card is<br>and no error is detected.<br>Clear this bit to have all the interrupt sources enabled and active Low. Then PRES/INT is an open-drain of<br>with a programmable pull-up (see INT_PULLUP).<br>The reset value is 0. |                                                                                                                                                                                                                                                                                                                                                              |            |          | -      |          |  |
| 0          | CRST_SEL     | Card Reset Selection<br>Set this bit to have the CRST pin driven by hardware through the A1 pin.<br>Clear this bit to have the CRST pin driven by software through the CARDRST bit.<br>The reset value is 0.                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                              |            |          |        |          |  |

## Table 11. INTERFACE (Interface Byte)

| 7          | 6            | 5                                                                                                                                                                                | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3                                            | 2          | 1      | 0                 |  |
|------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------|--------|-------------------|--|
| 0          | IODIS        | CKSTOP                                                                                                                                                                           | CARDRST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CARDC8                                       | CARDC4     | CARDCK | CARDIO            |  |
| Bit Number | Bit Mnemonic | Description                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                              |            |        |                   |  |
| 7          | 0            | This bit cannot be                                                                                                                                                               | programmed and i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | is read as 0.                                |            |        |                   |  |
| 6          | IODIS        | I/O, C4, C8 in Hi-<br>another AT83C24<br>power-down mode<br>Clear this bit to dri<br>asynchronous car                                                                            | ard I/O isolation<br>et this bit to drive the CIO, CC4, CC8 pins according to CARDIO, CARDC4, CARDC8 respectively and to<br>D, C4, C8 in Hi-Z. This can be used to have the I/O, and C4 and C8 pins of the host communicating with<br>nother AT83C24 interface, while CIO, CC4 and CC8 are driven by software (or if the card is in standby or<br>ower-down modes).<br>lear this bit to drive the I/O/CIO, C4/CC4 and C8/CC8 pins according to each other. This can be used to ac<br>synchronous cards.<br>he reset value is 1. |                                              |            |        |                   |  |
| 5          | CKSTOP       | mode (GSM) or to<br>Clear this bit to ha<br>Note: When th<br>figuratio                                                                                                           | et this bit to stop CCLK according to CARDCK. This can be used to set asynchronous cards in power-down ode (GSM) or to drive CCLK by software. ear this bit to have CCLK running according to CKS. This can be used to activate asynchronous cards.                                                                                                                                                                                                                                                                             |                                              |            |        |                   |  |
| 4          | CARDRST      |                                                                                                                                                                                  | ve a low level on th                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | e according to ART b<br>ne CRST pin.         | bit value. |        |                   |  |
| 3          | CARDC8       | an input (read in S<br>Clear this bit to dri                                                                                                                                     | Card C8<br>Set this bit to drive the CC8 pin High with the on-chip pull-up (according to IODIS bit value). The pin can the<br>an input (read in STATUS register).<br>Clear this bit to drive a low level on the CC8 pin (according to IODIS bit value).<br>The reset value is 0.                                                                                                                                                                                                                                                |                                              |            |        |                   |  |
| 2          | CARDC4       | an input (read in S<br>Clear this bit to dri                                                                                                                                     | Card C4<br>Set this bit to drive the CC4 pin High with the on-chip pull-up (according to IODIS bit value). The pin can<br>an input (read in STATUS register).<br>Clear this bit to drive a low level on the CC4 pin (according to IODIS bit value).<br>The reset value is 0.                                                                                                                                                                                                                                                    |                                              |            |        | e pin can then be |  |
| 1          | CARDCK       | Card Clock<br>Set this bit to set a high level on the CCLK pin (according to CKSTOP bit value).<br>Clear this bit to drive a low level on the CCLK pin.<br>The reset value is 0. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                              |            |        |                   |  |
| 0          | CARDIO       | an input (read in S                                                                                                                                                              | TATUS register).<br>ve a low level on th                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | with the on-chip pul<br>ne CIO pin (accordir |            |        | e pin can then be |  |





| Table 12. | STATUS | (Status Byte) |
|-----------|--------|---------------|
|-----------|--------|---------------|

| 7          | 6         |      | 5                                                                                                                                                                                                 | 4                                                                                                 | 3 | 2              | 1          | 0   |  |  |
|------------|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---|----------------|------------|-----|--|--|
| CC8        | CC4       | CA   | RDIN                                                                                                                                                                                              | VCARDOK                                                                                           | 0 | VCARD_INT      | CRST       | CIO |  |  |
| Bit Number | Bit Mnemo | onic | Descr                                                                                                                                                                                             | iption                                                                                            |   |                |            |     |  |  |
| 7          | CC8       |      | This b                                                                                                                                                                                            | Card CC8<br>This bit provides the actual level on the CC8 pin when read.<br>The reset value is 0. |   |                |            |     |  |  |
| 6          | CC4       |      | This b                                                                                                                                                                                            | Card CC4<br>This bit provides the actual level on the CC4 pin when read.<br>The reset value is 0. |   |                |            |     |  |  |
| 5          | CARDIN    |      | This b                                                                                                                                                                                            | Card Presence Status<br>This bit is set when a card is detected.<br>It is cleared otherwise.      |   |                |            |     |  |  |
| 4          | VCARD_OK  |      | Card Voltage Status<br>This bit is set by the DCDC when the output voltage remains within the<br>voltage range specified by VCARD[1:0] bits.<br>It is cleared otherwise.<br>The reset value is 0. |                                                                                                   |   |                |            |     |  |  |
| 3          | 0         |      | This bit should not be set and is read as 0.                                                                                                                                                      |                                                                                                   |   |                |            |     |  |  |
| 2          | VCARD_INT |      | Card voltage interrupt<br>This bit is set when VCARD_OK bit is set.<br>This bit is cleared when read by the microcontroller.<br>The reset value is 0.                                             |                                                                                                   |   |                |            |     |  |  |
| 1          | CRST      |      | Card RST<br>This bit provides the actual level on the CRST pin when read.<br>The reset value is 0.                                                                                                |                                                                                                   |   |                |            |     |  |  |
| 0          | CIO       |      |                                                                                                                                                                                                   | -                                                                                                 |   | on the CIO pin | when read. |     |  |  |

## Table 13. TIMER (Timer MSB)

| 7             | 6               | 5           | 4             | 3      | 2      | 1     | 0     |
|---------------|-----------------|-------------|---------------|--------|--------|-------|-------|
| Bit 15        | Bit 14          | Bit 13      | Bit 12        | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| Bit<br>Number | Bit<br>Mnemonic | Description |               |        |        |       |       |
| 7 - 0         | Bits 15 - 8     | Timer MSB ( | bits 15 to 8) |        |        |       |       |

Reset value = 0x0000001

Table 14. TIMER (Timer LSB)

| 7             | 6               | 5            | 4           | 3     | 2     | 1     | 0     |
|---------------|-----------------|--------------|-------------|-------|-------|-------|-------|
| Bit 7         | Bit 6           | Bit 5        | Bit 4       | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
| Bit<br>Number | Bit<br>Mnemonic | Description  |             |       |       |       |       |
| 7 - 0         | bits 7 - 0      | Timer LSB (b | oits 7to 0) |       |       |       |       |

Reset value = 0x10010000

#### Table 15. CAPTURE (Capture MSB)

| 7             | 6               | 5           | 4               | 3        | 2      | 1     | 0     |
|---------------|-----------------|-------------|-----------------|----------|--------|-------|-------|
| bit 15        | bit 14          | bit 13      | bit 12          | bit 11   | bit 10 | bit 9 | bit 8 |
| Bit<br>Number | Bit<br>Mnemonic | Description |                 |          |        |       |       |
| 7 - 0         | bits 15 - 8     | See automat | ic activation s | equence. |        |       |       |

Reset value = 0x0000000

## Table 16. CAPTURE (Capture LSB)

| 7             | 6               | 5           | 4               | 3            | 2     | 1     | 0     |
|---------------|-----------------|-------------|-----------------|--------------|-------|-------|-------|
| bit 7         | bit 6           | bit 5       | bit 4           | bit 3        | bit 2 | bit 1 | bit 0 |
| Bit<br>Number | Bit<br>Mnemonic | Description |                 |              |       |       |       |
| 7 - 0         | bits 7 - 0      | See automat | ic activation s | equence (pag | e 7). |       |       |

Reset value = 0x0000000





# **Electrical Characteristics**

## Absolute Maximum Ratings \*

| Ambient Temperature Under Bias:40°C to 85°C                        |
|--------------------------------------------------------------------|
| Storage Temperature:65°C to +150°C                                 |
| Voltage on V <sub>cc</sub> :V <sub>SS</sub> -0.5V to +6.0V         |
| Voltage on Any Pin:V <sub>SS</sub> -0.5V to V <sub>CC</sub> + 0.5V |
| Power Dissipation:1.5W                                             |
| Thermal resistor of QFN package                                    |
| Thermal resistor of SOIC package48°C/W                             |

\*NOTICE: Stresses at or above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability. Power Dissipation value is based on the maximum allowable die temperature and the thermal resistance of the package.

| AC/DC Parameters | EVCC connected to host power supply: from 1.6V to 5.5V.                            |
|------------------|------------------------------------------------------------------------------------|
|                  | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ ; $V_{SS} = 0V$ ; $V_{CC} = 2.85V$ to 5.5V. |
|                  | CLASS A card supplied with CVCC = 4.75 to 5.25V for AT83C24TV                      |
|                  | CLASS A card supplied with CVCC = 4.6 to 5.25V for AT83C24                         |
|                  | CLASS B card supplied with CVCC = 2.8V to 3.2V                                     |
|                  | CLASS 1.8V: card supplied with CVCC = 1.68V to 1.92V                               |

#### Table 17.Core Parameters (V<sub>CC</sub>)

| Symbol                               | Parameter                          | Min  | Тур  | Max    | Unit | Test Conditions |
|--------------------------------------|------------------------------------|------|------|--------|------|-----------------|
| V <sub>PFDP</sub>                    | Power fail high level threshold    | 2.4  | 2.5  | 2.6    | V    |                 |
| V <sub>PFDM</sub>                    | Power fail low level threshold     | 2.25 | 2.35 | 2.45   | V    |                 |
| t <sub>rise,</sub> t <sub>fall</sub> | $V_{\text{DD}}$ rise and fall time | 1 μs |      | 1 hour |      |                 |

#### Table 18. Host Interface Parameters (I/O, C4, C8, CLK, A2, A1, A0, CMDVCC, PRES/INT)

| Symbol                | Parameter                                   | Min        | Тур | Max                       | Unit   | Test Conditions                                             |
|-----------------------|---------------------------------------------|------------|-----|---------------------------|--------|-------------------------------------------------------------|
| V <sub>IL</sub>       | Input Low-voltage                           | -0.5       |     | 0.3 x EVCC<br>0.25 x EVCC | V      | EVCC from 2.7V to V <sub>CC</sub><br>EVCC from 1.6 to 2.7V  |
| V <sub>IH</sub>       | Input High Voltage                          | 0.7 x EVCC |     | EVCC + 0.5                | V      | EVCC from 1.6V to V <sub>CC</sub>                           |
| V <sub>OL</sub>       | Output Low-voltage (I/O, C4, C8, PRES/INT)  |            |     | 0.05<br>0.4               | V<br>V | I <sub>OL</sub> = -100 μA<br>I <sub>OL =</sub> -1.2 mA      |
| V <sub>OH</sub>       | Output High Voltage (I/O, C4, C8, PRES/INT) | 0.8 x EVCC |     | EVCC                      | V      | EVCC from 1.6V to $V_{CC}$<br>I <sub>OH</sub> = 100 $\mu$ A |
| EI <sub>CC</sub>      | Extra Supply Current                        |            |     | +3                        | mA     | C <sub>L</sub> = 100 nF                                     |
| R <sub>PRES/INT</sub> | PRES/INT weak pull-up output current        | 300        | 330 | 360                       | κΩ     | Short to VSS<br>INT_PULLUP = 0: Internal<br>pull-up active. |

| Symbol           | Parameter            | Min           | Тур   | Мах           | Unit | Test Conditions                                                                                                        |
|------------------|----------------------|---------------|-------|---------------|------|------------------------------------------------------------------------------------------------------------------------|
| EV <sub>CC</sub> | Extra Supply Voltage | Vpeak - 10 mV | Vpeak | Vpeak + 25 mV | V    | $C_L$ = 100 nF, Elcc = +3<br>mA<br>Vpeak on I/O from 1.6V to<br>V <sub>CC</sub><br>min duration TDB, max<br>period TBD |

Table 18. Host Interface Parameters (I/O, C4, C8, CLK, A2, A1, A0, CMDVCC, PRES/INT) (Continued)

## Table 19. Host Interface DC Parameters (SCL, SDA, RESET)

| Symbol            | Parameter                | Min                   | Тур | Мах                   | Unit | Test Conditions         |
|-------------------|--------------------------|-----------------------|-----|-----------------------|------|-------------------------|
| V <sub>IL</sub>   | Input Low-voltage        | -0.5                  |     | 0.3 x V <sub>CC</sub> | V    |                         |
| V <sub>IH</sub>   | Input High Voltage       | 0.7 x V <sub>CC</sub> |     | V <sub>CC</sub> + 0.5 | V    |                         |
| V <sub>OL</sub>   | Output Low-voltage       |                       |     | 0.4                   | V    | I <sub>OL</sub> = -3 mA |
| V <sub>HIST</sub> | Input trigger hysteresis | 0.1 x V <sub>CC</sub> |     |                       |      |                         |

#### Table 20. Smart Card Class A DC Parameters

| Symbol                | Parameter                                                               | Min                  | Тур               | Мах               | Unit | Test Conditions                                                                                                                                                                                                           |
|-----------------------|-------------------------------------------------------------------------|----------------------|-------------------|-------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CI <sub>CC</sub>      | Card Supply Current Capability                                          | 65<br>65<br>65<br>65 |                   |                   | mA   | $V_{CC} = 5.5V, \text{ STEPREG} = 0$ $V_{CC} = 3V, \text{ STEPREG} = 0$ $V_{CC} = 2.85V, \text{ STEPREG} = 0$ $V_{CC} = 5.35V, \text{ STEPREG} = 1$                                                                       |
| CI <sub>CC</sub> _ovf | Card Supply Current Overflow:<br>ICCADJ = 0 (reset value)<br>ICCADJ = 1 | 0.07<br>0.07         | 0.12<br>0.13      | 0.13<br>0.15      | A    | V <sub>CC</sub> from 3.0 to 5.5V                                                                                                                                                                                          |
|                       | Ripple on CVCC                                                          |                      | 60                | 200               | mV   | 0 < Icard < 65 mA                                                                                                                                                                                                         |
|                       | Spikes on CVCC                                                          | 4.6                  |                   | 5.3               | V    | Max. charge 40 nA.s<br>Max. duration 400 ns<br>Max. Icard variation 200 mA                                                                                                                                                |
| Vcardok up            | Vcardok high level threshold                                            | 4.8                  | 4.9               |                   | V    |                                                                                                                                                                                                                           |
| Vcardok down          | Vcardok low level threshold                                             | 4.6                  | 4.8               |                   | V    |                                                                                                                                                                                                                           |
| T <sub>VHL</sub>      | CVCC valid to 0                                                         |                      | 250<br>500        | 250<br>750        | μs   | $\label{eq:constraint} \begin{array}{l} \mbox{lcard} = 0, \ V_{CC} = 2.85 V \\ \mbox{CVCC} = 4.5 V \ to \ 0.5 V \\ \mbox{C}_L = 3.3 \ \mu F \ (see \ note \ 1) \\ \mbox{C}_L = 10 \ \mu F \ (see \ note \ 1) \end{array}$ |
| T <sub>VLH</sub>      | CVCC 0 to valid                                                         |                      | TBD<br>TBD<br>TBD | TBD<br>TBD<br>TBD | μs   | Icard = $65$ mA AT83C24TV<br>Icard = $60$ mA AT83C24<br>Icard = 0.<br>C <sub>L</sub> = 10 $\mu$ F (see note)<br>CVCC = 0 to VCARDOK                                                                                       |

Notes: 1. Capacitor: X7R type, max ESR value is 250 M $\Omega$ , inductor = 4.7  $\mu$ H typ.





## Table 21. Smart Card Class B DC Parameters

| Symbol                | Parameter                                                               | Min                  | Тур               | Мах               | Unit | Test Conditions                                                                                                                                     |
|-----------------------|-------------------------------------------------------------------------|----------------------|-------------------|-------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Cl <sub>cc</sub>      | Card Supply Current Capability                                          | 65<br>65<br>65<br>65 |                   |                   | mA   | $V_{CC} = 5.5V, \text{ STEPREG} = 0$ $V_{CC} = 3V, \text{ STEPREG} = 0$ $V_{CC} = 2.85V, \text{ STEPREG} = 0$ $V_{CC} = 3.25V, \text{ STEPREG} = 1$ |
| CI <sub>CC</sub> _ovf | Card Supply Current Overflow:<br>ICCADJ = 0 (reset value)<br>ICCADJ = 1 | 0.07<br>0.07         | 0.13<br>0.14      | 0.14<br>0.16      | A    | V <sub>CC</sub> from 3.0 to 5.5V                                                                                                                    |
|                       | Ripple on CVCC                                                          |                      | 60                | 200               | mV   | 0 <lcard< 65="" ma<="" td=""></lcard<>                                                                                                              |
|                       | Spikes on CVCC                                                          | 2.76                 |                   | 3.24              | v    | Maxi. charge 40 nA.s<br>Max. duration 400 ns<br>Max. variation Icard 200mA                                                                          |
| Vcardok up            | Vcardok high level threshold                                            | 2.8                  | 2.9               |                   | V    |                                                                                                                                                     |
| Vcardok<br>down       | Vcardok low level threshold                                             | 2.76                 | 2.85              |                   | V    |                                                                                                                                                     |
| T <sub>VHL</sub>      | CVCC valid to 0                                                         |                      | TBD<br>TBD        | TBD<br>TBD        | μs   | Icard = 0, $V_{CC}$ = 2.85V<br>CVCC = 4.5V to 0.5V<br>C <sub>L</sub> = 3.3 µF (see note 1)<br>C <sub>L</sub> = 10 µF (see note 1)                   |
| T <sub>VLH</sub>      | CVCC 0 to valid                                                         |                      | TBD<br>TBD<br>TBD | TBD<br>TBD<br>TBD | μs   | Icard = $65$ mA AT83C24TV<br>Icard = $60$ mA AT83C24<br>Icard = 0.<br>C <sub>L</sub> = 10 µF (see note)<br>CVCC = 0 to VCARDOK                      |

Notes: 1. Capacitor: X7R type, max ESR value is 250 M $\Omega$ , inductor = 4.7  $\mu$ H typ.

## Table 22. Smart Card 1.8V DC Parameters

| Symbol                | Parameter                                                               | Min                  | Тур        | Max        | Unit | Test Conditions                                                                                      |
|-----------------------|-------------------------------------------------------------------------|----------------------|------------|------------|------|------------------------------------------------------------------------------------------------------|
| CI <sub>CC</sub>      | Card Supply Current Capability                                          | 20<br>20<br>20<br>15 |            |            | mA   | $V_{CC} = 5.5V$ $V_{CC} = 4V$ $V_{CC} = 3V$ $V_{CC} = 2.85V$                                         |
| Cl <sub>CC</sub> _ovf | Card Supply Current Overflow:<br>ICCADJ = 0 (reset value)<br>ICCADJ = 1 | TBD<br>TBD           | TBD<br>TBD | TBD<br>TBD | A    |                                                                                                      |
|                       | Spikes on CVCC                                                          | TBD                  |            | TBD        | V    | TBD                                                                                                  |
| Vcardok up            | Vcardok high level threshold                                            | TBD                  | TBD        |            | V    |                                                                                                      |
| Vcardok<br>down       | Vcardok low level threshold                                             | TBD                  | TBD        |            | V    |                                                                                                      |
| T <sub>VHL</sub>      | CVCC valid to 0                                                         |                      | TBD        |            | μs   | lcard = 0, $C_L = 10 \ \mu F^{(1)}$<br>CVCC = 1.8V to 0.4V                                           |
| T <sub>VLH</sub>      | CVCC 0 to valid                                                         |                      | TBD<br>TBD | TBD<br>TBD | μs   | $R_{L} = 90\Omega$ $R_{L} = 0$ $Icard = 0, C_{L} = 10 \mu F^{(1)}$ $CVCC = 0.4 \text{ to}$ $VCARDOK$ |

 Table 23.
 Smart Card Clock DC Parameters (CCLK pin)

| Symbol                        | Parameter                   | Min                | Тур | Max               | Unit | Test Conditions                                                                              |
|-------------------------------|-----------------------------|--------------------|-----|-------------------|------|----------------------------------------------------------------------------------------------|
| V <sub>OL</sub>               | Output Low-voltage          | 0                  |     | 0.4               | V    | I <sub>OL</sub> = -200 μA CLASS<br>A&B&1.8V                                                  |
| V <sub>OH</sub>               | Output High Voltage         | CVCC - 0.45<br>TBD |     | CVCC<br>TBD       | V    | I <sub>OH</sub> = +200 μA CLASS<br>A&B<br>CLASS 1.8V                                         |
| I <sub>OS</sub>               | Short Circuit Current       | -30                |     | 30                | mA   | Short to GND or CVCC                                                                         |
| t <sub>R</sub> t <sub>F</sub> | Rise and Fall time          |                    |     | 16<br>22.5<br>TBD | ns   | C <sub>L =</sub> 30 pF CLASS A<br>C <sub>L =</sub> 30 pF CLASS B<br>CLASS 1.8V               |
|                               | Rise and Fall Slew rate     | 0.2<br>0.12<br>TBD |     |                   | V/ns | CLASS A<br>CCLK from 0.5 to 4.2V<br>CLASS B<br>CCLK from 0.5 to 0.85 x<br>CVCC<br>CLASS 1.8V |
|                               | Low level voltage stability | -0.25<br>TBD       |     | 0.5<br>TBD        | V    | CLASS A&B<br>CLASS 1.8V                                                                      |





#### Table 23. Smart Card Clock DC Parameters (CCLK pin) (Continued)

| Symbol | Parameter                    | Min                         | Тур | Мах                           | Unit | Test Conditions                                |
|--------|------------------------------|-----------------------------|-----|-------------------------------|------|------------------------------------------------|
|        | High level voltage stability | CVCC-0.5<br>CVCC-0.4<br>TBD |     | CVCC+0.25<br>CVCC+0.25<br>TBD | V    | CVCC = CLASS A<br>CVCC = CLASS B<br>CLASS 1.8V |

#### Table 24. Smart Card I/O DC Parameters (CIO, CC4, CC8 pins)

| Symbol                        | Parameter                    | Min                       | Тур | Max                | Unit | Test Conditions                                                                                   |
|-------------------------------|------------------------------|---------------------------|-----|--------------------|------|---------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>               | Input Low-voltage            | -0.3V                     |     | 0.8                | V    | I <sub>IL</sub> = 500 μA                                                                          |
| I <sub>IL</sub>               | Input Low Current            |                           |     | 700                | μA   | CVCC = CLASS A&B&1.8                                                                              |
| V <sub>IH</sub>               | Input High Voltage           | 0.6 x CVCC<br>0.7 x CVCC  |     | CVCC<br>CVCC       | V    | CVCC = CLASS A<br>CVCC = CLASS B & 1.8V                                                           |
| I <sub>IH</sub>               | Input High Current           | -20                       |     | +20                | μA   |                                                                                                   |
| V <sub>OL</sub>               | Output Low-voltage           | 0                         |     | 0.45<br>0.3<br>TBD | V    | $I_{OL}$ = -1 mA CLASS A<br>$I_{OL}$ = -1 mA CLASS B<br>$I_{OL}$ = -1 mA CLASS 1.8V               |
| V <sub>OH</sub>               | Output High Voltage          | 0.75 x CVCC<br>0.9 x CVCC |     | CVCC<br>CVCC       | V    | $I_{OH} = 40 $ μA CLASS<br>A&B&1.8V<br>$I_{OH} = 0$ μA, CLASS A&B                                 |
| I <sub>OS</sub>               | Output Short Circuit Current | -15                       |     | +15                | mA   | Short to GND or CVCC                                                                              |
|                               | Low level voltage stability  | -0.25<br>-0.25<br>TBD     |     | 0.6<br>0.4<br>TBD  | V    | CLASS A<br>CLASS B<br>CLASS 1.8V                                                                  |
|                               | High level voltage stability | CVCC-0.5                  |     | CVCC+0.25          | V    | CVCC = CLASS A&B&1.8                                                                              |
| t <sub>R</sub> t <sub>F</sub> | Rise and Fall time           |                           |     | 0.1                | μS   | C <sub>L</sub> = 65 pF<br>CLASS A:<br>0.6V <> 0.7 x CVCC<br>CLASS B & 1.8V:<br>0.4V <> 0.7 x CVCC |

## Table 25. Smart Card RST DC Parameters (CRST pin)

| Symbol                        | Parameter                   | Min         | Тур | Max                 | Unit | Test Conditions                                                                           |
|-------------------------------|-----------------------------|-------------|-----|---------------------|------|-------------------------------------------------------------------------------------------|
| V <sub>OL</sub>               | Output Low-voltage          | 0<br>0      |     | 0.12 x CVCC<br>0.4  | V    | I <sub>OL</sub> = -20 μA CLASS<br>A&B&1.8V<br>I <sub>OL</sub> = -200 μA CLASS<br>A&B&1.8V |
| V <sub>OH</sub>               | Output High Voltage         | CVCC - 0.45 |     | CVCC                | V    | I <sub>OH</sub> = 200 μA<br>CLASS A&B&1.8V                                                |
| I <sub>OS</sub>               | Output High Current         | -15         |     | +15                 | mA   | Short to GND or CVCC                                                                      |
| t <sub>R</sub> t <sub>F</sub> | Rise and Fall time          |             |     | 0.1                 | μs   | C <sub>L</sub> = 30pF                                                                     |
|                               | Low level voltage stability | -0.25       |     | 0.5V<br>0.3V<br>TBD | V    | CLASS A<br>CLASS B<br>CLASS 1.8V                                                          |

## Table 25. Smart Card RST DC Parameters (CRST pin) (Continued)

| Symbol | Parameter                    | Min                         | Тур | Max       | Unit | Test Conditions                  |
|--------|------------------------------|-----------------------------|-----|-----------|------|----------------------------------|
|        | High level voltage stability | CVCC-0.5<br>CVCC-0.4<br>TBD |     | CVCC+0.25 |      | CLASS A<br>CLASS B<br>CLASS 1.8V |

#### Table 26. Card Presence DC Parameters

| Symbol             | Parameter                         | Min | Тур | Мах | Unit | Test Conditions                                        |
|--------------------|-----------------------------------|-----|-----|-----|------|--------------------------------------------------------|
| R <sub>CPRES</sub> | CPRES weak pull-up output current | 300 | 330 | 360 | κΩ   | Short to VSS<br>PULLUP = 1:<br>Internal pull-up active |





## **Typical Application**





Note: 1. The external resistor on I/O can be removed if the C51 pin has an internal resistor.

# 34 AT83C24

# **Ordering Information**

| Part Number                    | Supply Voltage | Temperature Range | Package | Packing   | Product Marking |
|--------------------------------|----------------|-------------------|---------|-----------|-----------------|
| AT83C24-TISIL                  | 2.85V to 5.5V  | Industrial        | SO28    | Stick     | AT83C24         |
| AT83C24-TIRIL                  | 2.85V to 5.5V  | Industrial        | SO28    | Tape&Reel | AT83C24         |
| AT83C24-PRTIL                  | 2.85V to 5.5V  | Industrial        | QFN28   | Tray      | AT83C24         |
| AT83C24-PRRIL                  | 2.85V to 5.5V  | Industrial        | QFN28   | Tape&Reel | AT83C24         |
| AT83C24TV-TISIL <sup>(1)</sup> | 2.85V to 5.5V  | Industrial        | SO28    | Stick     | AT83C24         |
| AT83C24TV-TIRIL <sup>(1)</sup> | 2.85V to 5.5V  | Industrial        | SO28    | Tape&Reel | AT83C24         |
| AT83C24TV-PRTIL <sup>(1)</sup> | 2.85V to 5.5V  | Industrial        | QFN28   | Tray      | AT83C24         |
| AT83C24TV-PRRIL <sup>(1)</sup> | 2.85V to 5.5V  | Industrial        | QFN28   | Tape&Reel | AT83C24         |

Note: 1. Enhanced AC/DC parameters.



# Package Drawings

## QFN28





039

144

002

039

AT83C24

**SO28** 

32 PINS SD . 400



10.29

BSC

13.84

8°

1.04

395

531

050

021

0°

32

405

BSC

545

8°

041



Е

e H

L N

۵

10.03

1.27

13.49

0°

0.53

35



# Datasheet Change Log

Changes from 4234A-05/03 to 4234B-02/04

- 1. Addition of CRST, CIO, CCLK controllers descriptions, page 10.
- 2. Update of Hardware\Software activation description, page 13.
- 3. Suppression of low voltage regulator mode for power down modes, page 18.
- 4. Modification of clock values in CONFIG2 regsiter, page 22.
- 5. Addition of a point on QFN pinout view, page2.
- 6. Update of electrical characteristics, page 28.



#### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Atmel Operations**

Memory

2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

#### Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

e-mail

literature@atmel.com

Web Site

http://www.atmel.com

**Disclaimer:** Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

© Atmel Corporation 2004. All rights reserved. Atmel<sup>®</sup> and combinations thereof, are the registered trademarks of Atmel Corporation or its

subsidiaries. Other terms and product names may be the trademarks of others.

