#### ILC DATA DEVICE CORPORATION \_ # 14 BIT HYBRID S/D AND R/D TRACKING CONVERTERS High Reliability; Accuracy to $\pm$ 2.6 Minutes Replaced by HSDC-8915 for new designs ## DESCRIPTION A direct outgrowth of DDC's well established Type II servo loop tracking converters, the HSDC-14 has two components, a control transformer and a data processor, which are interconnected by the user. These independent components may be used to form other devices: a control transformer (HSCT), a control differential transmitter (HSCDX), or a two-speed converter like the 36:1 speed ratio HSDC-360. The HSDC-14 is available in two accuracy grades: $\pm 4$ minutes $\pm 0.9$ LSB ( $\pm 4$ LSB in 14 bits) and $\pm 2.6$ minutes ( $\pm 2$ LSB in 14 bits). This accuracy, which includes quantizing error, is maintained under all static and dynamic conditions at speeds up to $\pm 10$ rps at $400\,\text{Hz}$ ( $2.5\,\text{rps}$ at $60\,\text{Hz}$ ). The accuracy is not affected by carrier amplitude variation because the conversion is ratiometric. Phase sensitive detection in the error loop rejects quadrature and noise. Adjustments and calibration are never required. The HSDC-14 accepts broadband inputs: 360 to 1000 Hz or 47 to 1000 Hz. Output angle is natural binary code, parallel positive logic, and TFL/DTL/CMOS compatible. Synchronization to a computer is complete via a converter busy output and an inhibit input. The angular velocity of the synchro or resolver is indicated by a DC analog voltage output, $\dot{\theta}$ . The +15 VDC nominal power supply voltage can range from +11 to +16.5 VDC, and the -15 VDC supply from 0 to -16.5 VDC, with no degradation in performance except for a change in the maximum tracking rate. To accommodate TTL/DTL and CMOS logic, the V<sub>L</sub> power supply range is from +4.5 VDC to the positive power supply voltage (+15 VDC nominal). Predicted MTBF values are as high as 366,000 hours. #### **APPLICATIONS** The HSDC-14 converters are ideal for remotely located and hard to access equipment where low power requirements, small size, and high MTBF is critical. All units are processed to MIL-STD-883. They are well suited to the most stringent and severe industrial or military ground and avionics applications. In conjunction with other devices, they are readily adapted for closed loop control. Designed for printed circuit board mounting by standard techniques, the HSDC-14 can be readily incorporated into other equipment by the OEM user. The HSDC-14 series can be used as a direct replacement for standard encapsulated S/D or R/D converter modules. A PC board mounted HSDC-14 option is offered which is pin for pin compatible with standard S/D converter sockets. #### **FEATURES** ### TWO HYBRID MODULES: A control transformer module and a data processor module together form a complete 14 bit S/D and R/D converter Other functions can be implemented with these modules: CT, CDX, and two-speed S/D or R/D #### ACCURACY: ±4 minutes ±0.9 LSB standard ±2.6 minutes high accuracy option #### • SIGNAL AND REF. INPUTS: Internal solid state isolation or external isolation transformers All common L-L levels and frequencies #### • LOGIC: TTL and CMOS compatible 14 bit parallel binary angle Converter Busy and Inhibit #### POWER REQUIRED: ±15V DC and logic voltage supply #### ANALOG OUTPUTS: Angular velocity and error voltages \*Patented SINGLE SPEED S/D & R/D 1 - | PECIFICATIONS | | annlif | and up to 10% hr | armonic distortion in the reference. | |--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------| | ECIFICATIONS | perature, and power supply ra | anges; 10% signal ampires | PARAMETER | narmonic distortion in the reference. VALUE | | PARAMETER | VALUE | | | | | | 14 bits | | Signal Transformer | 47 440 Hz | | SOLUTION | | | Carrier Frequency Range | 10 - 100V rms L-L; 90V rms L-L nominal | | CURACY | ±4 minutes ±0.9 LSB 😂 🚧 | 1 12 14 | Hibar vortage views | 148 KO min L-L balanced resistive | | Normal Accuracy | ±4 minutes ±0.9 LSB ±2.6 minutes max (total error) | | lubrit turbecause | and the argument isolated | | High Accuracy Option "a" | | | Input Common mode | Bt output + sine (+S) and cosine (C) | | LID STATE BUFFER INPUT (H | HEDC UNITS) | 1 | Output Description | | | LID STATE BUFFER INFO | ISDC AND THE | | Output Voltage | 1.0V rms nominal riding on ground reference v. | | Carrier Frequency Ranges | 360 1000 Hz | | Output Voices | Output voltage level tracks input level. | | Option 4 (400 Hz) | 47 – 1000 Hz | | Power Required | 4 mA typ, 7 mA max from +15V supply | | Option 6 (60 Hz) Reference Input Characteristics | s | <b>-</b> | | | | Voitage Range | 14 - 130 V (1113 | | DIGITAL INPUT/OUTPUT | TTL/DTL/CMOS compatible, depending on logic | | Input Impedance | 200 KΩ min, single ended | <b>\</b> | Logic Type | supply voltage | | • | 400 KΩ min, differential | | 1 | ļ t | | Common Mode Range | DC common mode plus recurs | /ent | Outputs<br>14 Parallel Data Bits | Natural binary angle; positive logic | | | AC peak = 210V max | | 14 Parallel Data Bits Converter Busy (CB) | 1.5 — 3 µs positive pulse; leading edge initiates | | Synchro and Resolver Input Ch | naracteristics | (Ralanced) | Converter busy (05. | counter update | | Frequency/Voltage Options a | and Minimoth tipe timpe - | ZIN Each | Drive Capability | 2 or 4 standard TTL loads | | | ZIN<br>Line to Line | Line to GND | Inhibit Input (INH) | ZIN ≥ 80 KΩ pull-up resistor to VM | | Synchro (HSDC) | Line to Line | 85 KΩ | (MILLION TOPES | (1/14 = logic supply voltage or +15 supply voltage. | | 90V L-L (Options 4H or 6I | 1 17.5 KΩ | 11.5 ΚΩ | , <u>.</u> | See Interconnection Diagrams. | | 11.8V L-L (Option 4L) | 7 | ZIN Each | | | | 2.50 | ZIN ZIN<br>Single Ended Differential | al Line to GND | ANALOG OUTPUTS | +3.9 VDC nominal | | Resolver (HRDC) | $\frac{\text{Single Ended}}{175 \text{ K}\Omega} = \frac{\text{Differential}}{350 \text{ K}\Omega}$ | 175 ΚΩ | Internal D.C. Reference (V) | 0.38 mV rms per LSB of error | | 90V L-L (Option 4H) | 50 ΚΩ 100 ΚΩ | 2 50 ΚΩ | AC Error Voltage (e) | _1 VDC per + LSB of error | | 26V L-L (Option 4M) | 23 ΚΩ 46 ΚΩ | | DC Error Voltage (E) | +1 VDC per +1.25 rps at 400 Hz | | 11.8V L-L (Option 4L) | 20 | <b>†</b> | DC Velocity Voltage (θ) | +1 VDC per +0.31 rps at 60 Hz | | Common Mode Ranges | 1 | J | l | | | For 90V L-L Input | | nmon mode plus | DYNAMIC CHARACTERISTICS | , l | | For 26V L-L Input | | nt AC peak | Input Rate for Full Accuracy | l l | | For 11.8V L-L Input | 20V Max | | At 400 Hz | 0 to ±10 rps min<br>0 to ±2.5 rps min | | | | | At 60 Hz | 0 to ±2.5 rps min<br>KV = ∞ (No limitation with Type II servo loop) | | TAGE FOLLOWER INPUT | T (FOR TRANSFORMERS HXD | CUNITS) | Velocity Constant | 1 | | | 47 – 1000 Hz | , | Acceleration Constant | $K_a = 58,000 \text{ sec}^{-2} \text{ nominal}$ | | Carrier Frequency Range | itics | | At 400 Hz | $K_a = 3,600 \text{ sec}^{-2} \text{ nominal}$ | | Reference Input Characteristi | [4 - 130 V IIIIs | | At 60 Hz | <b>,</b> - | | Voltage Range | 200 KΩ min, single ended | | Settling Time<br>For Normal Tracking | No lag error up to specified input rates | | Input Impedance<br>Common Mode Range | AOD KO min. differential | | For Normal Tracking For 179° Step Change | | | Common wode | DC common mode plus rec | current | At 400 Hz | 120 ms typ to 1 LSB | | 1 | AC peak = 210V max | | At 400 112 | 200 ms max to final value | | Charac | 1 | | At 60 Hz | 480 ms typ to 1 LSB | | Sin/Cos Signal Input Charact | | , max | 1 | 800 ms max to final value | | Voltage Range | 1 + i ou ou e : 100\/ | iV neak transient | PANGES | | | Max Voltage Without Dami | mage $ 15V \text{ rms continuous, 150 s} $<br>$Z_{\text{IN}} > 10 \text{ M}\Omega \text{ (transient property)} $ | protected voltage followers | TEMPERATURE RANGES | l | | Input Impedance | | | Operating | -55°C to +125°C | | TRANSFORMER CHARACTE | FRISTICS | | =1 option<br>=3 option | 0°C to +70°C | | 400 Hz TRANSFORMERS | 1 | | =3 option<br>Storage | -55°C to +135°C | | | | | | | | (Optional for Both Solid S | State and Transformer Input Opti | (ans) | POWER SUPPLIES | +15 VDC -15 VDC Logic Supply | | | | 1z | Nominal Voltage | +15 VDC -13 VBG +4.5V to +15 supp | | Carrier Frequency Range | 18 - 130V | | Voltage Range | +11 to +16.5 V 0 to 1515 +18V +18V | | Voltage Range | 40 KΩ min | | Absolute Max Voltage | +18V -18V<br>40 mA max* 15 mA max* Z <sub>IN</sub> = 10 KΩ min | | Input Impedance<br>Breakdown Voltage to G | | | | | | Breakdown * | | | *Does not include current requ | quired by 60 Hz active transformers. | | Signal Transformer | Į. | | | | | Carrier Frequency Range | oge Option 4 - 360 - 1000 H | HZ | PHYSICAL CHARACTERISTIC<br>Converter Module and Data Pr | CS <br>Overageor Module | | Carrier Frequency Hangi<br>Minimum Input Impeda | lances (Balanced) | | | 36 pin double DIP | | Minimum inpect is: | Synchro ZIN (ZSO) | Resolver ZIN | Type | 0.78 x 1.9 x 0.21 inch (2.0 x 4.8 x 0.53 cm) | | 90V L-L (Option 4H) | 100 ((() | 100 KΩ | Size | 1 oz max (28 g) | | 26V L-L (Option 4M) | ) - | 30 KΩ<br>30 KΩ | Weight<br>400 Hz Transformer Modules | i e | | 11 8V L-L (Option 4L | (L) 20 K32 | 30 621 | | | | Breakdown Voltage to | GND 700V peak | 1 | Туре | T1 A and T2B). Ref uses 1 module (12). | | i | 1 | | Size | $0.8 \times 0.6 \times 0.3$ inch $(2 \times 1.5 \times 0.8 \text{ cm})$ | | 60 Hz TRANSFORMERS | a the Could State and | - Voltage Follower | Size<br>Weight | 0.4 oz max (11 g) | | Reference Transformer (O | Optional for Both Solid State and | Voltage : 4 - : | 60 Hz Transformer Modules | l l | | Input Options) | l l | | Type | Encapsulated module. Signal transport module. | | Carrier Frequency Ran | inge 47 – 440 Hz | | 1 1750 | transformer each consist of one such module.<br>$1.125 \times 1.125 \times 0.42$ inch $(2.86 \times 2.86 \times 1.07)$ cm | | Input Voltage Range | 80 138V rms; 115V r | .ms nominal | Size | 1.125 x 1.125 x 0.42 inch (2.00 \ 2.05 \) | | Input Impedance | 600 K \( \Omega\) min, resistive | | Weight | 0.7 oz max (20 g) | | Input Common Mode V | Voltage · 500V rms, transformer | er isolated<br>RL) and -R (in phase with | P.C. Board Mounted Units | T. Denving | | Output Description | +R (in phase with RH-F | on amps. Short circuit proof | of. Size | See Outline Drawing | | 1 | RL-RH) derived from a | op-amps. Short circuit proof<br>r ground reference V. Outpu | out Weight | 2.55 oz max (72 g) | | Output Voltage | u taual tracks inni | aut level. | | (105 -) | | | voltage level tracks inpu<br>4 mA typ, 7 mA max fi | ut ievei. | With 400 Hz Transforme | ars 3.7 02 max (100 g) | | Power Required | I 4 m A tvp. / www | rom 131 | | | ## ILC DATA DEVICE CORPORATION ## **TECHNICAL INFORMATION** #### INTRODUCTION The HSDC-14 S/D converters are composed of two hybrid modules: a control transformer (HSCT, HRCT, or HXCT) and an error data processor (HDP). The major options available include: - Input Style. The control transformer has either a solid state input (HSCT and HRCT), or a voltage follower buffer (HXCT) which requires either an isolation transformer or a similar signal conditioner. All three inputs are DC coupled with broadband characteristics (up to 1000 Hz). - Signal Voltage Level. Standard line to line voltages that can be selected are 90V and 11.8V for synchro input and 90V, 26V, and 11.8V for resolver input. - Carrier Frequency. The data processor (HDP) can accept either a 360-1000 Hz frequency range (HDP-4) or a 47-1000 Hz frequency range (HDP-6). Both frequency ranges are usable to 10 kHz with reduced accuracy. - 4. Mounting. The three standard options are: (a) individual modules interconnected by the user, (b) modules mounted and interconnected on a PC board (BM—the pins on this board are the same as those on standard modular S/D converters) and (c) board mounted units with two extra pins for velocity output (BMV). When testing or evaluating the converter, it is advisable to limit the power supply currents as follows: | SUPPLY | CURRENT LIMIT | | | |------------------------------------|------------------------------------------------------------|--|--| | +15 VDC<br>-15 VDC<br>Logic Supply | 75 mA<br>30 mA<br>2 mA + Digital Output Load at<br>Logic 1 | | | ### MODULE INTERCONNECTIONS A diagram for the interconnections between the control transformer module and the data processor module is given in Figure 2. Interconnection layout is not critical. The analog outputs are derived from opamps, have low output impedance, and are short circuit proof. The output drive capability can be either 2 or 4 standard TTL loads as indicated in Note 3 in Figure 2. The penalty for 4 TTL load capability is that the Inhibit input, which is internally connected to VM by an 80 K $\Omega$ pullup resistor, will be referenced to the +15V supply rather than to the logic supply voltage. It is possible to change the interconnections shown in Figure 2 so as to decrease the resolution and increase the tracking speed of the HSDC-14. Only one additional error gradient correcting resistor will be required. Consult the factory for detailed information. ## SIGNAL AND REFERENCE INPUTS AND TRANSFORMERS ### Solid State Buffer Input (HSDC and HRDC): The solid state signal and reference inputs are true differential inputs with high AC and DC common mode rejection, so most applications will not require HXDC units with isolation transformers. Input impedance is maintained with power off. The recurrent AC peak + DC common mode voltage range should not exceed the following values: | INPUT | COMMON MODE MAXIMUM | MAX TRANSIENT<br>PEAK VOLTAGE<br>150V<br>150V<br>350V<br>1000V | | |------------------------------------------------|------------------------------------------------|----------------------------------------------------------------|--| | 11.8V L-L<br>26 V L-L<br>90 V L-L<br>Reference | 20V Peak<br>45V Peak<br>150V Peak<br>210V Peak | | | FIGURE 1. HSDC-14 BLOCK DIAGRAM SINGLE SPEED S/D & R/D ILC DATA DEVICE CORPORATI 90V line-to-line systems generally have voltage transients which exceed the 350V specification listed above. These transients can destroy the thin film input resistor network in the hybrid. Therefore, 90V L-L solid state input modules should always be protected by installing voltage suppressors as shown below. Voltage transients are likely to occur whenever synchro or resolver voltages are switched on or off. For instance, a 1000V transient can be generated when the primary of a CX or TX driving a synchro or resolver input is opened. CR 4 and CR5 are 1N6137, 200V bi-polarity transient voltage suppressors or equivalent. Non-standard synchro and resolver voltage levels can be accommodated with no degradation in the specifications. For HSCT or HRCT inputs, a unit should be used whose voltage level 11.8V, 26V, or 90V is the next higher standard level above that of the non-standard signal. To correct the error gradient, a resistor R of the following value in ohms must be added between pins Ge and V of the HDP: $$R = \frac{4000A}{1-A} \quad \text{where} \quad A = \frac{\text{Non Standard Signal Voltage}}{\text{Standard Signal Voltage}}$$ ## Voltage Follower Buffer Input (HXCDX): HXDC units require a signal isolation transformer or a similar signal conditioner. They may be preferred in applications where the signal conditioner can be integrated with other components, as in many multiplexed systems. #### **Transformers** For 60 Hz applications, a 90V L-L synchro transformer and corresponding 115V reference transformer are available. These are active transformers with op-amp outputs, and require connections to the power supplies as shown in Figure 2. Active devices are provided because passive transformers require considerably more volume at 60 Hz than at 400 Hz. ## CONNECTIONS FOR VOLTAGE TRANSIENT SUPPRESSORS FIGURE 2. INTERCONNECTION DIAGRAM #### ILC DATA DEVICE CORPORATION #### LOGIC OUTPUTS/INPUTS Logic outputs consist of 16 parallel binary data bits and a Converter Busy (CB). Only 14 bits are normally used. All logic outputs are short-circut proof to ground or to positive voltages as high as $V_L$ . The CB output is a positive $1.5-3\mu s$ pulse, and data changes on the leading edge of the pulse. The only logic input is the Inhibit (INH), which locks or releases the internal up-down counter. Logic 0 locks the counter for transfer of data, and logic 1 allows tracking. Extra CB pulses will not occur if the input angle changes while the counter is locked by the INH. The INH has an 80 K $\Omega$ (minimum) pull-up resistor to V<sub>M</sub>. Note that this implies that when the drive capability of the logic output is increased to 4 TTL loads by connecting V<sub>M</sub> to +15V, the inhibit pull-up resistor will also be connected to +15V, and its logic voltage requirement will be increased (logic 1 = .7V<sub>M</sub> to V<sub>M</sub>). #### **ANALOG OUTPUTS** The analog outputs are V, e, E, and $\theta$ . V is an internal D.C. Reference + 3.9 VDC nominal. The outputs e, E and $\dot{\theta}$ ride on the D.C. reference voltage V, and should be measured with respect to V. Outputs e and E can swing $\pm 1.5$ V and $\dot{\theta}$ can swing $\pm 8$ V. Output e is the AC error voltage and its rms amplitude at nominal input voltage is equal to $\sin{(\theta-\phi)}\cos{\omega t}$ , as indicated in Figure 1. For 1 LSB of error $(\theta-\phi)=0.022^\circ$ , so $\sin{(\theta-\phi)}=0.00038$ and e=0.38 mV rms. For 90° of error, e=1.0V rms. E is a DC voltage proportional to the error ( $\theta-\Phi$ ) near the null point, with -1 VDC output per +LSB of error. $\dot{\theta}$ is a DC voltage proportional to the angular velocity $d\theta/dt = d\Phi/dt$ . A +1 VDC output corresponds to +1.25 rps for 400 Hz units, and +0.31 rps for 60 Hz units. Maximum loading for each analog output is 1 mA. Outputs e, E, and $\dot{\theta}$ are not required for normal operation of the converter; V is used as reference ground with the voltage follower buffer option (HXDC). The figure below shows a difference circuit which may be used to reference the anolog outputs with respect to ground instead of the internal D.C. reference ground V. ### **DIFFERENCE CIRCUIT FOR ANALOG OUTPUTS** #### TIMING Whenever an input angle change occurs, the converter changes the digital angle in steps 1 LSB, and generates a converter busy pulse. The output data change is initiated by the leading edge of the CB pulse. The output becomes stable in less than $2\mu s$ even though the CB pulse may last longer. The converter will ignore an inhibit command applied during the "busy" interval until that interval is over. A simple method of interfacing to a computer is to (a) apply the inhibit, (b) wait $2\mu s$ , (c) transfer the data, and (d) release the inhibit. #### **TIMING DIAGRAM** #### **DYNAMIC PERFORMANCE** A Type II servo loop ( $K_V = \infty$ ) and very high acceleration constants give the HSDC-14 superior dynamic performance, as listed in the specifications. If the power supply voltages are not the $\pm 15$ VDC nominal values, the specified maximum input rates will increase or decrease depending on the changes in voltage. If the power supply voltages are reduced to $\pm 12V$ , the maximum tracking rates are proportionally reduced to 6 rps at 400 Hz and 1.5 rps at 60 Hz. Accuracy remains the same. For reduced power consumption, the HSDC-14 can be operated on $\pm 15V$ and $V_L$ alone, without a $\pm 15V$ power supply. In that case, maximum tracking rates will be 2.5 rps at 400 Hz and 0.6 rps at 60 Hz. So long as the maximum tracking rate (10 rps at 400 Hz and 2.5 rps at 60 Hz) is not exceeded, there will be no lag in the converter output. If a step input occurs, as is likely when the power is initially turned on, the response will be critically damped. The response to a step input is shown below. After initial slewing at the maximum tracking rate of the converter, there is one overshoot which is inherent to a Type II servo. The overshoot settling to final value is a function of the small signal settling time. #### RESPONSE TO A STEP INPUT The nominal open loop transfer functions for the HSDC-14 are $$G = \frac{60^{2} \left(\frac{S}{25} + 1\right)}{S^{2} \left(\frac{S}{250} + 1\right)} \qquad G = \frac{240^{2} \left(\frac{S}{100} + 1\right)}{S^{2} \left(\frac{S}{1000} + 1\right)}$$ #### RELIABILITY The use of MSI and thin film resistor networks, as well as careful thermal design, results in very high MTBF values. Summaries of MTBF calculations are available on request. All DDC hybrids are built in accordance with requirements of MIL-STD-883 and are screened as shown in our Processing Flow Chart. This screening is based on the requirements of Method 5004/5008 except for burn in, which is optional. To specify preburn in tests and burn in, add 883B to the part number. The computed MTBF value for MIL-STD-883B processing (including burn in) is 600,000 hours, Ground Fixed, at 25°C. SINGLE SPEED S/D & R/D ## ILC DATA DEVICE CORPORATIO MECHANICAL OUTLINE FOR BOARD MOUNTED UNITS, BM AND BMV BOARD MOUNTED UNITS ARE AVAILABLE WITHOUT TRANSFORMERS OR WITH 400 Hz ONLY TRANSFORMERS, **AS SHOWN** ## SYNCHRO AND RESOLVER TRANSFORMER DIAGRAMS FOR 400 HZ (TIA AND TIB) EACH TRANSFORMER CONSISTS OF TWO SECTIONS, TIA AND TIB. ## REFERENCE TRANSFORMER DIAGRAMS FOR 400 Hz (T2) #### 1. MECHANICAL OUTLINE #### 2. SCHEMATIC DIAGRAM ## SYNCHRO AND REFERENCE TRANSFORMER DIAGRAMS FOR 60 Hz The mechanical outline is the same for the synchro input transformer (24126) and the reference input transformer (24133), except for the pins. Pins for the reference transformer are shown in parenthesis () below. An asterisk \* indicates that the pin is omitted. ## CONVERTER MODULE DIAGRAMS 1. MECHANICAL OUTLINE (36 PIN DOUBLE DIP) PACKAGE IS KOVAR WITH ELECTROLESS NICKEL PLATING PINS ARE KOVAR WITH GOLD PLATING: (50 $\mu$ INCH MIN). CASE IS ELECTRICALLY FLOATING #### 2. CONTROL TRANSFORMER PIN ASSIGNMENTS | PIN | FUNCTION | | | PIN | FUNCTION | |------------------|-----------------------------------------------|------------------------|------------------------------|----------------------|-------------------------------------| | | HRCT | HSCT | нхст | | | | 1<br>2<br>3<br>4 | S1<br>S2<br>S3<br>S4 | S1<br>S2<br>S3<br>N.C. | N.C.<br>N.C.<br>+SIN<br>-COS | 19<br>20<br>21<br>22 | TP3<br>TP1<br>BIT 14 LSB<br>BIT 13 | | 5<br>6<br>7<br>8 | +BS (BUFFERED SIN) -BC (BUFFERED COS) VL +15V | | | 23<br>24<br>25<br>26 | BIT 12<br>BIT 11<br>BIT 10<br>BIT 9 | | 9<br>10 | GND<br>V (Internal D.C. Ref)* | | | 27<br>28 | BIT 8<br>BIT 7 | | 11 | -Vs | | | 29 | BIT 6 | | 12 | V' (TP) | | | 30 | BIT 5 | | 13 | 6.2V | | | 31 | BIT 4 | | 14 | TP4 | | | 32<br>33 | BIT 3 | | 15 | e (AC Error) | | | 33 | BIT 2<br>BIT 1 MSB | | 16 | TP5 | | | 35 | TP6 | | 17 | NC<br>TRO | | | 36 | TP7 | | 18 | TP2 | | | L | *** | \*V must not be grounded NOTE: TEST POINTS ARE FOR FACTORY USE ONLY +BS AND -BC PINS ARE USED IN OTHER APPLICATIONS #### 3. DATA PROCESSOR PIN ASSIGNMENTS | PIN | FUNCTION | PIN | FUNCTION | |--------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | PIN 1 2 3 4 5 6 7 8 9 10 11 12 | FUNCTION BIT -1 BIT 0 BIT 1 MSB BIT 2 BIT 3 BIT 4 BIT 5 BIT 6 BIT 7 BIT 8 BIT 9 BIT 10 | 19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28<br>29<br>30 | FUNCTION Ca U T R VM INH (Inhibit) NC RL (Ref. Low) RH (Ref. High) E (DC Error Out) Ø (Velocity Out) V (Internal D.C. Ref)* | | 13 | BIT 11 | 31 | e (AC Error Out) | | 14<br>15 | BIT 12<br>BIT 13 | 32<br>33 | Ge (Gain Control)<br>-15V | | 16 | BIT 14 LSB | 34 | Vը (Logic Voltage Level) | | 17<br>18 | CB (Converter Busy)<br>NC | 35<br>36 | +15V<br>GND | \*V must not be grounded NOTE: BIT -1, BIT 0, Ca, U, T, AND R PINS ARE USED IN OTHER APPLICATIONS ## ORDERING INFORMATION 632352 - Converters may be ordered as follows. For voltage follower buffer input options (HXDC) note the following: - For HXDC options which are not board mounted, a reference and or signal transformer must be ordered separately from Part 2 below. - For HXDC options which are board mounted (BM or BMV options), transformers mounted on the board are included with the part number and should not be ordered from part 2. 400 Hz and 60 Hz transformers may be ordered by part number (P/N) as follows. ILC DATA DEVICE CORPOR | กเ | umber (P/N) | as ronows | ٠. | | | | |----------------------------------|----------------------------|--------------------|---------------------|-----------------------------------------|-----------------------------------------|--| | | | Ref. | L-L | Part Numbers | | | | Туре | Frequency | Voltage | Voltage | Ref. Xfmr. | Signal Xfmr. | | | Synchro<br>Synchro | 400 Hz<br>400 Hz | 115V<br>26V | 90V<br>11.8V | 21049<br>21049 | 21045*<br>21044* | | | Resolver<br>Resolver<br>Resolver | 400 Hz<br>400 Hz<br>400 Hz | 115V<br>26V<br>26V | 90V<br>26V<br>11.8V | 21049<br>21049<br>21049 | 21048*<br>21047*<br>21046* | | | Synchro | 60 Hz | 115V | 90V | 24133-1 <sup>†</sup><br>-3 <sup>†</sup> | 24126-1 <sup>†</sup><br>-3 <sup>†</sup> | | The part number for each 400 Hz synchro or resolver isolation transformer includes two separate modules as shown in the †-1 and -3 indicate operating temperature, and range available (see ordering information) Control Transformer modules may be ordered separately as follows. Note that all units operate over the full frequency range of 47 to 1000 Hz. Data Processor modules may be ordered separately as follows: