

# 40V Precision Single Supply Rail-Rail Output Low Power Operational Amplifiers

### ISL28108, ISL28208

The ISL28108 and ISL28208 are single and dual low power precision amplifiers optimized for single supply applications. These devices feature a common mode input voltage range extending to 0.5V below the V- rail, a rail-to-rail differential input voltage range for use as a comparator, and rail to rail output voltage swing, which make them ideal for single supply applications where input operation at ground is important.

Added features include low offset voltage, and low temperature drift making them the ideal choice for applications requiring high DC accuracy. The output stage is capable of driving large capacitive loads from rail to rail for excellent ADC driving performance. The devices can operate for single or dual supply from 3V ( $\pm 1.5$ V) to 40V ( $\pm 20$ V) and are fully characterized at  $\pm 5$ V and  $\pm 15$ V. The combination of precision, low power, and small footprint provides the user with outstanding value and flexibility relative to similar competitive parts.

Applications for these amplifiers include precision instrumentation, data acquisition, precision power supply control, and industrial control.

The ISL28108 single is offered in 8 Ld TDFN, SOIC and MSOP packages. The ISL28208 dual amplifier is offered in 8 Ld TDFN, MSOP, and SOIC packages. All devices are offered in standard pin configurations and operate over the extended temperature range to -40°C to +125°C.

### **Features**

- Single or Dual Supply, Rail-to-Rail Output and Below Ground (V-) input capability
- Rail-to-rail Input Differential Voltage Range for Comparator Applications

• Operating Temperature Range....-40°C to +125°C

No Phase Reversal

### **Applications**

- · Precision Instruments
- · Medical Instrumentation
- Data Acquisition
- Power Supply Control
- Industrial Process Control



SINGLE-SUPPLY, LOW-SIDE CURRENT SENSE AMPLIFIER FIGURE 1. TYPICAL APPLICATION CIRCUIT



FIGURE 2. INPUT OFFSET VOLTAGE vs INPUT COMMON MODE VOLTAGE,  $V_S = \pm 15V$ 

## **Ordering Information**

| PART NUMBER<br>(Notes 1, 2, 3) | PART<br>MARKING | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG.# |
|--------------------------------|-----------------|---------------------|----------------------|---------------|
| Coming Soon<br>ISL28108FBZ     | 28108 FBZ       | -40 to +125         | 8 Ld SOIC            | M8.15E        |
| Coming Soon<br>ISL28108FRTZ    | 108Z            | -40 to +125         | 8 Ld TDFN            | L8.3x3A       |
| Coming Soon<br>ISL28108FUZ     | 8108Z           | -40 to +125         | 8 Ld MSOP            | M8.118        |
| ISL28208FBZ                    | 28208 FBZ       | -40 to +125         | 8 Ld SOIC            | M8.15E        |
| ISL28208FRTZ                   | 208Z            | -40 to +125         | 8 Ld TDFN            | L8.3x3A       |
| Coming Soon<br>ISL28208FUZ     | 8208Z           | -40 to +125         | 8 Ld MSOP            | M8.118        |

#### NOTES:

- Add "-T\*" suffix for tape and reel. Please refer to <u>TB347</u> for details on reel specifications.
- 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- For Moisture Sensitivity Level (MSL), please see device information page for <u>ISL28108</u>, <u>ISL28208</u>. For more information on MSL please see techbrief <u>TB363</u>.

## **Pin Configurations**



## **Pin Descriptions**

| ISL28108<br>(8 LD TDFN) | ISL28108<br>(8 LD SOIC, MSOP) | ISL28208<br>(8 LD TDFN) | ISL28208<br>(8 LD SOIC, MSOP) | PIN<br>NAME         | EQUIVALENT<br>CIRCUIT | DESCRIPTION                                                                               |
|-------------------------|-------------------------------|-------------------------|-------------------------------|---------------------|-----------------------|-------------------------------------------------------------------------------------------|
| 3                       | 3                             |                         |                               | +IN                 | Circuit 1             | Amplifier non-inverting input                                                             |
| 2                       | 2                             |                         |                               | -IN                 | Circuit 1             | Amplifier inverting input                                                                 |
|                         |                               | 3                       | 3                             | +IN_A               | Circuit 1             | Amplifier A non-inverting input                                                           |
|                         |                               | 2                       | 2                             | -IN_A               | Circuit 1             | Amplifier A inverting input                                                               |
| 6                       | 6                             | 1                       | 1                             | V <sub>OUT</sub> _A | Circuit 2             | Amplifier A output                                                                        |
| 4                       | 4                             | 4                       | 4                             | V-                  | Circuit 3             | Negative power supply                                                                     |
|                         |                               | 5                       | 5                             | +IN_B               | Circuit 1             | Amplifier B non-inverting input                                                           |
|                         |                               | 6                       | 6                             | -IN_B               | Circuit 1             | Amplifier B inverting input                                                               |
|                         |                               | 7                       | 7                             | V <sub>OUT</sub> B  | Circuit 2             | Amplifier B output                                                                        |
| 7                       | 7                             | 8                       | 8                             | V+                  | Circuit 3             | Positive power supply                                                                     |
| 1, 5, 8                 | 1, 5, 8                       |                         |                               | NC                  | -                     | No internal connection                                                                    |
|                         |                               | PD                      |                               | PD                  | -                     | Thermal Pad. Pad has no internal connections and should be connected to a good AC ground. |
| IN- D                   | CIRCUIT 1                     | -v+<br>]                | ···· t                        | v+<br>out<br>v-     |                       | V+ CAPACITIVELY TRIGGERED ESD  V- CIRCUIT 3                                               |

### **Absolute Maximum Ratings**

| 42V      |
|----------|
|          |
| + 0.5V   |
| + 0.5V   |
| 20mA     |
| lefinite |
|          |
| 6kV      |
| . 400V   |
| 2kV      |
|          |

### **Thermal Information**

| Thermal Resistance (Typical)             | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W) |
|------------------------------------------|----------------------|----------------------|
| 8 Ld SOIC Package (108, 208, Notes 4, 6) | 120                  | 55                   |
| 8 Ld TDFN Package (208, Notes 5, 6)      | 48                   | 5.5                  |
| 8 Ld MSOP Package (208, Notes 4, 6)      | 150                  | 45                   |
| Storage Temperature Range                |                      | 65°C to +150°C       |
| Pb-Free Reflow Profile                   |                      | see link below       |
| http://www.intersil.com/pbfree/Pb-FreeRe | eflow.asp            |                      |

### **Operating Conditions**

| Ambient Operating Temperature Range           | 40°C to +125°C           |
|-----------------------------------------------|--------------------------|
| <b>Maximum Operating Junction Temperature</b> | +150°C                   |
| Supply Voltage                                | 3V (±1.5V) to 40V (±20V) |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

- 4. θ<sub>IA</sub> is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
- 5. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 6. For  $\theta_{\text{JC}},$  the "case temp" location is taken at the package top center.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ 

### **Electrical Specifications** $V_S \pm 15V$ , $V_{CM} = 0$ , $V_0 = 0V$ , $R_L = 0$ pen, $T_A = +25$ °C, unless otherwise noted. **Boldface limits apply over** the operating temperature range, -40°C to +125°C. Temperature data established by characterization.

| PARAMETER                         | DESCRIPTION                                     | CONDITIONS                                       | MIN<br>(Note 7)      | TYP | MAX<br>(Note 7)      | UNIT  |
|-----------------------------------|-------------------------------------------------|--------------------------------------------------|----------------------|-----|----------------------|-------|
| V <sub>OS</sub>                   | Input Offset Voltage                            |                                                  | -230                 | 25  | 230                  | μV    |
|                                   |                                                 |                                                  | -330                 |     | 330                  | μV    |
| TCV <sub>OS</sub>                 | Input Offset Voltage Temperature<br>Coefficient | ISL28208 SOIC<br>-40°C to +125°C                 |                      | 0.1 | 1.1                  | μV/°C |
|                                   |                                                 | ISL28208 TDFN<br>-40°C to +125°C                 |                      | 0.2 | 1.4                  | μV/°C |
| ΔV <sub>OS</sub>                  | Input Offset Voltage Match                      |                                                  | -300                 | 5   | 300                  | μV    |
|                                   | (ISL28208 only)                                 |                                                  | -400                 |     | 400                  | μV    |
| I <sub>B</sub> Input Bias Current | Input Bias Current                              |                                                  | -43                  | -13 |                      | nA    |
|                                   |                                                 |                                                  | -63                  |     |                      | nA    |
| TCIB                              | Input Bias Current<br>Temperature Coefficient   |                                                  |                      | 70  |                      | pA/°C |
| I <sub>OS</sub>                   | Input Offset Current                            |                                                  | -3                   | 0   | 3                    | nA    |
|                                   |                                                 |                                                  | -4                   |     | 4                    | nA    |
| CMRR                              | Common-Mode Rejection Ratio                     | $V_{CM} = V_{-} - 0.5V \text{ to } V_{+} - 1.8V$ |                      | 119 |                      | dB    |
|                                   |                                                 | $V_{CM} = V_{-} - 0.2V \text{ to } V_{+} - 1.8V$ |                      | 123 |                      | dB    |
|                                   |                                                 |                                                  |                      | 102 |                      | dB    |
|                                   |                                                 | $V_{CM} = V_{-} \text{ to } V_{+} - 1.8V$        | 105                  | 123 |                      | dB    |
|                                   |                                                 |                                                  | 102                  | 115 |                      | dB    |
| V <sub>CMIR</sub>                 | Common Mode Input Voltage                       | Guaranteed by CMRR test                          | V <sub>-</sub> - 0.5 |     | V <sub>+</sub> - 1.8 | v     |
|                                   | Range                                           |                                                  | V.                   |     | V <sub>+</sub> - 1.8 | V     |

**Electrical Specifications**  $V_S \pm 15V$ ,  $V_{CM} = 0$ ,  $V_0 = 0V$ ,  $R_L = 0$ pen,  $T_A = +25$ °C, unless otherwise noted. Boldface limits apply over the operating temperature range, -40°C to +125°C. Temperature data established by characterization. (Continued)

| PARAMETER                                         | DESCRIPTION                                                                                                                   | DESCRIPTION CONDITIONS                                                                       | MIN<br>(Note 7) | ТҮР     | MAX<br>(Note 7) | UNIT   |
|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------|---------|-----------------|--------|
| PSRR                                              | Power Supply Rejection Ratio                                                                                                  | V <sub>S</sub> = 3V to 40V, V <sub>CMIR</sub> = Valid Input Voltage                          | 110             | 128     |                 | dB     |
|                                                   |                                                                                                                               |                                                                                              | 109             | 124     |                 | dB     |
| A <sub>VOL</sub>                                  | Open-Loop Gain                                                                                                                | $V_0 = -13V$ to +13V, $R_L = 10k\Omega$ to ground                                            | 117             | 126     |                 | dB     |
|                                                   |                                                                                                                               |                                                                                              | 100             |         |                 | dB     |
| V <sub>OL</sub>                                   | Output Voltage Low,                                                                                                           | $R_L = 10k\Omega$                                                                            |                 | 52      | 85              | mV     |
|                                                   | V <sub>OUT</sub> to V <sub>-</sub>                                                                                            |                                                                                              |                 |         | 145             | mV     |
| V <sub>OH</sub>                                   | Output Voltage High,                                                                                                          | $R_L = 10k\Omega$                                                                            |                 | 70      | 110             | mV     |
|                                                   | V <sub>+</sub> to V <sub>OUT</sub>                                                                                            |                                                                                              |                 |         | 150             | mV     |
| l <sub>s</sub>                                    | Supply Current/Amplifier                                                                                                      | R <sub>L</sub> = Open                                                                        |                 | 185     | 250             | μΑ     |
|                                                   |                                                                                                                               |                                                                                              |                 | 270     | 350             | μΑ     |
| I <sub>SC+</sub>                                  | Output Short Circuit Source<br>Current                                                                                        | $R_L = 10\Omega$ to $V$                                                                      |                 | 19      |                 | mA     |
| I <sub>SC-</sub>                                  | Output Short Circuit Sink Current                                                                                             | $R_L = 10\Omega$ to $V_+$                                                                    |                 | 30      |                 | mA     |
| V <sub>SUPPLY</sub>                               | Supply Voltage Range                                                                                                          | Guaranteed by PSRR                                                                           | 3               |         | 40              | V      |
| AC SPECIFICATI                                    | ONS                                                                                                                           |                                                                                              |                 |         |                 | •      |
| GBWP                                              | Gain Bandwidth Product                                                                                                        | $A_{CL} = 101, V_0 = 100 \text{mV}_{P-P}, R_L = 2 \text{k}\Omega$                            |                 | 1.2     |                 | MHz    |
| e <sub>np-p</sub>                                 | Noise Voltage                                                                                                                 | 0.1Hz to 10Hz; V <sub>S</sub> = <u>+</u> 18V                                                 |                 | 580     |                 | nVP-P  |
| e <sub>n</sub>                                    | Noise Voltage Density                                                                                                         | f = 10Hz; V <sub>S</sub> = <u>+</u> 18V                                                      |                 | 18      |                 | nV/√Hz |
| e <sub>n</sub>                                    | Noise Voltage Density                                                                                                         | f = 100Hz; V <sub>S</sub> = <u>+</u> 18V                                                     |                 | 16      |                 | nV/√Hz |
| e <sub>n</sub>                                    | Noise Voltage Density                                                                                                         | f = 1kHz; V <sub>S</sub> = <u>+</u> 18V                                                      |                 | 15.8    |                 | nV/√Hz |
| e <sub>n</sub>                                    | Noise Voltage Density                                                                                                         | f = 10kHz; V <sub>S</sub> = <u>+</u> 18V                                                     |                 | 15.8    |                 | nV/√Hz |
| i <sub>n</sub>                                    | Noise Current Density                                                                                                         | f = 10kHz; V <sub>S</sub> = <u>+</u> 18V                                                     |                 | 80      |                 | fA/√Hz |
| THD + N                                           | Total Harmonic Distortion + Noise                                                                                             | 1kHz, $A_V = 1$ , $V_0 = 3.5V_{RMS}$ , $R_L = 10$ k $\Omega$                                 |                 | 0.00042 |                 | %      |
| TRANSIENT RES                                     | SPONSE                                                                                                                        |                                                                                              |                 |         |                 |        |
| SR                                                | Slew Rate, V <sub>OUT</sub> 20% to 80%                                                                                        | $A_V = 1$ , $R_L = 2k\Omega$ , $V_0 = 10V_{P-P}$                                             |                 | 0.45    |                 | V/µs   |
| t <sub>r</sub> , t <sub>f</sub> , Small<br>Signal | Rise Time, V <sub>OUT</sub> 10% to 90%                                                                                        | $A_V$ = 1, $V_{OUT}$ = 100m $V_{P-P}$ , $R_f$ = 0 $\Omega$ , $R_L$ = 2k $\Omega$ to $V_{CM}$ |                 | 264     |                 | ns     |
|                                                   | Fall Time, V <sub>OUT</sub> 90% to 10%                                                                                        | $A_V$ = 1, $V_{OUT}$ = 100m $V_{P-P}$ , $R_f$ = 0 $\Omega$ , $R_L$ = 2k $\Omega$ to $V_{CM}$ |                 | 254     |                 | ns     |
| t <sub>s</sub>                                    | Settling Time to 0.01% $A_V = -1, V_{OUT} = 10V_{P-P}, R_g = R_f = 10k, R_L = 2k\Omega \text{ to}$ 10V Step; 10% to $V_{OUT}$ |                                                                                              | 27              |         | μs              |        |

**Electrical Specifications**  $V_S \pm 5V$ ,  $V_{CM} = 0$ ,  $V_O = 0V$ ,  $T_A = +25\,^{\circ}$ C, unless otherwise noted. Boldface limits apply over the operating temperature range, -40  $^{\circ}$ C to +125  $^{\circ}$ C. Temperature data established by characterization.

| PARAMETER         | DESCRIPTION                                   | CONDITIONS                                                          | MIN<br>(Note 7)      | TYP  | MAX<br>(Note 7)      | UNIT              |
|-------------------|-----------------------------------------------|---------------------------------------------------------------------|----------------------|------|----------------------|-------------------|
| V <sub>OS</sub>   | Offset Voltage                                |                                                                     | -230                 | 25   | 230                  | μV                |
|                   |                                               |                                                                     | -330                 |      | 330                  | μ۷                |
| TCV <sub>OS</sub> | Input Offset Voltage Temperature Coefficient  | ISL28208 SOIC<br>-40°C to +125°C                                    |                      | 0.1  | 1.1                  | μV/°C             |
|                   |                                               | ISL28208 TDFN<br>-40°C to +125°C                                    |                      | 0.2  | 1.4                  | μV/°C             |
| ΔV <sub>OS</sub>  | Input Offset Voltage Match                    |                                                                     | -300                 | 3    | 300                  | μ۷                |
|                   | (ISL28208 only)                               |                                                                     | -400                 |      | 400                  | μ۷                |
| I <sub>B</sub>    | Input Bias Current                            |                                                                     | -43                  | -15  |                      | nA                |
|                   |                                               |                                                                     | -63                  |      |                      | nA                |
| TCIB              | Input Bias Current<br>Temperature Coefficient | -40°C to +125°C                                                     |                      | -67  |                      | pA/°C             |
| I <sub>os</sub>   | Input Offset Current                          |                                                                     | -3                   | 0    | 3                    | nA                |
|                   |                                               |                                                                     | -4                   |      | 4                    | nA                |
| CMRR              | Common-Mode Rejection Ratio                   | V <sub>CM</sub> = V <sub>-</sub> -0.5V to V <sub>+</sub> -1.8V      |                      | 101  |                      | dB                |
|                   |                                               | V <sub>CM</sub> = V <sub>-</sub> -0.2V to V <sub>+</sub> -1.8V      |                      | 123  |                      | dB                |
|                   |                                               |                                                                     |                      | 89   |                      | dB                |
|                   |                                               | $V_{CM} = V_{-} \text{ to } V_{+} - 1.8V$                           | 105                  | 123  |                      | dB                |
|                   |                                               |                                                                     | 100                  | 112  |                      | dB                |
| V <sub>CMIR</sub> | Common Mode Input Voltage<br>Range            | Guaranteed by CMRR test                                             | V <sub>-</sub> - 0.5 |      | V <sub>+</sub> - 1.8 | V                 |
|                   |                                               |                                                                     | V.                   |      | V <sub>+</sub> - 1.8 | V                 |
| PSRR              | Power Supply Rejection Ratio                  | V <sub>S</sub> = 3V to 10V, V <sub>CMIR</sub> = Valid Input Voltage | 110                  | 126  |                      | dB                |
|                   |                                               |                                                                     | 109                  | 123  |                      | dB                |
| A <sub>VOL</sub>  | Open-Loop Gain                                | $V_0$ = -3V to +3V, $R_L$ = 10k $\Omega$ to ground                  | 117                  | 124  |                      | dB                |
|                   |                                               |                                                                     | 99                   |      |                      | dB                |
| V <sub>OL</sub>   | Output Voltage Low,                           | $R_L = 10k\Omega$                                                   |                      | 23   | 38                   | mV                |
|                   | V <sub>OUT</sub> to V <sub>-</sub>            |                                                                     |                      |      | 48                   | mV                |
| V <sub>OH</sub>   | Output Voltage High,                          | $R_L = 10k\Omega$                                                   |                      | 30   | 65                   | mV                |
|                   | V <sub>+</sub> to V <sub>OUT</sub>            |                                                                     |                      |      | 70                   | mV                |
| Is                | Supply Current/Amplifier                      | R <sub>L</sub> = Open                                               |                      | 165  | 250                  | μΑ                |
|                   |                                               |                                                                     |                      | 240  | 350                  | μA                |
| I <sub>SC+</sub>  | Output Short Circuit Source Current           | $R_L = 10\Omega$ to $V$                                             |                      | 14   |                      | mA                |
| I <sub>SC-</sub>  | Output Short Circuit Sink Current             | $R_L = 10\Omega$ to $V_+$                                           |                      | 22   |                      | mA                |
| AC SPECIFICAT     | IONS                                          |                                                                     |                      |      |                      |                   |
| GBW               | Gain Bandwidth Product                        | $A_{CL} = 101, V_0 = 100 \text{mV}_{P-P}, R_L = 2 \text{k}\Omega$   |                      | 1.2  |                      | MHz               |
| e <sub>np-p</sub> | Noise Voltage                                 | 0.1Hz to 10Hz                                                       |                      | 600  |                      | nV <sub>P-P</sub> |
| e <sub>n</sub>    | Noise Voltage Density                         | f = 10Hz                                                            |                      | 18   |                      | nV/√Hz            |
| e <sub>n</sub>    | Noise Voltage Density                         | f = 100Hz                                                           |                      | 16   |                      | nV/√Hz            |
| e <sub>n</sub>    | Noise Voltage Density                         | f = 1kHz                                                            |                      | 15.8 |                      | nV/√Hz            |
| e <sub>n</sub>    | Noise Voltage Density                         | f = 10kHz                                                           |                      | 15.8 |                      | nV/√Hz            |
| i <sub>n</sub>    | Noise Current Density                         | f = 10kHz                                                           |                      | 90   |                      | fA/√Hz            |

**Electrical Specifications**  $V_S \pm 5V$ ,  $V_{CM} = 0$ ,  $V_O = 0V$ ,  $T_A = +25$ °C, unless otherwise noted. Boldface limits apply over the operating temperature range, -40°C to +125°C. Temperature data established by characterization. (Continued)

| PARAMETER                                         | DESCRIPTION                                                | CONDITIONS                                                                                                                                                                    | MIN<br>(Note 7) | TYP  | MAX<br>(Note 7) | UNIT |
|---------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----------------|------|
| TRANSIENT RE                                      | SPONSE                                                     |                                                                                                                                                                               |                 |      |                 |      |
| SR                                                | Slew Rate, V <sub>OUT</sub> 20% to 80%                     | $A_V = 1$ , $R_L = 2k\Omega$ , $V_0 = 4V_{P-P}$                                                                                                                               |                 | 0.4  |                 | V/µs |
| t <sub>r</sub> , t <sub>f</sub> , Small<br>Signal | Rise Time, V <sub>OUT</sub> 10% to 90%                     | $\begin{aligned} \mathbf{A_V} = 1, \mathbf{V_{OUT}} = \mathbf{100mV_{P-P}},  \mathbf{R_f} = 0\Omega,  \mathbf{R_L} = 2 \mathbf{k}\Omega  to \\ \mathbf{V_{CM}} \end{aligned}$ |                 | 264  |                 | ns   |
|                                                   | Fall Time, V <sub>OUT</sub> 90% to 10%                     | $A_V$ = 1, $V_{OUT}$ = 100m $V_{P-P}$ , $R_f$ = 0 $\Omega$ , $R_L$ = 2k $\Omega$ to $V_{CM}$                                                                                  |                 | 254  |                 | ns   |
| t <sub>s</sub>                                    | Settling Time to 0.01%<br>4V Step; 10% to V <sub>OUT</sub> | $A_V = -1$ , $V_{OUT} = 4V_{P-P}$ , $R_g = R_f = 10k$ , $R_L = 2k\Omega$ to $V_{CM}$                                                                                          |                 | 14.4 |                 | μs   |

#### NOTE:

## **Typical Performance Curves**

 $V_S = \pm 15V$ ,  $V_{CM} = 0V$ ,  $R_L = 0$ pen, unless otherwise specified.



FIGURE 3. ISL28208 INPUT OFFSET VOLTAGE DISTRIBUTION,  $V_S = \pm 15V$ 



FIGURE 4. ISL28208 INPUT OFFSET VOLTAGE DISTRIBUTION,  $V_{\rm S} = \pm 5 V$ 



FIGURE 5. ISL28208 SOIC TCV<sub>OS</sub> vs NUMBER OF AMPLIFIERS,  $V_S = \pm 15V$ 



FIGURE 6. ISL28208 SOIC TCV $_{\rm OS}$  vs NUMBER OF AMPLIFIERS, V $_{\rm S}$  =  $\pm 5$ V

<sup>7.</sup> Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.



FIGURE 7. ISL28208 TDFN TCV  $_{0S}$  vs NUMBER OF AMPLIFIERS,  $V_{S} = \pm 15 V$ 





FIGURE 8. ISL28208 TDFN TCV  $_{OS}$  vs NUMBER OF AMPLIFIERS,  $\rm V_S = \pm 5V$ 



FIGURE 9.  $V_{OS}$  vs TEMPERATURE



FIGURE 10. IBIAS VS TEMPERATURE VS SUPPLY



FIGURE 11. INPUT OFFSET VOLTAGE vs INPUT COMMON MODE VOLTAGE,  $V_S = \pm 15V$ 



FIGURE 12. INPUT OFFSET VOLTAGE vs INPUT COMMON MODE VOLTAGE,  $V_S = \pm 5V$ 





FIGURE 13. CMRR vs TEMPERATURE,  $V_S = \pm 15V$ 



FIGURE 14. CMRR vs TEMPERATURE,  $V_S = \pm 5V$ 



FIGURE 15. CMRR vs FREQUENCY,  $V_S = \pm 15V$ 



FIGURE 16. PSRR vs FREQUENCY, V<sub>S</sub> = ±5V & ±15V



FIGURE 17. PSRR (DC) vs TEMPERATURE,  $V_S = \pm 15V$ 



FIGURE 18. PSRR (DC) vs TEMPERATURE,  $V_S = \pm 5V$ 





FIGURE 19. OUTPUT OVERHEAD VOLTAGE HIGH vs LOAD CURRENT,  $V_S = \pm 5V$  and  $\pm 15V$ 



FIGURE 20. OUTPUT OVERHEAD VOLTAGE LOW vs LOAD CURRENT,  $V_S = \pm 5 V \text{ and } \pm 15 V$ 



FIGURE 21. ISL28208 OUTPUT VOLTAGE SWING vs LOAD CURRENT  $V_S = \pm 15V$ 



FIGURE 22. ISL28208 OUTPUT VOLTAGE SWING vs LOAD CURRENT  $V_S = \pm 5 V \label{eq:VS}$ 



FIGURE 23.  $V_{OUT}$  HIGH & LOW vs TEMPERATURE,  $V_S = \pm 15 V, R_L = 10 k$ 



FIGURE 24.  $V_{OUT}$  HIGH AND LOW vs TEMPERATURE,  $V_S = \pm 5V, R_L = 10k$ 



FIGURE 25. SHORT CIRCUIT CURRENT vs TEMPERATURE,  $V_S = \pm 15V$ 





FIGURE 26. SHORT CIRCUIT CURRENT vs TEMPERATURE,  $V_S = \pm 5V$ 



FIGURE 27. MAX OUTPUT VOLTAGE vs FREQUENCY



FIGURE 28. NO PHASE REVERSAL



FIGURE 29. AV<sub>OL</sub> vs TEMPERATURE



FIGURE 30. OPEN-LOOP GAIN, PHASE vs FREQUENCY,  $V_S = \pm 15V$ 





FIGURE 31. SUPPLY CURRENT vs SUPPLY VOLTAGE



FIGURE 32. FREQUENCY RESPONSE vs CLOSED LOOP GAIN



FIGURE 33. GAIN vs FREQUENCY vs  $R_L$ ,  $V_S = \pm 15V$ 



FIGURE 34. GAIN vs FREQUENCY vs  $R_L$ ,  $V_S = \pm 5V$ 



FIGURE 35. GAIN vs FREQUENCY vs OUTPUT VOLTAGE



FIGURE 36. GAIN vs FREQUENCY vs SUPPLY VOLTAGE





FIGURE 37. OUTPUT IMPEDANCE vs FREQUENCY,  $V_S = \pm 15V$ 



FIGURE 38. OUTPUT IMPEDANCE vs FREQUENCY,  $V_S = \pm 5V$ 



FIGURE 39. INPUT NOISE VOLTAGE (en) AND CURRENT (in) vs FREQUENCY,  $V_S = \pm 18V$ 



FIGURE 40. INPUT NOISE VOLTAGE (en) AND CURRENT (in) vs FREQUENCY,  $V_S = \pm 5V$ 



FIGURE 41. INPUT NOISE VOLTAGE 0.1Hz TO 10Hz,  $V_S = \pm 18V$ 



FIGURE 42. INPUT NOISE VOLTAGE 0.1Hz TO 10Hz,  $V_S = \pm 5V$ 

## **Typical Performance Curves**

 $V_S = \pm 15V$ ,  $V_{CM} = 0V$ ,  $R_I = 0$ pen, unless otherwise specified. (Continued)



FIGURE 43. ISL28208 CHANNEL SEPARATION vs FREQUENCY,  $V_S = \pm 5V, \pm 15V$ 



FIGURE 44. POSITIVE OUTPUT OVERLOAD RESPONSE TIME,  $V_S = \pm 15 \text{V} \label{eq:vs}$ 



FIGURE 45. NEGATIVE OUTPUT OVERLOAD RESPONSE TIME,  $V_S = \pm 15V$ 



FIGURE 46. POSITIVE OUTPUT OVERLOAD RESPONSE TIME,  $V_S = \pm 5 V \label{eq:vs}$ 



FIGURE 47. NEGATIVE OUTPUT OVERLOAD RESPONSE TIME,  $V_S = \pm 5 V$ 



FIGURE 48. OVERSHOOT vs CAPACITIVE LOAD,  $V_S = \pm 15V$ 





FIGURE 49. OVERSHOOT vs CAPACITIVE LOAD,  $V_S = \pm 5V$ 



FIGURE 50. LARGE SIGNAL 10V STEP RESPONSE,  $V_S = \pm 15V$ 



FIGURE 51. LARGE SIGNAL 4V STEP RESPONSE,  $V_S = \pm 5V$ 



FIGURE 52. SMALL SIGNAL TRANSIENT RESPONSE  $V_S = \pm 5V$ ,  $\pm 15V$ 

### **Applications Information**

### **Functional Description**

The ISL28108 and ISL28208 are single and dual, 1.2MHz, single supply rail-to-rail output amplifiers with a common mode input voltage range extending to a range of 0.5V below the V- rail. Their input stages are optimized for precision sensing of ground referenced signals in low voltage, single supply applications. The input stage has the capability of handling large input differential voltages without phase inversion making them suitable for high voltage comparator applications. Their bipolar design features high open loop gain and excellent DC input and output temperature stability. These op amps feature low quiescent current of 165 $\mu$ A, and a maximum low temperature drift of only  $1.1\mu$ V/ °C for the SOIC package and  $1.4\mu$ V/ °C for the TDFN package (see Figures 7 and 8). Both devices are fabricated in a new precision 40V complementary bipolar DI process and immune from latch-up.

### **Operating Voltage Range**

The devices are designed to operate over the 3V ( $\pm 1.5V$ ) to 40V ( $\pm 20V$ ) range and are fully characterized at  $\pm 5V$  and  $\pm 15V$ . Both DC and AC performance remain virtually unchanged over the  $\pm 5V$  to  $\pm 15V$  operating voltage range. Parameter variation with operating voltage is shown in the "Typical Performance Curves" beginning on page 6.

### **Input Stage Performance**

The ISL28108 and ISL28208 PNP input stage has a common mode input range extending up to 0.5V below ground at +25°C (see Figures 11 and 12). Full amplifier performance is guaranteed down to ground (V-) over the -40°C to +125°C temperature range. For common mode voltages down to -0.5V the amplifiers are fully functional, but performance degrades slightly over the full temperature range. This feature provides excellent CMRR, AC performance and DC accuracy when amplifying low level ground referenced signals.

The input stage has a maximum input differential voltage equal to a diode drop greater than the supply voltage (max 42V) and does not contain the back-to-back input protection diodes found on many similar amplifiers. This feature enables the device to function as a precision comparator by maintaining very high input impedance for high voltage differential input comparator voltages. The high differential input impedance also enables the device to operate reliably in large signal pulse applications without the need for anti-parallel clamp diodes required on MOSFET and most bipolar input stage op amps. Thus, input signal distortion caused by nonlinear clamps under high slew rate conditions are avoided.

In applications where one or both amplifier input terminals are at risk of exposure to voltages beyond the supply rails, current limiting resistors may be needed at each input terminal (see Figure 53  $R_{\text{IN}}^+$ ,  $R_{\text{IN}}^-$ ) to limit current through the power supply ESD diodes to 20mA.



FIGURE 53. INPUT ESD DIODE CURRENT LIMITING

### **Output Drive Capability**

The bipolar rail-to-rail output stage features low saturation levels that enable an output voltage swing to less than 10mV when the total output load (including feedback resistance) is held below  $50\mu A$  (Figures 19 and 20). With  $\pm 15 V$  supplies this can be achieved by using feedback resistor values >300k $\Omega$ . The low input bias and offset currents (-43nA and  $\pm 3nA + 25\,^{\circ}C$  max respectively) minimize DC offset errors at these high resistance values. For example, a balanced 4 resistor gain circuit (Figure 53) with  $1M\Omega$  feedback resistors (R<sub>F</sub>, R<sub>G</sub>) generates a worst case input offset error of only  $\pm 3mV$ . Furthermore, the low noise current reduces the added noise associated with high feedback resistance.

The output stage can swing at moderate levels of output current (Figures 21 and 22) and the output stage is internally current limited. Output current limit over-temperature is shown in Figures 25 and 26. The amplifiers can withstand a short circuit to either rail as long as the power dissipation limits are not exceeded. This applies to only 1 amplifier at a time for the dual op amp. Continuous operation under these conditions may degrade long term reliability.

The amplifiers perform well driving capacitive loads (Figures 48 and 49). The unity gain, voltage follower (buffer) configuration provides the highest bandwidth, but is also the most sensitive to ringing produced by load capacitance found in BNC cables. Unity gain overshoot is limited to 30% at capacitance values to 0.33nF. At gains of 10 and higher, the device is capable of driving more than 10nF without significant overshoot.

#### **Output Phase Reversal**

Output phase reversal is a change of polarity in the amplifier transfer function when the input voltage exceeds the supply voltage. The ISL28108 and ISL28208 are immune to output phase reversal, out to 0.5V beyond the rail ( $V_{ABS\ MAX}$ ) limit (see Figure 28).

### **Using Only One Channel**

The ISL28208 is a dual op-amp. If the application only requires one channel, the user must configure the unused channel to prevent it from oscillating. The unused channel will oscillate if the input and output pins are floating. This will result in higher than expected supply currents and possible noise injection into the channel being used. The proper way to prevent this oscillation, is to short the output to the inverting input and ground the positive input (as shown in Figure 54).



FIGURE 54. PREVENTING OSCILLATIONS IN UNUSED CHANNELS

### **Power Dissipation**

It is possible to exceed the +150°C maximum junction temperatures under certain load and power supply conditions. It is therefore important to calculate the maximum junction temperature (T<sub>JMAX</sub>) for all applications to determine if power supply voltages, load conditions, or package type need to be modified to remain in the safe operating area. These parameters are related using Equation 1:

$$T_{JMAX} = T_{MAX} + \theta_{JA} x PD_{MAXTOTAL}$$
 (EQ. 1)

#### where:

- P<sub>DMAXTOTAL</sub> is the sum of the maximum power dissipation of each amplifier in the package (PD<sub>MAX</sub>)
- PD<sub>MAX</sub> for each amplifier can be calculated using Equation 2:

$$PD_{MAX} = V_{S} \times I_{qMAX} + (V_{S} - V_{OUTMAX}) \times \frac{V_{OUTMAX}}{R_{L}}$$
 (EQ. 2)

#### where:

- T<sub>MAX</sub> = Maximum ambient temperature
- $\theta_{JA}$  = Thermal resistance of the package
- PD<sub>MAX</sub> = Maximum power dissipation of 1 amplifier
- V<sub>S</sub> = Total supply voltage
- I<sub>aMAX</sub> = Maximum quiescent supply current of 1 amplifier
- V<sub>OUTMAX</sub> = Maximum output voltage swing of the application
- R<sub>I</sub> = Load resistance

### ISL28108 and ISL28208 SPICE Model

Figure 56 shows the SPICE model schematic and Figure 57 shows the net list for the SPICE model. The model is a simplified version of the actual device and simulates important AC and DC parameters. AC parameters incorporated into the model are: 1/f and flatband noise voltage, Slew Rate, CMRR, Gain and Phase. The DC parameters are I<sub>OS</sub>, total supply current and output voltage swing. The model uses typical parameters given in the "Electrical Specifications" Table beginning on page 3. The AVOL is adjusted for 122dB with the dominant pole at 1Hz. The CMRR is set 128dB, f = 6kHz. The input stage models the actual device to present an accurate AC representation. The model is configured for ambient temperature of +25°C.

Figures 58 through 72 show the characterization vs simulation results for the Noise Voltage, Open Loop Gain Phase, Closed Loop Gain vs Frequency, Gain vs Frequency vs RL, CMRR, Large Signal 10V Step Response, Small Signal 0.05V Step and Output Voltage Swing ±15V supplies.

#### **LICENSE STATEMENT**

The information in this SPICE model is protected under the United States copyright laws. Intersil Corporation hereby grants users of this macro-model hereto referred to as "Licensee", a nonexclusive, nontransferable licence to use this model as long as the Licensee abides by the terms of this agreement. Before using this macro-model, the Licensee should read this license. If the Licensee does not accept these terms, permission to use the model is not granted.

The Licensee may not sell, loan, rent, or license the macromodel, in whole, in part, or in modified form, to anyone outside the Licensee's company. The Licensee may modify the macromodel to suit his/her specific applications, and the Licensee may make copies of this macro-model for use within their company only.

This macro-model is provided "AS IS, WHERE IS, AND WITH NO WARRANTY OF ANY KIND EITHER EXPRESSED OR IMPLIED, INCLUDING BUY NOT LIMITED TO ANY IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE."

In no event will Intersil be liable for special, collateral, incidental, or consequential damages in connection with or arising out of the use of this macro-model. Intersil reserves the right to make changes to the product and the macro-model without prior notice.



| *ISL28108_208 Macromodel - covers following *products                                         | * * * * * * * * * * * * * * * * * * * * | * C. CO                                       |
|-----------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------------|
| •                                                                                             | *Input Stage                            | G_G9 V++ 23 28 VMID 314.15e-6                 |
| *ISL28108                                                                                     | Q_Q6 11 10 9 PNP_input                  | G_G10 V 23 28 VMID 314.15e-6                  |
| *ISL28208                                                                                     | Q_Q7 879PNP_input                       | R_R13 23 V++ 3.18319e3                        |
| *                                                                                             | Q_Q8 V VIN- 7 PNP_LATERAL               | R_R14 V 23 3.18319e3                          |
| *Revision History:                                                                            | Q_Q9 V 12 10 PNP_LATERAL                | C_C3 23 V++ 10e-12                            |
| * Revision A, LaFontaine March 5th 2011                                                       | I I1 V++ 9 DC 12e-6                     | C C4 V 23 10e-12                              |
| * Model for Noise, supply currents, CMRR                                                      | I I2 V++ 7 DC 6E-6                      | *                                             |
| *128dB f=6kHz ,AVOL 122dB f=1Hz                                                               | I I3 V++ 10 DC 6E-6                     | *Output Stage with Correction Current Sources |
| * SR = 0.45V/us, GBWP 1.2MHz.                                                                 | I IOS 6 VIN- DC 3e-9                    | . •                                           |
| *Copyright 2011 by Intersil Corporation                                                       | <del>-</del>                            |                                               |
| *Refer to data sheet "LICENSE STATEMENT"                                                      | *D_D1 7 10 DBREAK                       | G_G12 27 V 23 VOUT 12.5e-3                    |
| *Use of this model indicates your acceptance                                                  | *D_D2                                   | G_G13 VOUT V++ V++ 23 12.5e-3                 |
| *with the terms and provisions in the License                                                 | R_R1 5 6 5e11                           | G_G14 V VOUT 23 V 12.5e-3                     |
| *Statement.                                                                                   | R_R2 VIN- 5 5e11                        | D_D7 23 24 DX                                 |
| *                                                                                             | R R3 V 8 6250                           | D D8 25 23 DX                                 |
| *Intended use:                                                                                | R R4 V 11 6250                          | D D9 V 26 DY                                  |
|                                                                                               | C_Cin1 V VIN- 4.19e-12                  | D D10 V++ 26 DX                               |
| *This Pspice Macromodel is intended to give<br>*typical DC and AC performance characteristics | C_Cin2 V 6 4.19e-12                     | D_D11 V++ 27 DX                               |
| *under a wide range of external circuit                                                       | <del>-</del>                            |                                               |
| *configurations using compatible simulation                                                   | C_CinDif 6 VIN- 1.21E-12                | D_D12                                         |
| *platforms – such as iSim PE.                                                                 |                                         | V_V5                                          |
| *                                                                                             | *1st Gain Stage                         | V_V6 VOUT 25 -0.4                             |
| *Davido parformance features competed by their                                                | G_G1 V++ 14 8 11 0.4779867              | R_R15 VOUT V++ 80                             |
| *Device performance features supported by this<br>*model                                      | G_G2 V 14 8 11 0.4779867                | R_R16 V VOUT 80                               |
|                                                                                               | V V1 13 14 -6.74                        | .model PNP LATERAL pnp(is=1e-016 bf=250       |
| *Typical, room temp., nominal power supply                                                    | V V2 14 15 -6.76                        | va=80                                         |
| *voltages used to produce the following *characteristics:                                     | D D3 13 V++ DX                          | + ik=0.138 rb=0.01 re=0.101 rc=180 kf=0 af=1) |
| *Open and closed loop I/O impedances,                                                         | D_D3 13 V 11 DX<br>D_D4 V 15 DX         | .model PNP input pnp(is=1e-016 bf=100         |
|                                                                                               | <del>_</del>                            | va=80                                         |
| *Open loop gain and phase,                                                                    | R_R5 14 V++ 1                           | + ik=0.138 rb=0.01 re=0.101 rc=180 kf=0 af=1) |
| *Closed loop bandwidth and frequency *response,                                               | R_R6 V 14 1<br>*                        | .model DBREAK D(bv=43 rs=1)                   |
| *Loading effects on closed loop frequency                                                     | *2nd Gain Stage                         | .model DN D(KF=6.69e-9 AF=1)                  |
| *response,                                                                                    | G G3 V++ VG 14 VMID 261.748e-6          | .MODEL DX D(IS=1E-12 Rs=0.1)                  |
| *Input noise terms including 1/f effects,                                                     | G_G4 V VG 14 VMID 261.748e-6            | .MODEL DY D(IS=1E-15 BV=50 Rs=1)              |
| *Slew rate,                                                                                   | V V3 16 VG -6.74                        | .ends ISL28108_208                            |
| *Input and Output Headroom limits to I/O                                                      | V V4 VG 17 -6.76                        |                                               |
| *voltage swing,                                                                               | D D5 16 V++ DX                          |                                               |
| *Supply current at nominal specified supply                                                   | <del>-</del>                            |                                               |
| *voltages.                                                                                    | D_D6 V 17 DX                            |                                               |
| *                                                                                             | R_R7 VG V++ 7.62283e9                   |                                               |
| *Device performance features NOT supported                                                    | R_R8 V VG 7.62283e9                     |                                               |
| *by this model:                                                                               | C_C1 VG V++ 2.31e-11                    |                                               |
| *Harmonic distortion effects,                                                                 | C_C2 V VG 2.31e-11                      |                                               |
| *Output current limiting (current will limit at                                               | *                                       |                                               |
| *40mA),                                                                                       | *Mid supply Ref                         |                                               |
| *Disable operation (if any),                                                                  | E E2 V++ 0 V+ 0 1                       |                                               |
| *Thermal effects and/or over temperature                                                      | E E3 V 0 V- 0 1                         |                                               |
| *parameter variation,                                                                         | E E4 VMID V V++ V 0.5                   |                                               |
| *Limited performance variation vs. supply                                                     | I ISY V+ V- DC 185E-6                   |                                               |
| *voltage is modeled,                                                                          | 1_131                                   |                                               |
| *Part to part performance variation due to                                                    | *Common Mode Gain Stage with Zero       |                                               |
| *normal process parameter spread,                                                             | · · · · · · · · · · · · · · · · · · ·   |                                               |
| *Any performance difference arising from                                                      |                                         |                                               |
| *different packaging source,                                                                  | G_G6 V 19 5 VMID 0.6                    |                                               |
| *Load current reflected into the power supply                                                 | G_G7 V++ VC 19 VMID 0.6                 |                                               |
| *current.                                                                                     | G_G8 V VC 19 VMID 0.6                   |                                               |
|                                                                                               | E_EOS 126 VC VMID 1                     |                                               |
| *                                                                                             | _<br>L_L1                               |                                               |
| * Connections: +input                                                                         | L_L2 20 V 1.59159E-08                   |                                               |
| *   -input                                                                                    | L L3 21 V++ 1.59159E-08                 |                                               |
| *   +Vsupply                                                                                  | L L4 22 V 1.59159E-08                   |                                               |
| *     -Vsupply                                                                                | R R9 19 18 1e-3                         |                                               |
| *       -vsuppry                                                                              | R_R10 20 19 1e-3                        |                                               |
| *       Output                                                                                |                                         |                                               |
|                                                                                               | R_R11 VC 21 1e-3                        |                                               |
| subckt ISL28108_208 Vin+ Vin-V+ V- VOUT                                                       | R_R12                                   |                                               |
| * source ISL28118_218_subckt_check_0                                                          | *Dala Catao                             |                                               |
| *\/altaga Naiga                                                                               | *Pole Satge                             |                                               |
| *Voltage Noise                                                                                | G_G15 V++ 28 VG VMID 314.15e-6          |                                               |
| E_En VIN+6200.3                                                                               | G_G16 V 28 VG VMID 314.15e-6            |                                               |
| D_D13 1 2 DN                                                                                  | R_R19 28 V++ 3.18319e3                  |                                               |
| D_D14 1 2 DN                                                                                  | R_R20 V 28 3.18319e3                    |                                               |
| V_V7 1 0 0.1                                                                                  | C_C5 28 V++ 10e-12                      |                                               |
| R R17 20 1150                                                                                 | C C6 V 28 10e-12                        |                                               |

FIGURE 56. SPICE NET LIST

V-- 28 10e-12

C\_C6

R\_R17

### **Characterization vs Simulation Results**



FIGURE 57. CHARACTERIZED INPUT NOISE VOLTAGE



FIGURE 58. SIMULATED INPUT NOISE VOLTAGE



FIGURE 59. CHARACTERIZED OPEN-LOOP GAIN, PHASE vs FREQUENCY



FIGURE 60. SIMULATED OPEN-LOOP GAIN, PHASE vs FREQUENCY



FIGURE 61. CHARACTERIZED CLOSED LOOP GAIN vs FREQUENCY



FIGURE 62. SIMULATED CLOSED LOOP GAIN vs FREQUENCY

## **Characterization vs Simulation Results (Continued)**



FIGURE 63. CHARACTERIZED GAIN vs FREQUENCY vs RL



FIGURE 64. SIMULATED GAIN vs FREQUENCY vs RL



FIGURE 65. CHARACTERIZED CMRR vs FREQUENCY



FIGURE 66. SIMULATED CMRR vs FREQUENCY



FIGURE 67. CHARACTERIZED LARGE SIGNAL 10V STEP RESPONSE



FIGURE 68. SIMULATED LARGE SIGNAL 10V STEP RESPONSE

## **Characterization vs Simulation Results (Continued)**



FIGURE 69. CHARACTERIZED SMALL SIGNAL TRANSIENT RESPONSE



FIGURE 70. SIMULATED SMALL SIGNAL TRANSIENT RESPONSE



FIGURE 71. SIMULATED OUTPUT VOLTAGE SWING

## **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE       | REVISION | CHANGE                                                                                                                                                             |
|------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3/11/11 FN | FN6935.1 | On page 1, in the first paragraph - added the following after V-rail: "a rail-to-rail differential input voltage range for use as a comparator,"                   |
|            |          | On page 1 in "Features:                                                                                                                                            |
|            |          | Added bullet - "Rail-to-rail Input Differential Voltage Range for Comparator Applications"  Changed Low Noise Current from "100fA/sq.root Hz" to "80fA/sq.root Hz" |
|            |          | On page 2 in "Ordering Information" - Removed "coming soon" from ISL28208FRTZ part since it is releasing                                                           |
|            |          | On page 3, changed "ESD Tolerance" as follows:                                                                                                                     |
|            |          | Human Body Model changed from "3kV" to "6kV"  Machine Model changed from "300V" to "400V"                                                                          |
|            |          | Added JEDEC Test information for all ESD ratings                                                                                                                   |
|            |          | On page 3 and page 5, added test conditions for SOIC TCVos specs. Added TCVos specs for TDFN.                                                                      |
|            |          | On page 4 changed "Noise Current Density" Typical from "100" to "80"                                                                                               |
|            |          | On page 15, updated Applications Information Functional Description                                                                                                |
|            |          | On page 15 Updated Input Stage Performance Section                                                                                                                 |
|            |          | On page 15 Updated Output Drive Capability Section                                                                                                                 |
|            |          | On page 16 Added ISL28108 AND ISL28208 SPICE MODEL and License Agreement section                                                                                   |
|            |          | On page 17 Added SPICE NET LIST                                                                                                                                    |
|            |          | On page 19 Added Characterization vs Simulation Results curves                                                                                                     |
| 2/16/11    | FN6935.0 | Initial Release.                                                                                                                                                   |

### **Products**

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to <a href="https://www.intersil.com/products">www.intersil.com/products</a> for a complete list of Intersil product families.

For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL28108, ISL28208

To report errors or suggestions for this datasheet, please go to: www.intersil.com/askourstaff

FITs are available from our website at: http://rel.intersil.com/reports/search.php

intersil

For additional products, see <a href="www.intersil.com/product-tree">www.intersil.com/product-tree</a>

Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/design/quality">www.intersil.com/design/quality</a>

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>

## **Package Outline Drawing**

M8.15E 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 0, 08/09











### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- Dimension does not include interlead flash or protrusions.
   Interlead flash or protrusions shall not exceed 0.25mm per side.
- 5. The pin #1 identifier may be either a mold or mark feature.
- 6. Reference to JEDEC MS-012.

## **Package Outline Drawing**

### L8.3x3A 8 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE Rev 4, 2/10









### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to ASME Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- <u>4</u> Dimension applies to the metallized terminal and is measured between 0.15mm and 0.20mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- 7. Compliant to JEDEC MO-229 WEEC-2 except for the foot length.

## **Package Outline Drawing**

# M8.118 8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE Rev 3, 3/10











TYPICAL RECOMMENDED LAND PATTERN

### NOTES:

- 1. Dimensions are in millimeters.
- Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSEY14.5m-1994.
- Plastic or metal protrusions of 0.15mm max per side are not included.
- 4. Plastic interlead protrusions of 0.15mm max per side are not included.
- 5. Dimensions are measured at Datum Plane "H".
- 6. Dimensions in ( ) are for reference only.