## 8K x 8 Static RAM (Low Power) ## L7C185/L7CL185 T-46-23-12 #### **FEATURES** - ☐ 8K×8 Static RAM with Chip Select Powerdown, Output Enable - □ Auto-Powerdown™ Design - ☐ Advanced CMOS Technology - ☐ High Speed to 10 ns maximum - ☐ Low Power Operation Active: 320 mW (L7C185) typical at 35 ns Standby (typical): 500 μW (L7C185) 250 μW (L7CL185) - ☐ Data Retention at 2 V for Battery Backup Operation - ☐ Plug Compatible with IDT7164, Cypress CY7C185/186 - ☐ Package Styles Available: - 28-pin Plastic DIP - 28-pin Sidebraze, Hermetic DIP - 28-pin CerDIP - 28-pin Plastic SOIC - 28-pin Plastic SOJ - 28-pin Ceramic LCC - 32-pin Ceramic LCC #### DESCRIPTION The L7C185 and L7CL185 are highperformance, low-power CMOS static RAMs. The storage circuitry is organized as 8,192 words by 8 bits per word. The 8 Data In and Data Out signals share I/O pins. These devices are available in six speeds with maximum access times from 10 ns to 35 ns. Inputs and output are TTL compatible. Operation is from a single +5 V power supply. Power consumption for the L7C185 is 320 mW (typical) at 35 ns. Dissipation drops to 75 mW (typical) for the L7C185 and 60 mW (typical) for the L7CL185 when the memory is deselected (Enable is high). Two standby modes are available. Proprietary Auto-Powerdown™ circuitry reduces power consumption automatically during read or write accesses which are longer than the minimum access time, or when the memory is deselected. In addition, data may be retained in inactive storage with a supply voltage as low as 2 V. The L7C185 and L7CL185 consume only 30 $\mu$ W and 15 $\mu$ W (typical) respectively at 3 V, allowing effective battery backup operation. The L7C185 and L7CL185 provide asynchronous (unclocked) operation with matching access and cycle times. Two Chip Enables (one active-low) and a three-state I/O bus with a separate Output Enable control simplify the connection of several chips for increased storage capacity. Memory locations are specified on address pins A0 through A12. Reading from a designated location is accomplished by presenting an address and driving $\overline{\text{CE}}$ 1 low and CE2 high while $\overline{\text{WE}}$ remains high. The data in the addressed memory location will then appear on the Data I/O pins within one access time. The I/O pins stay in a high-impedance state when $\overline{\text{CE}}$ 1 is high or CE2 or $\overline{\text{WE}}$ is low. Writing to an addressed location is accomplished when the active-low $\overline{\text{CE}}_1$ and $\overline{\text{WE}}$ inputs are both low, and CE2 is high. Any of these signals may be used to terminate the write operation. Data in and Data Out signals have the same polarity. Latchup and static discharge protection are provided on-chip. The L7C185 and L7CL185 can withstand an injection current of up to 200 mA on any pin without damage. Logic DEVICES INCORPORATED **Memory Products** 2-81 LDS.185-A | <del></del> | | | |-------------|-------|---| | T-46 | -23-1 | 2 | | <b>-</b> 1100 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 1-46-23-12 | |----------------------------------------------------------------------|-----------------| | AXIMUM RATINGS: Above which useful life may be impaired (Notes 1, 2) | | | Storage temperature | 65°C to +150°C | | Operating ambient temperature | 55°C to +125°C | | Vcc supply voltage with respect to ground | 0.5 V to +7.0 V | | Input signal with respect to ground | 3.0 V to +7.0 V | | Signal applied to high impedance output | 3.0 V to +7.0 V | | Output current into low outputs | 25 mA | | Latchup current | > 200 mA | | Mode | Temperature Range (Ambient) | Supply Voltage | |-----------------------------|-----------------------------|---------------------| | ctive Operation, Commercial | 0°C to +70°C | 4.5 V ≤ Vcc ≤ 5.5 V | | ve Operation, Military | -55°C to +125°C | 4.5 V ≤ Vcc ≤ 5.5 V | | Retention, Commercial | 0°C to +70°C | 2.0 V ≤ Vcc ≤ 5.5 V | | a Retention, Military | -55°C to +125°C | 2.0 V ≤ Vcc ≤ 5.5 V | | Symbol | | | L | 7C18 | 5 | L7 | 35 | | | |-------------|-----------------------------|----------------------------------|------|------|-------------|------|-----|-------------|------| | | Parameter | Test Condition | Min | Тур | Max | Min | Тур | Mex | Unit | | <b>V</b> он | Output High Voltage | IOH = -4.0 mA, VCC = 4.5 V | 2.4 | | | 2.4 | | | ٧ | | <b>V</b> OL | Output Low Voltage | IOL = 8.0 mA | | | 0.4 | | | 0.4 | ٧ | | VIH | Input High Voltage | | | | Vcc<br>+0.3 | 2.0 | | Vcc<br>+0.3 | ٧ | | VIL | Input Low Voltage | (Note 3) | -3.0 | | 0.8 | -3.0 | | 8.0 | V | | lix | Input Leakage Current | GND≤Vin≤Vcc | -10 | | +10 | -10 | | +10 | μΑ | | loz | Output Leakage Current | GND ≤ Vout ≤ Vcc, CE = Vcc | -10 | | +10 | -10 | | +10 | μΑ | | los | Output Short Current | Vour = GND, Vcc = Max (Note 4) | | | -350 | | | -350 | mΑ | | ICC2 | Vcc Current, TTL Inactive | (Note 7) | | 15 | 30 | | 12 | 20 | mA | | loc3 | Vcc Current, CMOS Standby | (Note 8) | | 100 | 500 | | 50 | 150 | μА | | ICC4 | Vcc Current, Data Retention | Vcc = 3.0 V (Note 9) | | 10 | 250 | | 5 | 50 | μΑ | | CIN | Input Capacitance | Ambient Temp = 25°C, Vcc = 5.0 V | | | 5 | | | 5 | рF | | COUT | Output Capacitance | Test Frequency = 1 MHz (Note 10) | | | 7 | | | 7 | рF | | | | | L7C185- | | | | | | | | | | | |--------|---------------------|----------------|---------|-----|-----|-----|-----|-----|------|--|--|--|--| | Symbol | Parameter | Test Condition | 35 | 25 | 20 | 15 | 12 | 10 | Unit | | | | | | 1001 | Vcc Current, Active | (Note 6) | 110 | 150 | 185 | 240 | 275 | 300 | mA | | | | | 8K x 8 Static RAM (Low Power) L7C185/L7CL185 T-46-23-12 ## SWITCHING CHARACTERISTICS Over Operating Range (ns) | READ C | YCLE (Notes 5, 11, 12, 22, 23, 24) | | | | | | | | | | | | | | | | |--------|------------------------------------------------|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----------|-----|-----|--| | | | L7C185/L7CL185- | | | | | | | | | | | | | | | | | | 3 | 5 | 2 | 5 | 2 | 0 | 1 | 5 | 1 | 2 | 1 | 0 | | | | | Symbol | Parameter | Min | Max | | tavav | Read Cycle Time | 35 | · . | 25 | | 20 | | 15 | | 12 | | 10 | | | | | | tavov | Address Valid to Output Valid (13, 14) | | 35 | | 25 | | 20 | | 15 | | 12 | | 10 | | | | | tAXQX | Address Change to Output Change | 3 | | 3 | | 3 | | 3 | | 3 | | 3 | | | | | | tcLQV | Chip Enable Active to Output Valid (13, 15) | | 35 | | 25 | | 20 | | 15 | | 12 | | 10 | | | | | tCLQZ | Chip Enable Active to Output Low Z (20, 21) | 3 | | 3 | | 3 | | 3 | | 3 | | 3 | | | | | | tchoz | Chip Enable Inactive to Output High Z (20, 21) | | 15 | | 10 | | 8 | | 8 | | 5 | | 4 | | | | | toLav | Output Enable Low to Output Valid | | 15 | | 12 | | 10 | | 8 | | 6 | | 5 | | | | | toLoz | Output Enable Low to Output Low Z (20, 21) | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | ĺ. | | | | | tonaz | Output Enable High to Output High Z (20, 21) | 7 | 12 | | 10 | | 8 | | 5 | | 5 | | 4 | | | | | tpu | Input Transition to Power Up (10, 19) | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | <u> </u> | | | | | tPÖ | Power Up to Power Down (10, 19) | T | 35 | | 25 | | 20 | | 20 | | 20 | | 18 | | | | | tCHVL | Chip Enable Inactive to Data Retention (10) | 0 | | 0 | | 0 | | 0 | | Ø | | 0 | | L. | | | DEVICES INCORPORATED **Memory Products** 2-63 LDS,185-A ## 8K x 8 Static RAM (Low Power) ### L7C185/L7CL185 T-46-23-12 ### SWITCHING CHARACTERISTICS Over Operating Range (ns) | | | L7C185/L7CL185- | | | | | | | | | | | | | | | |--------|--------------------------------------------|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----------|--| | | | 35 | | 25 | | 20 | | 15 | | 12 | | 10 | | | | | | Symbol | Parameter | Min | Max | | tavav | Write Cycle Time | 25 | | 20 | ļ . | 20 | | 15 | | 12 | | 10 | | | | | | tCLEW | Chip Enable Active to End of Write Cycle | 25 | | 15 | | 15 | 7,1 | 12 | | 10 | | 8 | | | | | | tavew | Address Valid to Beginning of Write Cycle | 0 | | Ö | | 0 | | 0 | | 0 | | 0 | | | | | | tavew | Address Valid to End of Write Cycle | 25 | | 15 | | 15 | | 12 | | 10 | | 8 | | | | | | tEWAX | End of Write Cycle to Address Change | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | | <u> </u> | | | tWLEW | Write Enable Low to End of Write Cycle | 20 | | 15 | | 15 | | 12 | | 10 | | 8 | | | | | | tovew | Data Valid to End of Write Cycle | 15 | | 10 | | 10 | | 7 | | 6 | | 5 | | | | | | tewox | End of Write Cycle to Data Change | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | | | | | twhoz | Write Enable High to Output Low Z (20, 21) | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | | | | | tWLQZ | Write Enable Low to Output High Z (20, 21) | _ | 10 | | 7 | | 7 | | 5 | | 4 | | 4 | | | | DEVICES INCORPORATED **Memory Products** 2-64 LDS.185-A #### NOTES - 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability of the tested device. - 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values. - 3. This product provides hard clamping of transient undershoot. Input levels below ground will be clamped beginning at-0.6 V. A current in excess of 100 mA is required to reach-2 V. The device can withstand indefinite operation with inputs as low as -3 V subject only to power dissipation and bond wire fusing constraints. - 4. Duration of the output short circuit should not exceed 30 seconds. - 5. A series of normalized curves on pages 2-8 through 2-11 of this data book supply the designer with typical DC and AC parametric information for Logic Devices Static RAMs. These curves may be used to determine device characteristics at various temperatures and voltage levels. - 6. Tested with all address and data inputs changing at the maximum cycle rate. The device is continuously enabled for writing, i.e., $\overline{CE}1$ , $\overline{CE}2 \leq \overline{VIL}$ , $\overline{WE} \leq \overline{VIL}$ . Input pulse levels are 0 to 3.0 V. - 7. Tested with outputs open and all address and data inputs changing at the maximum read cycle rate. The device is continuously disabled, i.e., CE1 ≥ VIH, CE2 ≤ VIL. - 8. Tested with outputs open and all address and data inputs stable. The device is continuously disabled, i.e., CE1 = VCC, CE2 = GND. Input levels are within 0.2 V of VCC or ground. - 9. Data retention operation requires that VCC never drop below 2.0 V. CE1 must be ≥ VCC 0.2 V. For the L7C185, all other inputs meet VIN ≤ 0.2 V or VIN ≥ VCC 0.2 V to ensure full powerdown. For the L7CL185, this requirement applies only to CE and WE; there are no restrictions on data and address. - 10. These parameters are guaranteed but not 100% tested. - 11. Test conditions assume input transition times of less than 3 ns, reference levels of 1.5 V, output loading for specified IOL and IOH plus 30 pF (Fig. 1a), and input pulse levels of 0 to 3.0 V (Fig. 2). - 12. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. For example, tavew is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from the point of view of the device. Access time, for example, is specified as a maximum since worst-case operation of any device always provides data within that time. - 13. WE is high for the read cycle. - 14. The chip is continuously selected (CE1 low, CE2 high). - 15. All address lines are valid prior-to or coincident-with the later of CE1 and CE2 transition to active. - 16. The internal write cycle of the memory is defined by the overlap of CE1 and CE2 active and WE low. All three signals must be active to initiate a write. Any signal can terminate a write by going inactive. The address, data, and control input setup and hold times should be referenced to the signal that becomes active last or becomes inactive first. - 17. If WE goes low before or concurrent with later of CE1 and CE2 going active, the output remains in a high impedance state. - 18. If $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ goes inactive before or concurrent with WE going high, the output remains in a high impedance state. - 19. Powerup from ICC2 to ICC1 occurs as a result of any of the following conditions: - a. Rising edge of CE2. - b. Falling edge of WE (CE1, CE2 active). - c. Transition on any address line (CE1, CE2 active). - d. Transition on any data line (CE1, CE2, and WE active). The device automatically powers down from ICC2 to ICC1 after tro has elapsed from any of the prior conditions. This means that power dissipation is dependent on only cycle rate, and is not on Chip Select pulse width. - At any given temperature and voltage condition, output disable time is less than output enable time for any given device. - 21. Transition is measured ±200 mV from steady state voltage with specified loading in Fig. 1b. This parameter is sampled and not 100% tested. - 22. All address timings are referenced from the last valid address line to the first transitioning address line. - 23. $\overline{CE}_{1}$ , $\overline{CE}_{2}$ , or $\overline{WE}_{1}$ must be inactive during address transitions. - 24. This product is a very high speed device and care must be taken during testing in order to realize valid test information. Inadequate attention to setups and procedures can cause a good part to be rejected as faulty. Long high inductance leads that cause supply bounce must be avoided by bringing the VCC and ground planes directly up to the contactor fingers. A 0.01 $\mu F$ high frequency capacitor is also required between VCC and ground. To avoid signal reflections, proper terminations must be used. # Logic Logic Memory Products DEVICES INCORPORATED Memory Products