

### Features

- NTSC, PAL, SECAM, nonstandard video sync separation
- Fixed 70 mV slicing of video input levels from 0.5  $V_{P\text{-}P}$  to |2  $V_{P\text{-}P}$
- Low supply current 1.5 mA typ.
- Single +5V supply
- Composite, vertical sync output
- Odd/Even field output
- Burst/Back porch output
- Available in 8-pin DIP and SO package

# Applications

- Video Amplifier
- PCMCIA Applications
- A/D Driver
- Line Driver
- Portable Computers
- High Speed Communications
- RGB Applications
- Broadcast Equipment
- Active Filtering

### **Ordering Information**

| Part No. | Temp. Range    | Package   | Outline # |
|----------|----------------|-----------|-----------|
| EL1881CN | -40°C to +85°C | 8-pin DIP | MDP0031   |
| EL1881CS | -40°C to +85°C | 8-lead SO | MDP0027   |

# **Demo Board**

A dedicated demo board is not available. However, this device can be placed on the EL4584/5 demo board.

# **General Description**

The EL1881C video sync separator is manufactured using Elantec's high performance analog CMOS process. This device extracts sync timing information from both standard and non-standard video input. It provides composite sync, vertical sync, burst/back porch timing and odd/even field detection. Fixed 70bmV sync tip slicing provides sync edge detection when the video input level is between 0.5 Vp-p and 2 Vp-p (sync tip amplitude 143 mV to 572 mV). A single external resistor sets all internal timing to adjust for various video standards. The composite sync output follows video in sync pulses, and a vertical sync pulse is output on the rising edge of the first vertical serration following the vertical pre-equalizing string. For non-standard vertical inputs, a default vertical pulse is output when the vertical signal stays low for longer than the vertical sync default delay time. The odd/even output indicates field polarity detected during the vertical blanking interval. The EL1881C is plug-in compatible with the industry standard LM1881 and can be substituted for that part in 5V applications with lower required supply current.

# **Connection Diagram**



### Absolute Maximum Ratings $(T_A = 25 \circ C)$

| V <sub>CC</sub> Supply   | 7V                             | Operating Ambient Temperature Range | -40°C to +85°C |
|--------------------------|--------------------------------|-------------------------------------|----------------|
| Storage Temperature      | -65°C to +150°C                | Operating Junction Temperature      | 125°C          |
| Lead Temperature (5 sec) | 260°C                          | Power Dissipation                   | 400 mW         |
| Pin Voltages             | -0.5V to V <sub>CC</sub> +0.5V |                                     |                |

#### Important Note:

All parameters having Min/Max specifications are guaranteed. The Test Level column indicates the specific device testing actually performed during production and Quality inspection. Elantec performs most electrical tests using modern high-speed automatic test equipment, specifically the LTX77 Series system. Unless otherwise noted, all tests are pulsed tests, therefor  $T_J = T_C = T_A$ .

| Test Level | Test Procedure                                                                                                                                |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| I          | 100% production tested and QA sample tested per QA test plan QCX0002.                                                                         |
| II         | 100% production tested at $T_A = 25^{\circ}C$ and QA sample tested at $T_A = 25^{\circ}C$ , $T_{MAX}$ and $T_{MIN}$ per QA test plan QCX0002. |
| Ш          | QA sample tested per QA test plan QCX0002.                                                                                                    |
| IV         | Parameter is guaranteed (but not tested) by Design and Characterization Data.                                                                 |
| v          | Parameter is typical value at $T_A = 25^{\circ}C$ for information purposes only.                                                              |

### **DC** Characteristics

 $V_{DD}$  = 5V,  $T_A$  = 25°C,  $R_{SET}$  = 681 k³4, unless otherwise specified.

| Parameter                              | Description               | Min  | Тур  | Max  | Test Level | Units |
|----------------------------------------|---------------------------|------|------|------|------------|-------|
| I <sub>DD</sub> , Quiescent            | $V_{DD} = 5V$             | 0.75 | 1.5  | 3.0  | Ι          | mA    |
| Clamp Voltage                          | Pin 2, Unloaded           | 1.35 | 1.5  | 1.65 | Ι          | V     |
| Clamp Discharge Current                | $Pin \ 2 = 2V$            | 3.2  | 12   | 16   | Ι          | μΑ    |
| Clamp Charge Current                   | $Pin \ 2 = 1V$            | -2.0 | -1.5 | -0.8 | Ι          | mA    |
| R <sub>SET</sub> Pin Reference Voltage | Pin 6                     | 1.20 | 1.31 | 1.44 | Ι          | V     |
| V <sub>OL</sub> Output Low Voltage     | $I_{OL} = 1.6 \text{ mA}$ |      | 0.4  | 0.8  | Ι          | V     |
| VOH Output High Voltage                | $I_{OH} = -40 \ \mu A$    | 4    | 4.8  |      | IV         | V     |
|                                        | I <sub>OH</sub> = -1.6 mA | 2.4  | 3.5  |      | Ι          |       |

### **Dynamic Characteristics**

| Parameter                                     | Description                                      | Min | Тур | Max | Test Level | Units            |
|-----------------------------------------------|--------------------------------------------------|-----|-----|-----|------------|------------------|
| Comp Sync Prop Delay, t <sub>CS</sub>         | See Figure 2                                     | 20  | 45  | 90  | Ι          | ns               |
| Vertical Sync Width, t <sub>VS</sub>          | Normal or Default trigger, 50%50%                | 190 | 270 | 350 | Ι          | μs               |
| Vertical Sync Default Delay, t <sub>VSD</sub> | See Figure 3                                     | 35  | 65  | 85  | Ι          | μs               |
| Burst/Back Porch Delay, tBD                   | See Figure 2                                     | 250 | 450 | 650 | Ι          | ns               |
| Burst/Back Porch Width, tB                    | See Figure 2                                     | 2.5 | 3.6 | 4.5 | Ι          | μs               |
| Input Dynamic Range                           | Video input amplitude to maintain 50% slice spec | 0.5 |     | 2   | Ι          | V <sub>P-P</sub> |
| Slice Level                                   | V <sub>SLICE</sub> /V <sub>CLAMP</sub>           | 55  | 70  | 85  | Ι          | mV               |

# **Pin Descriptions**

| Pin No. | Pin Name                        | Function                                                                                                                  |  |  |
|---------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|
| 1       | Composite Sync Out              | Composite sync pulse output. Sync pulses start on a falling edge and end on a rising edge.                                |  |  |
| 2       | Composite Video In              | AC coupled composite video input. Sync tip must be at the lowest potential (Positive picture phase).                      |  |  |
| 3       | Vertical Sync Out               | Vertical sync pulse output. The falling edge of Vert Sync is the start of the vertical period.                            |  |  |
| 4       | Gnd                             | Supply ground.                                                                                                            |  |  |
| 5       | Burst/Back Porch Output         | Burst/Back porch output. Low during burst portion of composite video.                                                     |  |  |
| 6       | R <sub>SET</sub> <sup>[1]</sup> | An external resistor to ground sets all internal timing. A 681k 1% resistor will provide correct timing for NTSC signals. |  |  |
| 7       | Odd/Even Output                 | Odd/Even field output. High during odd fields, low during even fields. Transitions occur at start of Vert Sync pulse.     |  |  |
| 8       | V <sub>DD</sub> 5V              | Positive supply. (5V)                                                                                                     |  |  |

1. R<sub>SET</sub> must be a 1% resistor.

## **Typical Performance Curves**





EL1881C arator, Low Power Sync Separator, Low Power









Vertical Sync Pulse Width R<sub>SET</sub> = 681k













Notes:

- b. The composite sync output reproduces all the video input sync pulses, with a propagation delay.
- c. Vertical sync leading edge is coincident with the first vertical serration pulse leading edge, with a propagation delay.
- d. Odd-even output is low for even field, and high for odd field.
- e. Back porch goes low for a fixed pulse width on the trailing edge of video input sync pulses. Note that for serration pulses during vertical, the back porch starts on the rising edge of the serration pulse (with propagation delay).
- \* Signal 1a drawing reproduced with permission from EIA.

#### Figure 1. Standard (NTSC Input) Timing







Figure 4. Standard (NTSC Input) H. Sync Detail

### **Applications Information**

### Video In

A simplified block diagram is shown following page.

An AC coupled video signal is input to Video In pin 2 via C1, nominally  $0.1 \,\mu$ F. Clamp charge current will prevent the signal on pin 2 from going any more negative than Sync Tip Ref, about 1.5V. This charge current is nominally about 1pmA. A clamp discharge current of about 10pµA is always attempting to discharge C1 to Sync Tip Ref, thus charge is lost between sync pulses that must be replaced during sync pulses. The droop voltage that will occur can be calculated from IT = CV, where V is the droop voltage, I is the discharge current, T is the time between sync pulses (sync period - sync tip width), and C is C1.

An NTSC video signal has a horizontal frequency of 15.73 kHz, and a sync tip width of 4.7  $\mu$ s. This gives a period of 63.6  $\mu$ s and a time T = 58.9  $\mu$ s. The droop voltage will then be V = 5.9 mV. This is less than 2% of a nominal sync tip amplitude of 286 mV. The charge represented by this droop is replaced in a time given by T=CV/I, where I = clamp charge current = 1 mA. Here T = 590pns, about 12% of the sync pulse width of 4.7 $\mu$ s. It is important to choose C1 large enough so that the droop voltage does not approach the switching threshold of the internal comparator.

### **Fixed Gain Buffer**

The clamped video signal then passes to the fixed gain buffer which places the sync slice level at the equivalent level of 70 mV above sync tip. The output of this buffer is presented to the comparator, along with the slice reference. The comparator output is level shifted and buffered to TTL levels, and sent out as Composite Sync to pin 1.

### Burst

A low-going Burst pulse follows each rising edge of sync, and lasts approximately 3.5  $\mu$ s for an R<sub>SET</sub> of 681 k<sup>3</sup>/<sub>4</sub>.

### Vertical Sync

A low-going Vertical Sync pulse is output during the start of the vertical cycle of the incoming video signal.

The vertical cycle starts with a pre-equalizing phase of pulses with a duty cycle of about 93%, followed by a vertical serration phase that has a duty cycle of about 15%. Vertical Sync is clocked out of the EL1881C on the first rising edge during the vertical serration phase. In the absence of vertical serration pulses, a vertical sync pulse will be forced out after the vertical sync default delay time, approximately 60  $\mu$ s after the last falling edge of the vertical equalizing phase for R<sub>SET</sub> = 681 k<sup>3</sup>4.

### Odd/Even

Because a typical television picture is composed of two interlaced fields, there is an odd field that includes all the odd lines, and an even field that consists of the even lines. This odd/even field information is decoded by the EL1881C during the end of picture information and the beginning of vertical information. The odd/even circuit includes a T-flip-flop that is reset during full horizontal lines, but not during half lines or vertical equalization pulses. The T-flip-flop is clocked during each falling edge of these half hperiod pulses. Even fields will toggle until a low state is clocked to the odd/even pin 7 at the beginning of vertical sync, and odd fields will cause a high state to be clocked to the odd/even pin at the start of the next vertical sync pulse. Odd/even can be ignored if using non-interlaced video, as there is no change in timing from one field to the next.

### R<sub>SET</sub>

An external  $R_{SET}$  resistor, connected from  $R_{SET}$  pin 6 to ground, produces a reference current that is used internally as the timing reference for vertical sync width, vertical sync default delay, burst gate delay and burst width. Decreasing the value of  $R_{SET}$  increases the reference current, which in turn decreases reference times and pulse widths. A higher frequency video input necessitates a lower  $R_{SET}$  value.

### **Chroma Filter**

A chroma filter is suggested to increase the S/N ratio of the incoming video signal. Use of the optional chroma filter is shown in Figure 5. It can be implemented very simply and inexpensively with a series resistor of 620<sup>3</sup>/<sub>4</sub> and a parallel capacitor of 500 pF, which gives a single pole roll-off frequency of about 500bkHz. This sufficiently attenuates the 3.58bMHz (NTSC) or 4.43bMHz (PAL) color burst signal, yet passes the approximately 15bkHz sync signals without appreciable attenuation. A chroma filter will increase the propagation delay from the composite input to the outputs.







### **Simplified Block Diagram**



#### General Disclaimer Specifications contained in thi

Specifications contained in this data sheet are in effect as of the publication date shown. Elantec, Inc. reserves the right to make changes in the circuitry or specifications contained herein at any time without notice. Elantec, Inc. assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement.



Elantec, Inc.

1996 Tarob Court Milpitas, CA 95035 Telephone: (408) 945-1323 (800) 333-6314 Fax: (408) 945-9305 European Office: 44-71-482-4596

#### WARNING - Life Support Policy

Elantec, Inc. products are not authorized for and should not be used within Life Support Systems without the specific written consent of Elantec, Inc. Life Support systems are equipment intended to support or sustain life and whose failure to perform when properly used in accordance with instructions provided can be reasonably expected to result in significant personal injury or death. Users contemplating application of Elantec, Inc. Products in Life Support Systems are requested to contact Elantec, Inc. factory headquarters to establish suitable terms & conditions for these applications. Elantec, Inc.'s warranty is limited to replacement of defective components and does not cover injury to persons or property or other consequential damages.