# 12-Bit High-Speed Multiplying D/A Converter **DAC-312** # **FEATURES** | Differential Nonlinearity | |------------------------------------------------| | • Nonlinearity 0.05% | | • Fast Settling Time 250ns | | <ul> <li>High Compliance</li></ul> | | Differential Outputs 0 to 4mA | | Guaranteed Monotonicity | | Low Full-Scale Tempco 10ppm/°C | | Circuit Interface to TTL, CMOS, ECL, PMOS/NMOS | - Available in Die Form # ORDERING INFORMATION <sup>†</sup> | | PAC | PACKAGE | | | | | |---------|------------------|-------------------|-------------------|--|--|--| | DNL | CERDIP<br>20-PIN | PLASTIC<br>20-PIN | TEMPERATURE RANGE | | | | | ±1/2LSB | DAC312ER* | - | СОМ | | | | | ±1LSB | DAC312FR | _ | XIND | | | | | ±1LSB | DAC312HR | _ | XIND | | | | | ±1LSB | - | DAC312HP | XIND | | | | | ±1LSB | - | DAC312HS | XIND | | | | - For devices processed in total compliance to MIL-STD-883, add /883 after part number. Consult factory for 883 data sheet. - Burn-in is available on commercial and industrial temperature range parts in CerDIP, plastic DIP, and TO-can packages. # **GENERAL DESCRIPTION** The DAC-312 series of 12-bit multiplying digital-to-analog converters provide high speed with guaranteed performance to 0.012% differential nonlinearity over the full commercial operating temperature range. Based on the segmented design approach pioneered by PMI with the COMDAC® line of data converters, the DAC-312 combines a 9-bit master D/A converter with a 3-bit (MSB's) segment generator to form an accurate 12-bit D/A converter at low cost. This technique guarantees a very uniform step size (up to ±1/2 LSB from the ideal), monotonicity to 12 bits and integral nonlinearity to 0.05% at its differential current outputs. In order to provide the same performance with a 12-bit R-2R ladder design, an integral nonlinearity over temperature of 1/2 LSB (0.012%) would be required. The 250ns settling time with low glitch energy and low power consumption are achieved by careful attention to the circuit design and stringent process controls. Direct interface with all popular logic families is achieved through the logic threshold terminal. #### PIN CONNECTIONS # **FUNCTIONAL DIAGRAM** Manufactured under one or more of the following patents: 4,055,773; 4,056,740; 4,092,639 REV. B DIGITAL-TO-ANALOG CONVERTERS 2-953 # **DAC-312** High compliance and low drift characteristics (as low as 10ppm/°C) are also features of the DAC-312 along with an excellent power supply rejection ratio of $\pm.001\%$ FS/% $\Delta V$ . Operating over a power supply range of $\pm5/-11V$ to $\pm18V$ the device consumes 225mW at the lower supply voltages with an absolute maximum dissipation of 375mW at the higher supply levels With their guaranteed specifications, single chip reliability and low cost, the DAC-312 device makes excellent building blocks for A/D converters, data acquisition systems, video display drivers, programmable test equipment and other applications where low power consumption and complete input/output versatility are required. # ABSOLUTE MAXIMUM RATINGS (Note 1) | Operating Temperature | | |---------------------------------------|----------------| | DAC-312E | 0°C to +70°C | | DAC-312F, DAC-312H . | 40°C to +85°C | | Junction Temperature | 65°C to +150°C | | Storage Temperature (T <sub>i</sub> ) | 65°C to +125°C | | Lead Temperature (Sold<br>Power Supply Voltage<br>Logic Inputs<br>Analog Current Outputs<br>Reference Inputs V <sub>1,4</sub> , V,<br>Reference Input Current<br>Reference Input Current | 15<br>Itial Voltage (V | V) | ±18V<br>5V to +18V<br>3V to +12V<br>V– to V+<br>±18V | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------|------------------------------------------------------| | PACKAGE TYPE | θ <sub>jA</sub> (Note 2) | θ <sub>JC</sub> | UNITS | | 20-Pin Hermetic DIP (R) | 76 | 11 | °C/W | | 20-Pin Plastic DIP (P) | 69 | 27 | °C/W | | 20-Pin SOL (S) | 88 | 25 | °C/W | #### NOTES: - Absolute maximum ratings apply to both DICE and packaged parts, unless otherwise noted. - Θ<sub>jA</sub> is specified for worst case mounting conditions, i.e., Θ<sub>jA</sub> is specified for device in socket for CerDIP and P-DIP packages; Θ<sub>jA</sub> is specified for device soldered to printed circuit board for SOL package. **ELECTRICAL CHARACTERISTICS** at $V_S = \pm 15V$ , $I_{REF} = 1.0 \text{mA}$ , $0^{\circ}\text{C} \le T_A \le 70^{\circ}\text{C}$ for DAC-312E and $-40^{\circ}\text{C} \le T_A \le +85^{\circ}\text{C}$ for DAC-312F, DAC-312H, unless otherwise noted. Output characteristics refer to both $I_{OUT}$ and $I_{OUT}$ . | | | | | DAC-312E | | DAC-312F | | | DAC-312H | | | | |------------------------------------|------------------|-------------------------------------------------------------------------------|-------|--------------|-----------------|----------|-----------------|-----------------|----------|-----------------|---------------|------------------| | PARAMETER | SYMBOL | MBOL CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Resolution | | | 12 | _ | | 12 | | _ | 12 | _ | | Bits | | Monotonicity | | | 12 | | _ | 12 | | | 12 | | | Bits | | Differential<br>Nonlinearity | DNL | Deviation from ideal step size (Note 2) | = | _ | ±0.0125<br>±0.5 | _ | _ | ±0.0250<br>±1 | _ | _ | ±0.0250<br>±1 | %FS<br>LSB | | Nonlinearity | INL | Deviation from ideal straight line (Note 2) | _ | _ | ±0.05 | _ | - | ± 0.05 | _ | - | ±0.05 | %FS | | Full-Scale<br>Current | I <sub>FS</sub> | $V_{REF} = 10.000V$ $R_{14} = R_{15} = 10.000k\Omega$ (Note 2) | 3.967 | 3.999 | 4.031 | 3.935 | 3.999 | 4.063 | 3.935 | 3.999 | 4.063 | mA | | Full-Scale<br>Tempco | TCIFS | | _ | ±5<br>±0.005 | ±20<br>±0.002 | | ± 10<br>± 0.001 | ± 40<br>± 0.004 | | ± 80<br>± 0.008 | | ppm/°C<br>%FS/°C | | Output Voltage<br>Compliance | V <sub>OC</sub> | DNL Specification guaranteed over compliance range | -5 | _ | +10 | -5 | _ | +10 | -5 | _ | - 10 | v | | Full-Scale<br>Symmetry | I <sub>FSS</sub> | | _ | ±0.4 | ±1 | _ | ±0.4 | ±2 | | ±0.4 | ±2 | μА | | Zero-Scale<br>Current | Izs | | _ | - | 0.10 | _ | _ | 0.10 | | _ | 0.10 | μΑ | | Settling Time | t <sub>S</sub> | To ±1/2 LSB, all bits<br>switched ON or OFF<br>(Note 1) | _ | 250 | 500 | _ | 250 | 500 | _ | 250 | 500 | ns | | Propagation<br>Delay —<br>all bits | t <sub>PLH</sub> | All bits switched<br>50% point logic swing<br>to 50% point output<br>(Note 1) | _ | 25 | 50 | _ | 25 | 50 | - | 25 | 50 | ns | | Output<br>Resistance | Ro | | _ | > 10 | _ | | > 10 | | | >10 | _ | МΩ | | Output<br>Capacitance | C <sub>OUT</sub> | | _ | 20 | | | 20 | _ | _ | 20 | _ | pF | 2 **ELECTRICAL CHARACTERISTICS** at $V_S = \pm 15V$ , $I_{REF} = 1.0$ mA, $0^{\circ}$ C $\leq T_A \leq 70^{\circ}$ C for DAC-312E and $-40^{\circ}$ C $\leq T_A \leq +85^{\circ}$ C for DAC-312F, DAC-312H, unless otherwise noted. Output characteristics refer to both $I_{OUT}$ and $\overline{I_{OUT}}$ . Continued | | | | | DAC-312E | | DAC-312F | | | DAC-312H | | | | |------------------------------|----------------------|--------------------------------------------------|------------|------------------------------|----------------------|------------|------------------------------|----------------------|------------|------------------------------|------------------------|---------| | PARAMETER SYMBO | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Logic Input<br>Levels "0" | V <sub>IL</sub> | V <sub>LC</sub> = GND | _ | _ | 0.8 | _ | - | 0.8 | _ | _ | 0.8 | ٧ | | Logic Input<br>Levels "1" | V <sub>IH</sub> | V <sub>LC</sub> = GND | 2 | _ | _ | 2 | _ | _ | 2 | | _ | V | | Logic Input<br>Current | I <sub>IN</sub> | V <sub>IN</sub> = -5 to +18V | _ | | 40 | _ | _ | 40 | _ | _ | 40 | μА | | Logic Input<br>Swing | V <sub>IS</sub> | | -5 | _ | + 18 | -5 | _ | + 18 | -5 | _ | +18 | v | | Reference Bias<br>Current | I <sub>15</sub> | | 0 | -0.5 | -2 | 0 | -0.5 | -2 | 0 | -0.5 | -2 | μА | | Reference Input<br>Siew Rate | dI/dt | $R_{14(eq)} = 800\Omega$<br>$C_C = 0pF (Note 1)$ | 4 | 8 | - | 4 | 8 | | 4 | 8 | | mA/μs | | Power Supply | PSSI <sub>FS+</sub> | V+ = +13.5V to +16.5V,<br>V- = -15V | - | ±0.0005 | ±0.001 | - : | ± 0.0005 | ±0.001 | _ | ±0.0005 | ±0.001 | | | Sensitivity | PSSI <sub>FS</sub> . | V- = -13.5V to $-16.5V$ ,<br>V+ = +15V | — ± | 0.00025 | ±0.001 | - ± | 0.00025 | ± 0.001 | - ± | 0.00025 | ±0.001 | %FS/%∆V | | Power Supply<br>Range | V+<br>V- | V <sub>OUT</sub> = 0V | 4.5<br>-18 | | 18<br>- 10.8 | 4.5<br>-18 | _ | 18<br>~10.8 | 4.5<br>-18 | _ | 18<br>-10.8 | ٧ | | Power Supply<br>Current | +<br> -<br> +<br> - | V+ = +5V, V- = -15V<br>V+ = +15V, V- = -15V | = | 3.3<br>-13.9<br>3.9<br>-13.9 | 7<br>-18<br>7<br>-18 | = | 3.3<br>-13.9<br>3.9<br>-13.9 | 7<br>-18<br>7<br>-18 | - | 3.3<br>-13.9<br>3.9<br>-13.9 | 7<br>- 18<br>7<br>- 18 | mA | | Power<br>Dissipation | P <sub>d</sub> | V+ = +5V, V- = -15V<br>V+ = +15V, V- = -15V | _ | 225<br>267 | 305<br>375 | _ | 225<br>267 | 305<br>375 | - | 225<br>267 | 305<br>375 | mW | # NOTES: <sup>1.</sup> Guaranteed by design. <sup>2.</sup> TA = 25°C for DAC-312H grade only. # DICE CHARACTERISTICS 1. B1 (MSB) 11. B11 2. B2 12. B12 (LSB) 13. V<sub>LC</sub>/A<sub>GND</sub> 3. B3 4. B4 14. VREF (+) 15. V<sub>REF</sub> (-) 5. B5 16. COMP 6. B6 7. B7 17. V-18. I<sub>Q</sub> 8. B8 9. B9 19. lo 10. B10 20. V+ DIE SIZE 0.141 imes 0.096 inch, 13,536 sq. mils (3.58 imes 2.44 mm, 8.74 sq. mm) **WAFER TEST LIMITS** at $V_S = \pm 15V$ , $I_{REF} = 1.0$ mA, $T_A = 25$ °C, unless otherwise noted. Output characteristics refer to both $I_{OUT}$ and $\overline{I_{OUT}}$ . | PARAMETER | SYMBOL | CONDITIONS | DAC-312N<br>LIMIT | DAC-312G | UNITS | |------------------------------|--------------------------------------------|----------------------------------------------------------------------------|-------------------|------------------|---------------------------| | Resolution | | | 12 | 12 | Bits MIN | | Monotonicity | | | 12 | 12 | Bits MIN | | Nonlinearity | | | ±0.05 | ±0.05 | %FS MAX | | Output Voltage<br>Compliance | Voc | Full-Scale Current<br>Change < 1/2 LSB | +10<br>-5 | + 10<br>-5 | V MAX<br>V MIN | | Full-Scale<br>Current | | V <sub>REF</sub> = 10.000V<br>R <sub>14</sub> , R <sub>15</sub> = 10.000kΩ | 4.031<br>3.967 | 4.063<br>3.935 | mA MAX<br>mA MIN | | Full-Scale Symmetry | I <sub>FSS</sub> | | ±1 | ±2 | μΑ MAX | | Zero-Scale Current | izs | | 0.1 | 0.1 | μΑ ΜΑΧ | | Differential<br>Nonlinearity | DNL | Deviation from ideal step size | ±0.012<br>±1/2 | ±0.025<br>±1 | %FS MAX<br>Bits (LSB) MAX | | Logic Input Levels "0" | V <sub>IL</sub> | V <sub>LC</sub> = GND | 0.8 | 0.8 | V MAX | | Logic Input Levels "1" | V <sub>IH</sub> | V <sub>LC</sub> = GND | 2 | 2 | V MIN | | Logic Input Swing | V <sub>IS</sub> | | + 18<br>-5 | +18<br>-5 | V MAX<br>V MIN | | Reference Bias<br>Current | I <sub>15</sub> | | -2 | -2 | μΑ ΜΑΧ | | Power Supply<br>Sensitivity | PSSI <sub>FS+</sub><br>PSSI <sub>FS-</sub> | V+=+13.5V to $+16.5V$ , $V-=-15VV-=-13.5V$ to $-16.5V$ , $V+=+15V$ | ±0.001<br>±0.001 | ±0.001<br>±0.001 | %/% MAX | | Power Supply<br>Current | +<br> - | V <sub>S</sub> = ±15V<br>I <sub>REF</sub> ≤ 1.0mA | 7<br>-18 | 7<br>-18 | mA MAX | | Power<br>Dissipation | P <sub>D</sub> | V <sub>S</sub> = +15V<br>I <sub>REF</sub> ≤ 1.0mA | 375 | 375 | mW MAX | # NOTE: Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualification through sample lot assembly and testing. TYPICAL ELECTRICAL CHARACTERISTICS at 25°C; $V_S = \pm 15V$ , and $I_{REF} = 1.0$ mA, unless otherwise noted. Output characteristics refer to both $I_{OUT}$ and $\overline{I_{OUT}}$ . | PARAMETER | SYMBOL | CONDITIONS | DAC-312N<br>TYPICAL | DAC-312G<br>TYPICAL | UNITS | |------------------------------|-------------------------------------|-------------------------------------------------|---------------------|---------------------|--------| | Reference Input<br>Slew Rate | dI/dt | | 8 | 8 | mA/μs | | Propagation Delay | t <sub>PLH</sub> , t <sub>PHL</sub> | Any Bit | 25 | 25 | ns | | Settling Time | ts | To ±1/2 LSB, All<br>Bits Switched ON<br>or OFF. | 250 | 250 | ns | | Full-Scale | TC <sub>IFS</sub> | | ±10 | ±10 | ppm/°C | 2-956 DIGITAL-TO-ANALOG CONVERTERS REV. B # 2 # TYPICAL PERFORMANCE CHARACTERISTICS -2 2 6 10 OUTPUT VOLTAGE (VOLTS) -14 -10 # **BASIC CONNECTIONS** # **NEGATIVE LOW IMPEDANCE OUTPUT OPERATION** # POSITIVE LOW IMPEDANCE OUTPUT OPERATION # **ACCOMMODATING BIPOLAR REFERENCES** # **BASIC NEGATIVE REFERENCE OPERATION** # RECOMMENDED FULL-SCALE ADJUSTMENT CIRCUIT # **BASIC POSITIVE REFERENCE OPERATION** # **PULSED REFERENCE OPERATION** 2-958 DIGITAL-TO-ANALOG CONVERTERS # **BASIC CONNECTIONS** # INTERFACING WITH VARIOUS LOGIC FAMILIES # **BIPOLAR OFFSET (TRUE ZERO)** REV. B # **BASIC CONNECTIONS** # **BASIC UNIPOLAR OPERATION** # SYMMETRICAL OFFSET OPERATION # APPLICATIONS INFORMATION REFERENCE AMPLIFIER SETUP The DAC-312 is a multiplying D/A converter in which the output current is the product of a digital number and the input reference current. The reference current may be fixed or may vary from nearly zero to +1.0mA. The full range output current is a linear function of the reference current and is given by: $$I_{FR} = \frac{4095}{4096} \times 4 \times (I_{REF}) = 3.999 I_{REF},$$ where $I_{REF} = I_{14}$ In positive reference applications, an external positive reference voltage forces current through R14 into the $V_{REF(+)}$ terminal (pin 14) of the reference amplifier. Alternatively, a negative reference may be applied to $V_{REF(-)}$ at pin 15. Reference current flows from ground through R14 into $V_{REF(+)}$ as in the positive reference case. This negative reference connection has the advantage of a very high impedance presented at pin 15. The voltage at pin 14 is equal to and tracks the voltage at pin 15 due to the high gain of the internal reference amplifier. R15 (nominally equal to R14) is used to cancel bias current errors. Bipolar references may be accommodated by offsetting $V_{REF}$ or pin 15. The negative common-mode range of the reference amplifier is given by: $V_{CM} = V - plus (I_{REF} X 3k\Omega)$ plus 1.23V. The positive common-mode range is V + less 1.8V. When a DC reference is used, a reference bypass capacitor is recommended. A 5.0V TTL logic supply is not recommended as a reference. If a regulated power supply is used as a reference, R14 should be split into two resistors with the junction bypassed to ground with a $0.1\mu\mathrm{F}$ capacitor. For most applications the tight relationship between I<sub>REF</sub> and I<sub>FS</sub> will eliminate the need for trimming I<sub>REF</sub>. If required, full scale trimming may be accomplished by adjusting the value of R14, or by using a potentiometer for R14. An improved method of full-scale trimming which eliminates potentiometer T.C. effects is shown in the Recommended Full-Scale Adjustment circuit. The reference amplifier must be compensated by using a capacitor from pin 16 to V–. For fixed reference operation, a $0.01\mu\text{F}$ capacitor is recommended. For variable reference applications, see section entitled "Reference Amplifier Compensation for Multiplying Applications." #### **MULTIPLYING OPERATION** The DAC-312 provides excellent multiplying performance with an extremely linear relationship between $I_{FS}$ and $I_{REF}$ over a range of 1mA to $1\mu A$ . Monotonic operation is maintained over a typical range of $I_{REF}$ from $100\mu A$ to 1.0mA. Although some degradation of gain accuracy will be realized at reduced values of $I_{\mbox{\scriptsize REF}}$ . (See Gain Accuracy vs Reference Current). # REFERENCE AMPLIFIER COMPENSATION FOR MULTIPLYING APPLICATIONS AC reference applications will require the reference amplifier to be compensated using a capacitor from pin 16 to V–. The value of this capacitor depends on the impedance presented to pin 14 for R14 values of 1.0, 2.5 and 5.0k $\Omega$ , minimum values of $C_C$ are 5, 10, and 25pF. Larger values of R14 require proportionately increased values of $C_C$ for proper phase margin. For fastest response to a pulse, low values of R14 enabling small $C_C$ values should be used. If pin 14 is driven by a high impedance such as a transistor current source, none of the above values will suffice and the amplifier must be heavily compensated which will decrease overall bandwidth and slew rate. For R14 = 1k $\Omega$ and $C_C$ = 5pF, the reference amplifier slews at 4mA/ $\mu$ s enabling a transition from I<sub>REF</sub> = 0 to I<sub>REF</sub> = 1mA in 250ns. Operation with pulse inputs to the reference amplifier may be accommodated by an alternate compensation scheme. This technique provides lowest full-scale transition times. An internal clamp allows quick recovery of the reference amplifier from a cutoff (I\_{REF}=0) condition. Full-scale transition (0 to 1mA) occurs in 62.5ns when the equivalent impedance at pin 14 is 800 $\Omega$ and $C_C=0$ . This yields a reference slew rate of 8mA/ $\mu$ s which is relatively independent of R<sub>IN</sub> and V<sub>IN</sub> values. # **LOGIC INPUTS** The DAC-312 design incorporates a unique logic input circuit which enables direct interface to all popular logic families and provides maximum noise immunity. This feature is made possible by the large input swing capability, $40\mu A$ logic input current, and completely adjustable logic threshold voltage. For V-=-15V, the logic inputs may swing between -5 and +10V. This enables direct interface with +15V CMOS logic, even when the DAC-312 is powered from a +5V supply. Minimum input logic swing and minimum logic threshold voltage are given by : V- plus (I<sub>REF</sub> X $3k\Omega$ ) plus 1.8V. The logic threshold may be adjusted over a wide range by placing an appropriate voltage at the logic threshold control pin (pin 13. V<sub>LC</sub>). The appropriate graph shows the relationship between V<sub>LC</sub> and V<sub>TH</sub> over the temperature range, with V<sub>TH</sub> nominally 1.4 above V<sub>LC</sub>. For TTL interface, simply ground pin 13. When interfacing ECL, an I<sub>REF</sub> ≤ 1mA is recommended. For interfacing other logic families, see block titled "Interfacing With Various Logic Families". For general setup of the logic control circuit, it should be noted that pin 13 will sink 7mA typical; external circuitry should be designed to accommodate this current. # **ANALOG OUTPUT CURRENTS** Both true and complemented output sink currents are provided where $I_O+\overline{I_O}=I_{FR}.$ Current appears at the "true" output when a "1" is applied to each logic input. As the binary count increases, the sink current at pin 18 increases proportionally, in the fashion of a "positive logic" D/A converter. When a "0" is applied to any input bit, that current is turned off at pin 18 and turned on at pin 19. A decreasing logic count increases $\overline{I_O}$ as in a negative or inverted logic D/A converter. Both outputs may be used simultaneously. If one of the outputs is not required it must still be connected to ground or to a point capable of sourcing $I_{FR}$ ; do not leave an unused output pin open. Both outputs have an extremely wide voltage compliance enabling fast direct current-to-voltage conversion through a resistor tied to ground or other voltage source. Positive compliance is 25V above V- and is independent of the positive supply. Negative compliance is + 10V above V-. The dual outputs enable double the usual peak-to-peak load swing when driving loads in quasi-differential fashion. This feature is especially useful in cable driving, CRT deflection and in other balanced applications such as driving center-tapped coils and transformers. #### **POWER SUPPLIES** The DAC-312 operates over a wide range of power supply voltages from a total supply of 20V to 36V. When operating with V-supplies of -10V or less, $I_{\rm REF} \le 1 {\rm mA}$ is recommended. Low reference current operation decreases power consumption and increases negative compliance, reference amplifier negative common-mode range, negative logic input range, and negative logic threshold range; consult the various figures for guidance. For example, operation at -9V with $I_{\rm REF} = 1 {\rm mA}$ is not recommended because negative output compliance would be reduced to near zero. Operation from lower supplies is possible, however at least 8V total must be applied to insure turn-on of the internal bias network. Symmetrical supplies are not required, as the DAC-312 is quite insensitive to variations in supply voltage. Battery operation is feasible as no ground connection is required; however, an artificial ground may be used to insure logic swings, etc. remain between acceptable limits. #### **TEMPERATURE PERFORMANCE** The nonlinearity and monotonicity specifications of the DAC-312 are guaranteed to apply over the entire rated operating temperature range. Full-Scale output current drift is tight, typically $\pm 10 \text{ppm/}^{\circ}\text{C}$ , with zero-scale output current and drift essentially negligible compared to 1/2 LSB. The temperature coefficient of the reference resistor R14 should match and track that of the output resistor for min- imum overall full-scale drift. Settling times of the DAC-312 decrease approximately 10% at ~55°C; at + 125°C an increase of about 15% is typical. #### **SETTLING TIME** The DAC-312 is capable of extremely fast settling times, typically 250ns at $I_{\rm REF}=1.0$ mA. Judicious circuit design and careful board layout must be employed to obtain full performance potential during testing and application. The logic switch design enables propagation delays of only 25ns for each of the 12 bits. Settling time to within 1/2 LSB of the LSB is therefore 25ns, with each progressively larger bit taking successively longer. The MSB settles in 250ns, thus determining the overall settling time of 250ns. Settling to 10-bit accuracy requires about 90 to 130ns. The output capacitance of the DAC-312 including the package is approximately 20pF; therefore, the output RC time constant dominates settling time if $R_{\rm L} > 500\Omega$ Settling time and propagation delay are relatively insensitive to logic input amplitude and rise and fall times, due to the high gain of the logic switches. Settling time also remains essentially constant for $I_{\rm REF}$ values down to 0.5mA, with gradual increases for lower $I_{\rm REF}$ values lies in the ability to attain a given output level with lower load resistors, thus reducing the output RC time constant. Measurement of the settling time requires the ability to accurately resolve $\pm 1/2$ LSB of current, which is $\pm 500nA$ for 4mA FSR. In order to assure the measurement is of the actual settling time and not the R.C. time of the output network, the resistive termination on the output of the DAC must be 500 ohms or less. This does, however, place certain limitations on the testing apparatus. At $I_{\rm REF}$ values of less than 0.5mA, it is difficult to prevent RC damping of the output and maintain adequate sensitivity. Because the DAC-312 has 8 equal current sources for the 3 most significant bits, the major carry occurs at the code change of 000111111111 to 111000000000. The worst case settling time occurs at the zero to full-scale transition and it requires 9.2 time constants for the DAC output to settle to within $\pm 1/2$ LSB (0.0125%) of its final value. The DAC-312 switching transients or "glitches" are on the order of 500mV-ns. This is most evident when switching through the major carry and may be further reduced by adding small capacitive loads at the output with a minor sacrifice in transition speeds. Fastest operation can be obtained by using short leads, minimizing output capacitance and load resistor values, and by adequate bypassing at the supply, reference, and $V_{LC}$ terminals. Supplies do not require large electrolytic bypass capacitors as the supply current drain is independent of input logic states; $0.1\mu F$ capacitors at the supply pins provide full transient protection. # DIFFERENTIAL vs INTEGRAL NONLINEARITY Integral nonlinearity, for the purposes of the discussion, refers to the "straightness" of the line drawn through the individual response points of a data converter. Differential nonlinearity, on the other hand, refers to the deviation of the spacing of the adjacent points from a 1 LSB ideal spacing. Both may be expressed as either a percentage of full-scale output or as fractional LSBs or both. The following figures define the manner in which these parameters are specified. The left figure shows a portion of the transfer curve of a DAC with 1/2 LSB INL and the (implied) DNL spec of 1 LSB. Below this is a graphic representation of the way this would appear on a CRT, for example, if the D/A converter output were to be applied to the Y input of a CRT as shown in the application schematic titled "CRT Display Drive." On the right is a portion of the transfer curve of a DAC specified for 2 LSB INL with 1/2 LSB DNL specified and the graphic display below it. One of the characteristics of an R-2R DAC in standard form is that any transition which causes a zero LSB change (i.e., the same output for two different codes) will exhibit the same output each time that transition occurs. The same holds true for transitions causing a 2 LSB change. These two problem transitions are allowable for the standard definition of monotonicity and also allow the device to be specified very tightly for INL. The major problem arising from this error type is in A/D converter implementations. Inputs producing the same output are now represented by ambiguous output codes for an identical input. Also, 2 LSB gaps can cause large errors at those input levels (assuming 1/2 LSB quantizing levels). It can be seen from the two figures that the DNL specified D/A converter will yield much finer grained data than the INL specified part, thus improving the ability of the A/D to resolve changes in the analog input. # DIFFERENTIAL LINEARITY COMPARISON # **DESCRIPTION OF OPERATION** The DAC-312 is divided into two major sections, an 8-segment generator and a 9-bit master/slave D/A Converter. In operation the device performs as follows (See Simplified Schematic): The three most significant bits (MSB's) are inputs to a 3-to-8 line decoder. The selected resistor (R5 in the figure) is connected to the master/slave 9-bit D/A Converter. All lower order resistors (R1 through R4) are summed into the Io line, while all higher order resistors (R6 through R8) are summed into the $\overline{I_0}$ line. The R5 current supplies 512 steps of current (0 to 0.499mA for a 1mA reference current) which are also summed into the $I_O$ or $\overline{I_O}$ lines depending on the bits selected. In the figure, the code selected is: 100 110000000. Therefore, 2mA (4 X 0.5mA/segment) +0.375mA (from master/slave D/A Converter) are summed into Io giving an Io of 2.375mA. To has a current of 1.625mA with this code. As the three MSB's are incremented, each successively higher code adds 0.5mA to Io and subtracts 0.5mA from Io, with the selected resistor feeding its current to the master/slave D/A Converter; thus each increment of the 3 MSB's allows the current in the 9-bit D/A Converter to be added to a pedestal consisting of the sum of all lower order currents from the segment generator. This configuration guarantees monotonicity. # EXPANDED TRANSFER CHARACTERISTIC SEGMENT (001 010 011) # SIMPLIFIED SCHEMATIC # 12-BIT FAST A/D CONVERTER