# **IDT™** Interprise™ Integrated **Communications Processor** RC32434 ## **Device Overview** The RC32434 is a member of the IDT™ Interprise™ family of PCI integrated communications processors. It incorporates a high performance CPU core and a number of on-chip peripherals. The integrated processor is designed to transfer information from I/O modules to main memory with minimal CPU intervention, using a highly sophisticated direct memory access (DMA) engine. All data transfers through the RC32434 are achieved by writing data from an on-chip I/O peripheral to main memory and then out to another I/O module. ### **Features** ### • 32-bit CPU Core - MIPS 32 instruction set - Cache Sizes: 8KB instruction and data caches, 4Way set as sociative, cache line locking, non-blocking prefetches - 16 dual-entry JTLB with variable page sizes - 3-entry instruction TLB - 3-entry data TLB - Max is sue rate of one 32x16 multiply per clock - Max is sue rate of one 32x32 multiply every other clock - CPU control with start, stop, and single stepping - Software breakpoints support - Hardware breakpoints on virtual addresses - ICE Interface that is compatible with v2.5 of the EJTAG Specification ### **PCIInterface** - 32-bit PCI revision 2.2 compliant - Supports host or satellite operation in both master and target - Support for synchronous and asynchronous operation - PCI clock supports frequencies from 16 MHz to 66 MHz - PCI arbiter in Host mode: supports 6 external masters, fixed priority or round robin arbitration - . I<sub>2</sub>O "like" PCI Messaging Unit ### Ethernet Interface - 10 and 100 Mb/s ISO/IEC 8802-3:1996 compliant - Supports MII or RMII PHY interface - Supports 64 entry hash table based multicast address filtering - 512 byte transmit and receive FIFOs - Supports flow control functions outlined in IEEE Std. 802.3x-1997 ### **DDR Memory Controller** - Supports up to 256MB of DDR SDRAM - 1 chip select supporting 4 internal DDR banks - Supports a 16-bit wide data port using x8 or x16 bit wide DDR SDRAM devices - Supports 64 Mb, 128 Mb, 256 Mb, 512 Mb, and 1Gb DDR SDRAM devices - Data bus multiplexing support allows interfacing to standard DDR DIMMs and SODIMMs - Automatic refresh generation # **Block Diagram** IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. 1 of 52 © 2004 Integrated Device Technology, Inc. DSC 6214 #### Non-Volatile RAM - Provides 512-bits of non-volatile storage - Eliminates need for external boot configuration vector - Stores initial PCI configuration register values when PCI configured to operate in satellite mode with suspended CPU execution - Authorization unit ensures only authorized software will operate on the system ### Memory and Peripheral Device Controller - Provides "glueless" interface to standard SRAM, Flash, ROM, dual-port memory, and peripheral devices - Demultiplexed address and data buses: 8-bit data bus, 26-bit address bus, 4 chip selects, control for external data bus buffers - Automatic byte gathering and scattering - Flexible protocol configuration parameters: programmable number of wait states (0 to 63), programmable postread/postwrite delay (0 to 31), supports external wait state generation, supports Intel and Motorola style peripherals - Write protect capability per chip select - Programmable bus transaction timer generates warm reset when counter expires - Supports up to 64 MB of memory per chip select ### DMA Controller - 6 DMA channels: two channels for PCI (PCI to Memory and Memory to PCI), two channels for the Ethernet interface, and two channels for memory to memory DMA operations - Provides flexible descriptor based operation - Supports unaligned transfers (i.e., source or destination address may be on any byte boundary) with arbitrary byte length ## Universal Asynchronous Receiver Transmitter (UART) - Compatible with the 16550 and 16450 UARTs - 16-byte transmit and receive buffers - Programmable baud rate generator derived from the system clock - Fully programmable serial characteristics: - 5, 6, 7, or 8 bit characters - Even, odd or no parity bit generation and detection - 1, 1-1/2 or 2 stop bit generation - Line break generation and detection - False start bit detection - Internal loopback mode ### Additional General Purpose Peripherals - Interrupt controller - System integrity functions - General purpose I/O controller - Serial peripheral interface (SPI) ### Counter/Timers - Three general purpose 32-bit counter timers - Timers may be cascaded - Selectable counter/timer clock source #### JTAG Interface - Compatible with IEEE Std. 1149.1 - 1990 ### **CPU Execution Core** The 32-bit CPU core is 100% compatible with the MIPS32 instruction set architecture (ISA). Specifically, this device features the 4Kc CPU core developed by MIPS Technologies Inc. (www.mips.com). This core issues a single instruction per cycle, includes a five stage pipeline and is optimized for applications that require integer arithmetic. The CPU core includes 8 KB instruction and 8 KB data caches. Both caches are 4-way set associative and can be locked on a per line basis, which allows the programmer control over this precious on-chip memory resource. The core also features a memory management unit (MMU). The CPU core also incorporates an enhanced joint test access group (EJTAG) interface that is used to interface to in-circuit emulator tools, providing access to internal registers and enabling the part to be controlled externally, simplifying the system debug process. The use of this core allows IDT's customers to leverage the broad range of software and development tools available for the MIPS architecture, including operating systems, compilers, and in-circuit emulators ### PCI Interface The PCI interface on the RC32434 is compatible with version 2.2 of the PCI specification. An on-chip arbiter supports up to six external bus masters, supporting both fixed priority and rotating priority arbitration schemes. The part can support both satellite and host PCI configurations, enabling the RC32434 to act as a slave controller for a PCI add-in card application or as the primary PCI controller in the system. The PCI interface can be operated synchronously or asynchronously to the other I/O interfaces on the RC32434 device. #### Ethernet Interface The RC32434 has one Ethernet Channel supporting 10Mbps and 100Mbps speeds to provide a standard media independent interface (MII or RMII), allowing a wide range of external devices to be connected efficiently. ### Double Data Rate Memory Controller The RC32434 incorporates a high performance double data rate (DDR) memory controller which supports x16 memory configurations up to 256MB. This module provides all of the signals required to interface to discrete memory devices, including a chip select, differential clocking outputs and data strobes. ### Memory and I/O Controller The RC32434 uses a dedicated local memory/IO controller including a de-multiplexed 8-bit data and 26-bit address bus. It includes all of the signals required to interface directly to a maximum of four Intel or Motorola-style external peripherals. #### **DMA Controller** The DMA controller consists of 6 independent DMA channels, all of which operate in exactly the same manner. The DMA controller off-loads the CPU core from moving data among the on-chip interfaces, external peripherals, and memory. The controller supports scatter/gather DMA with no alignment restrictions, making it appropriate for communications and graphics systems. ### **UART Interface** The RC32434 contains a serial channel (UART) that is compatible with the industry standard 16550 UART. ### General Purpose I/O Controller The RC32434 has 14 general purpose input/output pins. Each pin may be used as an active high or active low level interrupt or non-maskable interrupt input, and each signal may be used as a bit input or output port. ### System Integrity Functions The RC32434 contains a programmable watchdog timer that generates a non-maskable interrupt (NMI) when the counter expires and also contains an address space monitor that reports errors in response to accesses to undecoded address regions. ### Thermal Considerations The RC32434 is guaranteed in an ambient temperature range of $0^{\circ}$ to +70° C for commercial temperature devices and - 40° to +85° for industrial temperature devices. ## **Revision History** November 3, 2003: Initial publication. Preliminary Information. **December 15, 2003**: Final version. In Table 7, changed maximum value for Tskew in 266MHz category and changed values for Tdo in all speed grades for signals DDRADDR, etc. In Table 8, changed minimum values in all speed grades for all Tdo signals and for Tsu and Tzd in MDATA[7:0]. In Table 16, added reference to Power Considerations document. In Table 17, added 2 rows under PCI and Notes 1 and 2. **January 5, 2004**: In Table 19, Pin F6 was changed from Vcc I/O to Vss. In Table 23, pin F6 was deleted from the Vcc I/O row and added to the Vss row. **January 27, 2004**: In Table 3, revised description for MADDR[3:0] and changed 4096 cycles to 4000 for MADDR[7]. (Note: MADDR was incorrectly labeled as MDATA in previous data sheet.) **March 29, 2004**: Added Standby mode to Table 16, Power Consumption. # Pin Description Table The following table lists the functions of the pins provided on the RC32434. Some of the functions listed may be multiplexed onto the same pin. The active polarity of a signal is defined using a suffix. Signals ending with an "N" are defined as being active, or asserted, when at a logic zero (low) level. All other signals (including clocks, buses, and select lines) will be interpreted as being active, or asserted, when at a logic one (high) level. | Signal | Туре | Name/Description | | | | | | | |-----------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Memory and Peri | heral Bus | | | | | | | | | BDIRN | 0 | <b>External Buffer Direction.</b> Controls the direction of the external data bus buffer for the memory and peripheral bus. If the RC32434 memory and peripheral bus is connected to the A side of a transceiver, such as an IDT74FCT245, then this pin may be directly connected to the direction control (e.g., BDIR) pin of the transceiver. | | | | | | | | BOEN | 0 | <b>External Buffer Enable.</b> This signal provides an output enable control for an external buffer on the memory and peripheral data bus. | | | | | | | | WEN | 0 | <b>Write Enables</b> . This signal is the memory and peripheral bus write enable signal. | | | | | | | | CSN[3:0] | 0 | <b>Chip Selects.</b> These signals are used to select an external device on the memory and peripheral bus. | | | | | | | | MADD R[21:0] | 0 | Address Bus. 22-bit memory and peripheral bus address bus. MADDR[25:22] are available as GPIO alternate functions. | | | | | | | | MDATA[7:0] | I/O | <b>Data Bus.</b> 8-bit me mory and peripheral data bus. During a cold reset, these pins function as inputs that are used to load the boot configuration vector. | | | | | | | | OEN | 0 | Output Enable. This signal is asserted when data should be driven by an external device on the memory and peripheral bus. | | | | | | | | RWN | 0 | Read Write. This signal indicates whether the transaction on the memory and peripheral bus is a read transaction or a write transaction. A high level indicates a read from an external device. A low level indicates a write to an external device. | | | | | | | | WAITACKN | I | Wait or Transfer Acknowledge. When configured as wait, this signal is asserted during a memory and peripheral bus transaction to extend the bus cycle. When configured as a transfer acknowledge, this signal is asserted during a transaction to signal the completion of the transaction. | | | | | | | | DDR Bus | • | | | | | | | | | DD RADD R[13:0] | 0 | DDR Address Bus. 14 bit multiplexed DDR address bus. This bus is used to transfer the addresses to the DDR devices. | | | | | | | | DDRBA[1:0] | 0 | <b>DDR Bank Address.</b> These signals are used to transfer the bank address to the DDRs. | | | | | | | | DDRCASN | 0 | DDR Column Address Strobe. This signal is asserted during DDR transactions. | | | | | | | | DDRCKE | 0 | DDR Clock Enable. The DDR clock enable signal is asserted during normal DDR operation. This signal is negated following a cold reset or during a power down operation. | | | | | | | | DDRCKN | 0 | DDR Negative DDR clock. This signal is the negative clock of the differential DDR clock pair. | | | | | | | Table 1 Pin Description (Part 1 of 6) | Signal | Туре | Name/Description | |---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DDRCKP | 0 | DDR Positive DDR clock. This signal is the positive clock of the differential DDR clock pair. | | DDRCSN | 0 | <b>DDR Chip Selects.</b> This active low signal is used to select DDR device(s) on the DDR bus. | | DDRDATA[15:0] | I/O | DDR Data Bus. 16-bit DDR data bus is used to transfer data between the RC3 2434 and the DDR devices. Data is transferred on both edges of the dock. | | DD RDM[1:0] | 0 | DDR Data Write Enables. Byte data write enables are used to enable specific byte lanes during DDR writes. DDR DM[0] corresponds to DDRDATA[7:0] DDR DM[1] corresponds to DDRDATA[15:8] | | DDRDQS[1:0] | I/O | DDR Data Strobes. DDR byte data strobes are used to clock data between DDR devices and the RC32434. These strobes are inputs during DDR reads and outputs during DDR writes. DDR DQS[0] corresponds to DDR DATA[7:0] DDR DQS[1] corresponds to DDR DATA[15:8] | | DDRRASN | 0 | <b>DDR Row Address Strobe</b> . The DDR row address strobe is asserted during DDR transactions. | | DDRVREF | I | <b>DDR Voltage Reference.</b> SSTL_2 DDR voltage reference is generated by an external source. | | DDRWEN | 0 | DDR Write Enable. DDR write enable is asserted during DDR write transactions. | | PCI Bus | , | | | PCIAD[31:0] | I/O | PCI Multiplexed Address/Data Bus. Address is driven by a bus master during initial PCIFRAMEN assertion. Data is then driven by the bus master during writes or by the bus target during reads. | | PCICBEN[3:0] | I/O | PCI Multiplexed Command/Byte Enable Bus. PCI commands are driven by the bus master during the initial PCIF RAMEN assertion. Byte enable signals are driven by the bus master during subsequent data phase(s). | | PCICLK | I | PCI Clock. Clock used for all PCI bus transactions. | | PCIDEVSELN | I/O | <b>PCI De vice Select</b> . This signal is driven by a bus target to indicate that the target has decoded the address as one of its own address spaces. | | PCIFRAMEN | I/O | <b>PCI Frame</b> . Driven by a bus master. Assertion indicates the beginning of a bus transaction. Negation indicates the last data. | | PCIGNTN[3:0] | I/O | PCI Bus Grant. In PCI host mode with internal arbiter: The assertion of these signals indicates to the agent that the internal RC32434 arbiter has granted the agent access to the PCI bus. In PCI host mode with external arbiter: PCIGNTN[0]: asserted by an external arbiter to indicate to the RC32434 that access to the PCI bus has been granted. PCIGNTN[3:1]: unused and driven high. In PCI sate llite mode: PCIGNTN[0]: This signal is asserted by an external arbiter to indicate to the RC32434 that access to the PCI bus has been granted. PCIGNTN[3:1]: unused and driven high | | PCIIRDYN | I/O | <b>PCI Initiator Ready</b> . Driven by the bus master to indicate that the current datum can complete. | Table 1 Pin Description (Part 2 of 6) | Signal | Туре | Name/Description | |-----------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCILOCKN | I/O | <b>PCI Lock</b> . This signal is asserted by an external bus master to indicate that an exclusive operation is occurring. | | PCIPAR | I/O | <b>PCI Parity</b> . Even parity of the PC IAD[31:0] bus. Driven by the bus master during address and write Data phases. Driven by the bus target during the read data phase. | | PCIPERRN | I/O | PCI Parity Error. If a parity error is detected, this signal is asserted by the receiving bus agent 2 clocks after the data is received. | | PCIREQN[3:0] | I/O | PCI Bus Re quest. In PCI host mode with internal arbiter: The se signals are inputs whose assertion indicates to the internal RC 32434 arbiter that an agent desires ownership of the PCI bus. In PCI host mode with external arbiter: PCIREQN[0]: asserted by the RC 32434 to request ownership of the PCI bus. PCIREQN[3:1]: unused and driven high. In PCI sate Ilite mode: PCIREQN[0]: this signal is asserted by the RC32434 to request use of the PCI bus. PCIREQN[1]: function changes to PCIIDSEL and is used as a chip select during configuration read and write transactions. PCIREQN[3:2]: unused and driven high. | | PCIRSTN | I/O | PCI Re set. In host mode, this signal is asserted by the RC32434 to generate a PCI reset. In satellite mode, a ssertion of this signal initiates a warm reset. | | PCISERRN | I/O | PCI System Error. This signal is driven by an agent to indicate an address parity error, data parity error during a special cycle command, or any other system error. Requires an external pull-up. | | PCISTOPN | I/O | <b>PCI Stop</b> . Driven by the bus target to terminate the current bus transaction. For example, to indicate a retry. | | PCITRDYN | I/O | PCI Target Ready. Driven by the bus target to indicate that the current data can complete. | | General Purpose | Input/Output | | | GPIO[0] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: U0SOUT Alternate function: UART channe I 0 serial output. | | GPIO[1] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: UOSINP Alternate function: UART channel 0 serial input. | | GPI0[2] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: UORTSN Alternate function: UART channel 0 request to send. | | GPI0[3] | 1/0 | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: UOCTSN Alternate function: UART channel 0 clear to send. | Table 1 Pin Description (Part 3 of 6) | Signal | Туре | Name/Description | |---------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIO[4] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: MADDR [22] Alternate function: Memory and peripheral bus address. | | GPI0[5] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: MADDR[23] Alternate function: Memory and peripheral bus address. | | GPIO[6] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: MADDR [24] Alternate function: Memory and peripheral bus address. The value of this pin may be used as a counter timer clock input (see Counter Timer Clock Select Register in Chapter 14, Counter/Timers, of the RC 32434 User Manual). | | GPIQ[7] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: MADDR [25] Alternate function: Me mory and peripheral bus address. The value of this pin may be used as a counter timer clock input (see Counter Timer Clock Select Register in Chapter 14, Counter/Timers, of the RC 32434 User Manual). | | GPI0[8] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: CPU Alternate function: CPU or DMA debug output pin. | | GPI0[9] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: PCIREQN[4] Alternate function: PCI Request 4. | | GPIO[10] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: PCIGNTN[4] Alternate function: PCI Grant 4. | | GPIO[11] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: PCIREQN[5] Alternate function: PCI Request 5. | | GPI0[12] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: PCIGNTN[5] Alternate function: PCI Grant 5. | | GPIO[13] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: PCIMUINTN Alternate function: PCI Messaging unit interrupt output. | | SPI Interface | • | | | SCK | I/O | Serial Clock. This signal is used as the serial dock output. This pin may be used as a bit input/output port. | Table 1 Pin Description (Part 4 of 6) | Signal | Туре | Name/Description | | | | | | | |-------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | SDI | I/O | Serial Data Input. This signal is used to shift in serial data. This pin may be used as a bit input/output port. | | | | | | | | SDO | I/O | Serial Data Output. This signal is used shift out serial data. | | | | | | | | Ethernet Interfac | es | | | | | | | | | MIICL | I | Ethernet MII Collision Detected. This signal is asserted by the ethemet PHY when a collision is detected. | | | | | | | | MIICRS | I | <b>Ethernet MII Carrier Sense.</b> This signal is asserted by the ethernet PHY when either the transmit or receive medium is not idle. | | | | | | | | MIIRXCLK | I | Ethernet MII Receive Clock. This clock is a continuous clock that provides a timing reference for the reception of data. This pin also functions as the RMII REF_CLK input. | | | | | | | | MIIR XD [3:0] | I | Ethernet MII Receive Data. This nibble wide data bus contains the data received by the ethernet PHY. This pin also functions as the RMII RXD[1:0] input. | | | | | | | | MIIRXDV | I | Ethernet MII Receive Data Valid. The assertion of this signal indicates that valid receive data is in the MII receive data bus. This pin also functions as the RMII CRS_DV input. | | | | | | | | MIIRXER | I | Ethernet MII Receive Error. The assertion of this signal indicates that an error was detected somewhere in the ethernet frame currently being sent in the MII receive data bus. This pin also functions as the RMII RX_ER input. | | | | | | | | MIITXCLK | I | <b>Ethernet MII Transmit Clock</b> . This clock is a continuous clock that provides a timing reference for the transfer of transmit data. | | | | | | | | MIITXD[3:0] | 0 | Ethernet MII Transmit Data. This nibble wide data bus contains the data to be transmitted. This pin also functions as the RMII TXD[1:0] output. | | | | | | | | MIITXENP | 0 | Ethernet MII Transmit Enable. The assertion of this signal indicates that data is present on the MII for transmission. This pin also functions as the RMII TX_EN output. | | | | | | | | MIITXER | 0 | Ethernet MII Transmit Coding Error. When this signal is asserted together with MIITXENP, the ethernet PHY will transmit symbols which are not valid data or delimiters. | | | | | | | | MIIMDC | 0 | MII Management Data Clock. This signal is used as a timing reference for transmission of data on the management interface. | | | | | | | | MIIMDIO | I/O | MII Management Data. This bidirectional signal is used to transfer data between the station management entity and the ethernet PHY. | | | | | | | | EJTAG/JTAG | • | | | | | | | | | JTAG_TMS | I | JTAG Mode. The value on this signal controls the test mode select of the boundary scan logic or JTAG Controller. When using the EJTAG debug interface, this pin should be left disconnected (since there is an internal pull-up) or driven high. | | | | | | | | EJTAG_TMS | I | <b>EJTAG Mode</b> . The value on this signal controls the test mode select of the EJTAG Controller. When using the JTAG boundary scan, this pin should be left disconnected (since there is an internal pull-up) or driven high. | | | | | | | Table 1 Pin Description (Part 5 of 6) | Signal | Туре | Name/Description | |-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | JTAG_TRST_N | I | JTAG Reset. This active low signal asynchronously resets the boundary scan logic, JTAG TAP Controller, and the EJTAG Debug TAP Controller. An external pull-up on the board is recommended to meet the JTAG specification in cases where the tester can access this signal. However, for systems running in functional mode, one of the following should occur: 1) a ctively drive this signal low with control logic 2) statically drive this signal low with an external pull-down on the board 3) clock JTAG_TCK while holding EJTAG_TMS and/or JTAG_TMS high. | | JTAG_TCK | I | JTAG Clock. This is an input test clock used to clock the shifting of data into or out of the boundary scan logic, JTAG Controller, or the EJTAG Controller. JTAG_TCK is independent of the system and the processor clock with a nominal 50% duty cycle. | | JTAG_TDO | 0 | JTAG Data Output. This is the serial data shifted out from the boundary scan logic, JTAG Controller, or the EJTAG Controller. When no data is being shifted out, this signal is tri-stated. | | JTAG_TDI | I | JTAG Data Input. This is the serial data input to the boundary scan logic, JTAG Controller, or the EJTAG Controller. | | System | | | | CLK | I | Master Clock. This is the master dock input. The processor frequency is a multiple of this clock frequency. This clock is used as the system clock for all memory and peripheral bus operations. | | EXTBCV | I | <b>Load External Boot Configuration Vector.</b> When this pin is asserted (i.e., high) the boot configuration vector is loaded from an externally supplied value during a cold reset. When this pin is negated, the boot configuration vector is taken from the NVR AM located on-chip. | | EXTCLK | 0 | <b>External Clock.</b> This clock is used for all memory and peripheral bus operations. | | COLDRSTN | I | <b>Cold Reset.</b> The assertion of this signal initiates a cold reset. This causes the processor state to be initialized, boot configuration to be loaded, and the internal PLL to lock onto the master dock (CLK). | | RSTN | I/O | <b>Reset</b> . The assertion of this bidirectional signal initiates a warm reset. This signal is asserted by the RC32434 during a warm reset. | Table 1 Pin Description (Part 6 of 6) ## Pin Characteristics **Note:** Some input pads of the RC32434 do not contain internal pull-ups or pull-downs. Unused inputs should be tied off to appropriate levels. This is especially critical for unused control signal inputs (such as WAITACKN) which, if left floating, could adversely affect the RC32434's operation. Also, any input pin left floating can cause a slight increase in power consumption. | Function | Pin Name | Туре | Buffer | I/O Type | Internal<br>Resistor | Notes <sup>1</sup> | |-----------------------|-----------------|------|--------------------|----------------|----------------------|--------------------| | Memory and Peripheral | BDIRN | 0 | LVTTL | High Drive | | | | Bus | BOEN | 0 | LVTTL | High Drive | | | | | WEN | 0 | LVTTL | High Drive | | | | | CSN[3:0] | 0 | LVTTL | High Drive | | | | | MADD R[21:0] | I/O | LVTTL | High Drive | | | | | MDATA[7:0] | I/O | LVTTL | High Drive | | | | | OEN | 0 | LVTTL | High Drive | | | | | RWN | 0 | LVTTL | High Drive | | | | | WAITACKN | I | LVTTL | STI | pull-up | | | DDR Bus | DD RADD R[13:0] | 0 | SSTL_2 | | | | | | DD RBA[1:0] | 0 | SSTL_2 | | | | | | DDRCASN | 0 | SSTL_2 | | | | | | DDRCKE | 0 | SSTL_2/LVC-<br>MOS | | | | | | DDRCKN | 0 | SSTL_2 | | | | | | DDRCKP | 0 | SSTL_2 | | | | | | DDRCSN | 0 | SSTL_2 | | | | | | DDRDATA[15:0] | I/O | SSTL_2 | | | | | | DD RDM[1:0] | 0 | SSTL_2 | | | | | | DDRDQS[1:0] | I/O | SSTL_2 | | | | | | DDRRASN | 0 | SSTL_2 | | | | | | DDRVREF | I | Analog | | | | | | DDRWEN | 0 | SSTL_2 | | | | | PCI Bus Interface | PCIAD[31:0] | I/O | PCI | | | | | | PCICBEN[3:0] | I/O | PCI | | | | | | PCICLK | I | PCI | | | | | | PCIDEVSELN | I/O | PCI | | | pull-up on board | | | PCIFRAMEN | I/O | PCI | | | pull-up on board | | | PCIGNTN[3:0] | I/O | PCI | | | pull-up on board | | | PCIIRDYN | I/O | PCI | | | pull-up on board | | | PCILOCKN | I/O | PCI | | | | | | PCIPAR | I/O | PCI | | | | | | PCIPERRN | I/O | PCI | | | | | | PCIREQN[3:0] | I/O | PCI | | | pull-up on board | | | PCIRSTN | I/O | PCI | | | pull-down on board | | | PCISERRN | I/O | PCI | Open Collector | | pull-up on board | | | PCISTOPN | I/O | PCI | · | | pull-up on board | | | PCITRDYN | I/O | PCI | | | pull-up on board | | General Purpose I/O | GPI0[8:0] | I/O | LVTTL | High Drive | pull-up | | | p. p | GPIO[13:9] | I/O | PCI | <i>y</i> = | F - 1 - FF | pull-up on board | | Serial Peripheral | SCK | 1/0 | LVTTL | High Drive | pull-up | pull-up on board | | nterface | SDI | 1/0 | LVTTL | High Drive | pull-up | pull-up on board | | | SDO | 1/0 | LVTTL | High Drive | pull-up | pull-up on board | Table 2 Pin Characteristics (Part 1 of 2) | Function | Pin Name | Туре | Buffer | I/O Type | Internal<br>Resistor | Notes <sup>1</sup> | |---------------------|-------------|------|--------|-----------------|----------------------|--------------------| | Ethernet Interfaces | MIICL | | LVTTL | LVTTL STI | | | | | MIICRS | ı | LVTTL | STI | pull-down | | | | MIIRXCLK | I | LVTTL | STI | pull-up | | | | MIIRXD[3:0] | I | LVTTL | STI | pull-up | | | | MIIRXDV | ı | LVTTL | STI | pull-down | | | | MIIRXER | I | LVTTL | STI | pull-down | | | | MIITXCLK | I | LVTTL | STI | pull-up | | | | MIITXD[3:0] | 0 | LVTTL | Low Drive | | | | | MIITXENP | 0 | LVTTL | Low Drive | | | | | MIITXER | 0 | LVTTL | Low Drive | | | | | MIIMDC | 0 | LVTTL | Low Drive | | | | | MIIMDIO | I/O | LVTTL | Low Drive | pull-up | | | EJTAG / JTAG | JTAG_TMS | | LVTTL | STI | pull-up | | | | EJTAG_TMS | I | LVTTL | STI | pull-up | | | | JTAG_TRST_N | ı | LVTTL | STI | pull-up | | | | JTAG_TCK | I | LVTTL | STI | pull-up | | | | JTAG_TDO | 0 | LVTTL | Low Drive | | | | | JTAG_TDI | I | LVTTL | STI | pull-up | | | System | CLK | | LVTTL | STI | | | | | EXTBCV | I | LVTTL | STI | pull-down | | | | EXTCLK | 0 | LVTTL | High Drive | | | | | COLDRSTN | ı | LVTTL | STI | | | | | RSTN | I/O | LVTTL | Low Drive / STI | pull-up | pull-up on board | Table 2 Pin Characteristics (Part 2 of 2) $<sup>^{1} \, \</sup>text{External pull-up required in most system applications. Some applications may require additional pull-ups not identified in this table.}$ # **Boot Configuration Vector** The encoding of the boot configuration vector is described in Table 3, and the vector input is illustrated in Figure 4. The value of the boot configuration vector read in by the RC32434 during a cold reset may be determined by reading the Boot Configuration Vector (BCV) Register. | Signal | Name/Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MADDR[3:0] | CPU Pipe line Clock Multiplier. This field spedifies the value by which the PLL multiplies the master clock input (CLK) to obtain the processor clock frequency (PCLK). For master clock input frequency constraints, refer to Table 3.2 in the RC 32434 User Manual. 0x0 - PLL Bypass 0x1 - Multiply by 3 0x2 - Multiply by 4 0x3 - Multiply by 5 - Reserved 0x4 - Multiply by 5 0x5 - Multiply by 6 - Reserved 0x6 - Multiply by 6 0x7 - Multiply by 8 0x8 - Multiply by 10 0x9 through 0xF - Reserved | | MAD DR[5:4] | External Clock Divider. This field specifies the value by which the IPBus dock (ICLK), which is always 1/2 PCLK, is divided in order to generate the external clock output on the EXTCLK pin. 0x0 - Divide by 1 0x1 - Divide by 2 0x2 - Divide by 4 0x3 - reserved | | MAD DR[6] | Endian. This bit specifies the endianness. 0x0 - little endian 0x1 - big endian | | MADDR[7] | Reset Mode. This bit specifies the length of time the RSTN signal is driven. 0x0 - Normal reset: RSTN driven for minimum of 4000 clock cycles. If the internal boot configuration vector is selected, the expiration of an 18-bit counter operating at the master clock input (CLK) frequency is used as the PLL stabilization delay. 0x1 - Reserved | | MADDR[10:8] | PCI Mode. This bit controls the operating mode of the PCI bus interface. The initial value of the EN bit in the PCIC register is determined by the PCI mode. 0x0 - Disa bled (EN initial value is zero) 0x1 - PCI satellite mode with PCI target not ready (EN initial value is one) 0x2 - PCI satellite mode with suspended CPU execution (EN initial value is one) 0x3 - PCI host mode with external arbiter (EN initial value is zero) 0x4 - PCI host mode with internal arbiter using fixed priority arbitration algorithm (EN initial value is zero) 0x5 - PCI host mode with internal arbiter using round robin arbitration algorithm (EN initial value is zero) 0x6 - reserved | Table 3 Boot Configuration Encoding (Part 1 of 2) # IDT RC32434 | Signal | Name/Description | |----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MADDR[11] | Disable Watchdog Timer. When this bit is set, the watchdog timer is disabled following a cold reset. 0x0 - Watchdog timer enabled 0x1 - Watchdog timer disabled | | MAD DR[1 3:12] | Reserved. These pins must be driven low during boot configuration. | | MAD DR[15:14] | Reserved. Must be set to zero. | Table 3 Boot Configuration Encoding (Part 2 of 2) # Logic Diagram — RC32434 Figure 1 Logic Diagram # **AC Timing Definitions** Below are examples of the AC timing characteristics used throughout this document. Figure 2 AC Timing Definitions Waveform | Symbol | Definition | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tper | Clock period. | | Tlow | Clock low. Amount of time the clock is low in one clock period. | | Thigh | Clock high. Amount of time the clock is high in one dock period. | | Trise | Rise time. Low to high transition time. | | Tfall | Fall time. High to low transition time. | | Tjitter | Jitter. Amount of time the reference clock (or signal) edge can vary on either the rising or falling edges. | | Tdo | Data out. Amount of time after the reference dock edge that the output will become valid. The minimum time represents the data output hold. The maximum time represents the earliest time the designer can use the data. | | Tzd | Z state to data valid. Amount of time after the reference clock edge that the tri-stated output takes to become valid. | | Tdz | Data valid to Z state. Amount of time after the reference clock edge that the valid output takes to become tri-stated. | | Tsu | Input set-up. Amount of time before the reference clock edge that the input must be valid. | | Thld | Input hold. Amount of time after the reference clock edge that the input must remain valid. | | Tpw | Pulse width. Amount of time the input or output is active for asynchronous signals. | | Tslew | Slew rate. The rise or fall rate for a signal to go from a high to low, or low to high. | | X(clock) | Timing value. This notation represents a value of $X'$ multiplied by the clock time period of the specified clock. Using 5(CLK) as an example: $X = 5$ and the oscillator clock (CLK) = 25MHz, then the timing value is 200. | | Tskew | Ske w. The amount of time two signal edges deviate from one a nother. | Table 4 AC Timing Definitions # **System Clock Parameters** (Values based on systems running at recommended supply voltages and operating temperatures, as shown in Tables 14 and 15.) | Parameter | Symbol | Reference<br>Edge | 266MHz | | 300MHz | | 350MHz | | 400MHz | | Units | Timing<br>Diagram | |-----------------------|------------------------|-------------------|--------|------|--------|------|--------|------|--------|------|-----------------|-------------------| | Tal allicter | | | Min | Max | Min | Max | Min | Max | Min | Max | Offics | Reference | | PCLK <sup>1</sup> | Frequency | none | 200 | 266 | 200 | 300 | 200 | 350 | 200 | 400 | MHz | See Figure 3. | | | Tper | ] | 3.8 | 5.0 | 3.3 | 5.0 | 2.85 | 5.0 | 2.5 | 5.0 | ns | | | ICLK <sup>2,3,4</sup> | Frequency | none | 100 | 133 | 100 | 150 | 100 | 175 | 100 | 200 | MHz | | | | Tper | 1 | 7.5 | 10.0 | 6.7 | 10.0 | 5.7 | 10.0 | 5.0 | 10.0 | ns | | | CLK <sup>5</sup> | Frequency | none | 25 | 125 | 25 | 125 | 25 | 125 | 25 | 125 | MHz | | | | Tper_5a | 1 1 | 8.0 | 40.0 | 8.0 | 40.0 | 8.0 | 40.0 | 8.0 | 40.0 | ns | | | · | Thigh_5 a,<br>Tlow_5a | | 40 | 60 | 40 | 60 | 40 | 60 | 40 | 60 | % of<br>Tper_5a | | | | Trise_5 a,<br>Tfall_5a | | _ | 3.0 | _ | 3.0 | _ | 3.0 | _ | 3.0 | ns | | | | Tjitter_5a | ] | _ | 0.1 | _ | 0.1 | _ | 0.1 | | 0.1 | ns | | ### Table 5 Clock Parameters $<sup>^{5.}</sup>$ The input clock (CLK) is input from the external oscillator to the internal PLL. Figure 3 Clock Parameters Waveform <sup>1-</sup>The CPU pipeline clock (PCLK) speed is selected during cold reset by the boot configuration vector (see Table 3). Refer to Chapter 3, Clocking and Initialization, in the RC32434 User Reference Manual for the allowable frequency ranges of CLK and PCLK. $<sup>^{2\</sup>cdot}$ ICLK is the internal IPBus clock. It is always equal to PCLK divided by 2. This clock cannot be sampled externally. <sup>3.</sup> The ethernet clock (Mllx RX CLK and MllxTX CLK) frequency must be equal to or less than 1/2 ICLK (MllxRXCLK and MllxTXCLK <= 1/2(ICLK)). $<sup>^{4}</sup>$ PCICLK must be equal to or less than two times ICLK (PCICLK <= 2(ICLK)) with a maximum PCICLK of 66 MHz. # **AC Timing Characteristics** (Values given below are based on systems running at recommended operating temperatures and supply voltages, shown in Tables 14 and 15.) | Signal | Signal Symbol | Reference | 266 | MHz | 300 | MHz | 350 | MHz | 400 | MHz | Unit | Condi- | Timing<br>Diagram | |-------------------------------|----------------------|---------------------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------------|-------------------| | Signal | Зуппоот | Edge | Min | Max | Min | Max | Min | Max | Min | Max | Offic | tions | Reference | | Reset | | | | | | | | | | | | | | | COLDRSTN <sup>1</sup> | Tpw_6a <sup>2</sup> | none | OS C | _ | OSC | _ | OSC | _ | OSC | _ | ms | Cold re set | See Figures 4 | | | Trise_6a | none | _ | 5.0 | _ | 5.0 | _ | 5.0 | _ | 5.0 | ns | Cold re set | and 5. | | RSTN <sup>3</sup> (input) | Tpw_6b <sup>2</sup> | none | 2(CLK) | _ | 2(CLK) | _ | 2(CLK) | _ | 2(CLK) | _ | ns | Warm reset | ] | | RSTN <sup>3</sup> (output) | Tdo_6c | COLDRSTN<br>falling | _ | 15.0 | _ | 15.0 | _ | 15.0 | _ | 15.0 | ns | Cold re set | | | MADDR [15:0]<br>(boot vector) | Tdz_6 d <sup>2</sup> | COLDRSTN<br>falling | _ | 30.0 | _ | 30.0 | _ | 30.0 | _ | 30.0 | ns | Cold re set | | | | Tdz_6d <sup>2</sup> | RSTN falling | _ | 5(CLK) | _ | 5(CLK) | _ | 5(CLK) | _ | 5(CLK) | ns | Warm reset | 1 | | | Tzd_6d <sup>2</sup> | RSTN rising | 2(CLK) | _ | 2(CLK) | _ | 2(CLK) | _ | 2(CLK) | _ | ns | Warm reset | | ### Table 6 Reset and System AC Timing Characteristics $<sup>^{1.}</sup>$ The COLDRSTN minimum pulse width is the oscillator stabilization time (O SC) with $\rm V_{cc}$ stable. <sup>&</sup>lt;sup>2.</sup> The values for this symbol were determined by calculation, not by testing. $<sup>^{\</sup>rm 3.}$ RSTN is a bidirectional signal. It is treated as an asynchronous input. Figure 4 COLD Reset Operation with External Boot Configuration Vector AC Timing Waveform At least 4000 CLK clock cycles after negating RSTN, the RC32 434 samples RSTN. If RSTN is negated, cold reset has completed and the The RC32434 then begins generating EXTCLK. After at least 4000 CLK clock cycles, the RC3 2434 tri-states RSTN. RC32 434 CPU begins executing by taking MIPS reset exception. **Note:** For a diagram showing the COLD Reset Operation with Internal Boot Configuration Vector, see Figure 3.6 in the RC32434 User Reference Manual. - 1. Warm reset condition caused by assertion of RSTN by an external agent. - 2. The RC32 434 tri-states the data bus, MDATA[7:0], negates all memory control signals, and itself asserts R STN. The RC324 34 continues to drive the address bus throughout the entire warm reset. - 3. The RC32 434 negates RSTN after 4000 master clock (CLK) clock cycles. - 4. External logic negates RSTN. - The RC32 434 s amples RSTN negated at least 40 00 master clock (CLK) clock cycles after step 3 and starts driving the data bus, MDATA[7:0]. - CPU be gins executing by taking a MIPS soft reset exception. The assertion of CSN[0] will occur no so oner than 1 6 clock cycles after the RC3243 4 s amples RSTN negated (i.e., step 5). Figure 5 Externally Initiated Warm Reset AC Timing Waveform | Signal | Signal Symbol | Reference | 266 | MHz | 300 | MHz | 350 | MHz | 400 | MHz | Unit | Timing | |---------------------------------------------------------------------------------------|---------------------|-----------|-------|------|-------|------------------|------|-----|------|-----|------|----------------------| | Signai | Зуптвог | Edge | Min | Max | Min | Max | Min | Max | Min | Max | Onnt | Diagram<br>Reference | | Memory Bus - DI | OR Access | | | | | | | | | | | | | DDRDATA[15:0] | Tskew_7g | DDRDQSx | 0 | 0.9 | 0 | 0.8 <sup>1</sup> | 0 | 0.7 | 0.0 | 0.6 | ns | See Figures 6 | | , | Tdo_7k <sup>2</sup> | | 1.2 | 1.9 | 1.0 | 1.7 | 0.7 | 1.5 | 0.5 | 1.4 | ns | and 7. | | D DRDM[1:0] | Td o_7l | DDRDQSx | 1.2 | 1.9 | 1.0 | 1.7 | 0.7 | 1.5 | 0.5 | 1.4 | ns | | | D DRD QS[1:0] | Td o_7i | DDRCKP | -0.75 | 0.75 | -0.75 | 0.75 | -0.7 | 0.7 | -0.7 | 0.7 | ns | | | DDRADDR[13:0],<br>DDRBA[1:0],<br>DDRCASN,<br>DDRCKE,<br>DDRCSN,<br>DDRRASN,<br>DDRWEN | Tdo_7m | DDRCKP | 1.0 | 4.0 | 1.0 | 4.3 | 1.0 | 4.0 | 1.0 | 4.0 | ns | | #### Table 7 DDR SDR AM Timing Characteristics <sup>1.</sup> Meets DDR timing requirements for 150MHz clock rate DDR SDRAMs with 300 ps remaining margin to compensate for PCB propagation mismatches, which is adequate to quarantee functional timing, provided the RC32434 DDR layout quidelines are adhered to. <sup>2.</sup> Setup times are calculated as applicable clock period -T do max. F or example, if the DDR is running at 266MHz, it uses a 133MHz input clock. The period for a 133MHz clock is 7.5ns. If the Tdo max value is 4.6ns, the T<sub>LS</sub> parameter is 7.5ns minus 4.6ns = 2.9ns. The DDR spec for this parameter is 1.9ns of slack left over for board propagation. Calculations for T<sub>DS</sub> are similar, but since this parameter is taken relative to the DDRDQS signals, which are referenced on both edges, the effective period with a 133MHz input clock is only 3.75ns. So, if the max Tdo is 1.9ns, we have 3.75ns minus 1.9ns = 1.85ns for T<sub>DS</sub>. The DDR data sheet specs a value of 0.5ns for 266MHz, so this leaves 1.35ns slack for board propagation delays. Figure 6 DDR SDRAM AC Timing Waveform - SDRAM Read Access Figure 7 DDR SDR AM Timing Waveform — Write Access | Signal | Signal Symbol Edge | Reference | 266 | MHz | 300 | MHz | 350 | MHz | 400 | MHz | Unit | Condi- | Timing<br>Diagram | |---------------|---------------------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|------|--------|-------------------| | Signal | | Edge | Min | Max | Min | Max | Min | Max | Min | Max | OTHE | tions | Reference | | Memory and P | | | | | | | | | | | | | See Figures 8 | | MAD DR[21:0] | Tdo_8a | EXTCLK rising | 0.4 | 4.5 | 0.4 | 4.5 | 0.4 | 4.5 | 0.4 | 4.5 | ns | | and 9. | | | Tdz_8a <sup>2</sup> | ] | _ | _ | _ | _ | _ | _ | _ | _ | ns | | | | | Tzd_8a <sup>2</sup> | ] | - | _ | _ | _ | _ | _ | _ | _ | ns | | | | MAD DR[25:22] | Tdo_8b | EXTCLK rising | 0.4 | 4.5 | 0.4 | 4.5 | 0.4 | 4.5 | 0.4 | 4.5 | ns | | | | | Tdz_8b <sup>2</sup> | ] | _ | _ | _ | _ | _ | _ | _ | _ | ns | | | | | Tzd_8b <sup>2</sup> | | 1 | _ | _ | _ | _ | _ | _ | _ | ns | | | Table 8 Memory and Peripheral Bus AC Timing Characteristics (Part 1 of 2) ### IDT RC32434 | Signal | Symbol | Reference | 2661 | ИНz | 300 | MHz | 350 | MHz | 4001 | MHz | Unit | Condi- | Timing<br>Diagram | |-----------------------|---------------------|---------------|-----------|-----|-----------|-----|-----------|-----|-----------|-----|------|--------|-------------------| | Signal | Symbol | Edge | Min | Max | Min | Max | Min | Max | Min | Max | OTHE | tions | Reference | | MDATA[7:0] | Tsu_8c | EXTCLK rising | 6.0 | _ | 6.0 | _ | 6.0 | _ | 6.0 | _ | ns | | See Figures 8 | | | Thld_8c | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | and 9 (cont.). | | | Tdo_8c | | 0.4 | 4.5 | 0.4 | 4.5 | 0.4 | 4.5 | 0.4 | 4.5 | ns | | | | | Tdz_8c <sup>2</sup> | | 0 | 0.5 | 0 | 0.5 | 0 | 0.5 | 0 | 0.5 | ns | | | | | Tzd_8c <sup>2</sup> | | 0.4 | 3.3 | 0.4 | 3.3 | 0.4 | 3.3 | 0.4 | 3.3 | ns | | | | EXTCLK <sup>3</sup> | Tper_8d | none | 7.5 | _ | 6.66 | _ | 6.66 | _ | 6.66 | _ | ns | | | | BDIRN | Tdo_8e | EXTCLK rising | 0.4 | 3.8 | 0.4 | 3.8 | 0.4 | 3.8 | 0.4 | 3.8 | ns | | | | | Tdz_8e <sup>2</sup> | | _ | _ | _ | _ | _ | _ | _ | _ | ns | | | | | Tzd_8e <sup>2</sup> | | _ | _ | _ | _ | _ | _ | _ | _ | ns | | | | BOEN | Tdo_8f | EXTCLK rising | 0.4 | 3.8 | 0.4 | 3.8 | 0.4 | 3.8 | 0.4 | 3.8 | ns | | | | | Tdz_8f <sup>2</sup> | | _ | _ | _ | _ | _ | _ | _ | _ | ns | | | | | Tzd_8f <sup>2</sup> | | _ | _ | _ | _ | _ | _ | _ | _ | ns | | ] | | WAITACKN <sup>4</sup> | Tsu_8h | EXTCLK rising | 6.5 | _ | 6.5 | _ | 6.5 | _ | 6.5 | _ | ns | | | | | Thld_8h | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | | | | Tpw_8h <sup>2</sup> | none | 2(EXTCLK) | _ | 2(EXTCLK) | _ | 2(EXTCLK) | - | 2(EXTCLK) | _ | ns | | | | C SN [3:0] | Tdo_8i | EXTCLK rising | 0.4 | 4.0 | 0.4 | 4.0 | 0.4 | 4.0 | 0.4 | 4.0 | ns | | | | | Tdz_8i <sup>2</sup> | | _ | _ | _ | _ | _ | ı | _ | | ns | | | | | Tzd_8i <sup>2</sup> | | _ | _ | _ | _ | _ | - | _ | _ | ns | | | | RWN | Tdo_8j | EXTCLK rising | 0.4 | 3.8 | 0.4 | 3.8 | 0.4 | 3.8 | 0.4 | 3.8 | ns | | | | | Tdz_8j <sup>2</sup> | | _ | _ | _ | _ | _ | - | _ | _ | ns | | | | | Tzd_8j <sup>2</sup> | | _ | _ | _ | _ | _ | - | _ | _ | ns | | | | OEN | Td o_8k | EXTCLK rising | 0.4 | 4.0 | 0.4 | 4.0 | 0.4 | 4.0 | 0.4 | 4.0 | ns | | | | | Tdz_8k <sup>2</sup> | | _ | _ | _ | _ | _ | _ | _ | _ | ns | | | | | Tzd_8k <sup>2</sup> | | _ | _ | _ | _ | _ | _ | _ | _ | ns | | | | WEN | Tdo_8l | EXTCLK rising | 0.4 | 3.7 | 0.4 | 3.7 | 0.4 | 3.7 | 0.4 | 3.7 | ns | | | | | Tdz_8l <sup>2</sup> | | _ | _ | _ | _ | _ | _ | _ | _ | ns | | | | | Tzd_8l <sup>2</sup> | | _ | _ | _ | _ | _ | _ | _ | _ | ns | | | ### Table 8 Memory and Peripheral Bus AC Timing Characteristics (Part 2 of 2) <sup>1.</sup> The RC32434 provides bus turnaround cycles to prevent bus contention when going from read to write, write to read, and during external bus ownership. For example, there are no cycles where an external device and the RC32434 are both driving. See Chapter 6, Device Controller, in the RC32434 User Reference Manual. $<sup>^{2\</sup>cdot}$ The values for this symbol were determined by calculation, not by testing. <sup>3.</sup> The frequency of EXTCLK is programmable. See the External Clock Divider (MDATA[5:4]) description in Table 3 of this data sheet. <sup>4.</sup> WAITACKN must meet the setup and hold times if it is synchronous or the minimum pulse width if it is asynchronous. Figure 8 Memory and Peripheral Bus AC Timing Waveform — Read Access Figure 9 Memory and Peripheral Bus AC Timing Waveform — Write Access | Signal | Symbol | Reference | 266 | MHz | 300 | MHz | 350 | MHz | 400 | MHz | Unit | Condi- | Timing<br>Diagram | |-----------------------------------------|-----------------------|--------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|----------|-------------------| | Signai | Symbol | Edge | Min | Max | Min | Max | Min | Max | Min | Max | OTIL | tions | Reference | | Ethernet | L | | | | | | | | | | | | | | MIIM DC | Tper_9a | None | 30.0 | _ | 30.0 | _ | 30.0 | _ | 30.0 | _ | ns | | See Figure 10. | | | Thigh_9a,<br>Tlow_9a | | 12.0 | _ | 12.0 | _ | 12.0 | _ | 12.0 | _ | ns | | | | MIIMDIO | Tsu_9b | MIIMDC rising | 10.0 | _ | 10.0 | _ | 10.0 | _ | 10.0 | _ | ns | | | | | Thld_9b | ] | 0.0 | _ | 0.0 | _ | 0.0 | _ | 0.0 | _ | ns | | | | ' | Tdo_9b <sup>1</sup> | | 10 | 300 | 10 | 300 | 10 | 300 | 10 | 300 | ns | | | | Ethernet — M | II Mode | | | | • | | | | | | • | • | • | | MIIRXCLK, | Tper_9c | None | 399.96 | 400.4 | 399.96 | 400.4 | 399.96 | 400.4 | 399.96 | 400.4 | ns | 10 Mbps | See Figure 10. | | MIITXCLK <sup>2</sup> | Thigh_9c,<br>Tlow_9c | | 180 | 220 | 180 | 220 | 180 | 220 | 180 | 220 | ns | | | | | Trise_9c,<br>Tfall_9c | | _ | 3.0 | _ | 3.0 | _ | 3.0 | _ | 3.0 | ns | | | | MIIRXCLK, | Tper_9d | None | 39.9 | 40.0 | 39.9 | 40.0 | 39.9 | 40.0 | 39.9 | 40.0 | ns | 100 Mbps | | | MIITXCLK <sup>2</sup> | Thigh_9d,<br>Tlow_9d | | 18.0 | 22.0 | 18.0 | 22.0 | 18.0 | 22.0 | 18.0 | 22.0 | ns | | | | | Trise_9d,<br>Tfall_9d | | _ | 2.0 | _ | 2.0 | _ | 2.0 | _ | 2.0 | ns | | | | MIIRXD[3:0], | Tsu_9e | MIIxRXCLK | 10.0 | _ | 10.0 | _ | 10.0 | _ | 10.0 | _ | ns | | | | MIIRXDV,<br>MIIRXER | Thld_9e | rising | 10.0 | | 10.0 | _ | 10.0 | _ | 10.0 | _ | ns | | | | MIITXD[3:0],<br>MIITXENP,<br>MIITXER | Tdo_9f | MIkTXCLK<br>rising | 0.0 | 25.0 | 0.0 | 25.0 | 0.0 | 25.0 | 0.0 | 25.0 | ns | | | | Ethernet — RI | VIII Mode | | | | | | | | | | | • | • | | RMIIREFCLK | Tper_9i | None | 19.9 | 20.1 | 19.9 | 20.1 | 19.9 | 20.1 | 19.9 | 20.1 | ns | | See Figure 10. | | | Thigh_9i,<br>Tlow_9i | | 7.0 | 13.0 | 7.0 | 13.0 | 7.0 | 13.0 | 7.0 | 13.0 | ns | <u> </u> | | | RMIITXEN,<br>RMIITXD[1:0] | Tdo_9j | MIIRXCLK<br>rising | 2.0 | _ | 2.0 | _ | 2.0 | _ | 2.0 | _ | ns | | | | RMIICRSDV,<br>RMIIRXER,<br>RMIIRXD[1:0] | Tsu_9k | | 5.5 | 14.5 | 5.5 | 14.5 | 5.5 | 14.5 | 5.5 | 14.5 | ns | | | Table 9 Ethernet AC Timing Characteristics $<sup>^{\</sup>rm 1.}$ The values for this symbol were determined by calculation, not by testing. $<sup>^{2}</sup>$ . The ethernet clock (MIIRXCLK and MIITXCLK) frequency must be equal to or less than 1/2 ICLK (MIIRXCLK and MIITXCLK <= 1/2(ICLK)). Figure 10 Ethernet AC Timing Waveform | Signal | Symbol | Reference | 266 | MHz | 300 | MHz | 350 | MHz | 400 | MHz | Unit | Condi- | Timing<br>Diagram | |---------------------------------------------------------------|------------------------|--------------------|---------------|------|---------------|------|---------------|------|---------------|------|------|---------------|--------------------------| | Signal | Symbol | Edge | Min | Max | Min | Max | Min | Max | Min | Max | Onit | tions | Reference | | PCI <sup>1</sup> | - | | | | | | | | | | | - | - | | PCICLK <sup>2</sup> | Tp er_10a | none | 15.0 | 30.0 | 15.0 | 30.0 | 15.0 | 30.0 | 15.0 | 30.0 | ns | 66 MHz<br>PCI | See Figure 11. | | | Thigh_10a,<br>Tlow_10a | | 6.0 | _ | 6.0 | | 6.0 | _ | 6.0 | - | ns | | | | | Tslew_10a | | 1.5 | 4.0 | 1.5 | 4.0 | 1.5 | 4.0 | 1.5 | 4.0 | V/ns | | | | PCIAD[31:0], | Tsu_10b | PCICLK rising | 3.0 | _ | 3.0 | _ | 3.0 | _ | 3.0 | _ | ns | | | | PCIBEN[3:0],<br>PCIDEVSELN, | Thld_10b | | 0 | _ | 0 | 1 | 0 | - | 0 | - | ns | | | | PCIFRA- | Tdo_10b | | 2.0 | 6.0 | 2.0 | 6.0 | 2.0 | 6.0 | 2.0 | 6.0 | ns | | 1 | | MEN,PCIIR-<br>DYN, | Tdz_10b <sup>3</sup> | | _ | 14.0 | _ | 14.0 | _ | 14.0 | _ | 14.0 | ns | | | | PCILOCKN,<br>PCIPAR, PCI-<br>PERRN, PCIS-<br>TOPN,<br>PCITRDY | Tzd_10b <sup>3</sup> | | 2.0 | | 2.0 | ı | 2.0 | ı | 2.0 | ı | ns | | | | PCIGNTN[3:0], | Tsu_10c | PCICLK rising | 5.0 | _ | 5.0 | - | 5.0 | _ | 5.0 | _ | ns | | | | PCIREQN[3:0] | ThId_10c | | 0 | 1 | 0 | ı | 0 | 1 | 0 | | ns | | | | | Tdo_10c | | 2.0 | 6.0 | 2.0 | 6.0 | 2.0 | 6.0 | 2.0 | 6.0 | ns | | | | PCIRSTN (output) <sup>4</sup> | Tpw_10d <sup>3</sup> | None | 4000<br>(CLK) | _ | 4000<br>(CLK) | _ | 4000<br>(CLK) | _ | 4000<br>(CLK) | _ | ns | | See Figures 15<br>and 16 | | PCIRSTN | Tpw_10e <sup>3</sup> | None | 2(CL K) | _ | 2(CL K) | | 2(CL K) | | 2(CL K) | _ | ns | | | | (input) 4,5 | Tdz_10e <sup>3</sup> | PCIRSTN<br>falling | 6(CLK) | _ | 6(CLK) | _ | 6(CLK) | _ | 6(CLK) | _ | ns | | | | PCISERRN <sup>6</sup> | Tsu_10f | PCICLK rising | 3.0 | _ | 3.0 | 1 | 3.0 | - | 3.0 | - | ns | | See Figure 11 | | | Thld_10f | | 0 | _ | 0 | - | 0 | _ | 0 | - | ns | | ] | | | Tdo_10f | | 2.0 | 6.0 | 2.0 | 6.0 | 2.0 | 6.0 | 2.0 | 6.0 | ns | | | | PCIMUINTN <sup>6</sup> | Tdo_10g | PCICLK rising | 4.7 | 11.1 | 4.7 | 11.1 | 4.7 | 11.1 | 4.7 | 11.1 | ns | | | ### Table 10 PCI AC Timing Characteristics $<sup>^{\</sup>rm 1.}$ This PCI interface conforms to the PCI Local Bus Specification, Rev 2.2. $<sup>^{2}</sup>$ PCICLK must be equal to $\alpha$ less than two times ICLK (PCICLK <= 2(ICLK)) with a maximum PCICLK of 66 MHz. $<sup>^{3.}</sup>$ The values for this symbol were determined by calculation, not by testing. $<sup>^{\</sup>rm 4.}$ PCIRSTN is an output in host mode and an input in satellite mode. <sup>5.</sup> To meet the PCI delay specification from reset asserted to outputs floating, the PCI reset should be logically combined with the COLDRSTN input, instead of input on PCIRSTN. $<sup>^{6.}</sup>$ PCISERRN and PCIMUINTN use open collector I/O types . Figure 11 PCI AC Timing Waveform Figure 12 PCI AC Timing Waveform — PCI Reset in Host Mode Figure 13 PCI AC Timing Waveform — PCI Reset in Satellite Mode | Signal | Symbol | Reference<br>Edge | 266 | MHz | 300 | MHz | 350 | MHz | 400 | MHz | Unit | Condi- | Timing<br>Diagram | |------------|----------------------|-------------------|---------|-----|---------|-----|---------|-----|---------|-----|------|--------|-------------------| | Jighan | 3 yiiiboi | | Min | Max | Min | Max | Min | Max | Min | Max | Onit | tions | Reference | | GPI0 | GPIO GPIO | | | | | | | | | | | | | | GPIO[13:0] | Tpw_13b <sup>1</sup> | None | 2(ICLK) | | 2(ICLK) | _ | 2(ICLK) | | 2(ICLK) | | ns | | See Figure 14. | Table 11 GPIO AC Timing Characteristics <sup>1.</sup> The values for this symbol were determined by calculation, not by testing. Figure 14 GPIO AC Timing Waveform | Signal | Signai Symbol | Reference | 266 | MHz | 300 | MHz | 350 | MHz | 400 | MHz | Unit | Condi- | Timing<br>Diagram | |------------------|------------------------|-----------|-----|--------|-----|--------|-----|--------|-----|--------|-------|--------|-------------------| | Signai | | Edge | Min | Max | Min | Max | Min | Max | Min | Max | Offit | tions | Reference | | SPÍ <sup>1</sup> | | | | | | | | | | | | | | | SCK | Tper_15a | None | 100 | 166667 | 100 | 166667 | 100 | 166667 | 100 | 166667 | ns | SPI | See Figures | | | Thigh_15a,<br>Tlow_15a | | 40 | 83353 | 40 | 83353 | 40 | 83353 | 40 | 83353 | ns | SPI | 15, 16, and 17. | Table 12 SPI AC Timing Characteristics (Part 1 of 2) ### IDT RC32434 | Signal Symbol | Reference | 266 | MHz | 300 | MHz | 350 | MHz | 400 | MHz | Unit | Condi- | Timing<br>Diagram | | |------------------|-----------|-----------------------|---------|-----|---------|-----|---------|-----|---------|------|--------|-------------------|-----------------| | Signal | Symbol | Edge | Min | Max | Min | Max | Min | Max | Min | Max | Offic | tions | Reference | | SDI | Tsu_15b | SCK rising or | 60 | _ | 60 | _ | 60 | _ | 60 | _ | ns | SPI | See Figures | | | Thld_15b | falling | 60 | _ | 60 | _ | 60 | _ | 60 | _ | ns | SPI | 15, 16, and 17. | | SDO | Tdo_15c | SCK rising or falling | 0 | 60 | 0 | 60 | 0 | 60 | 0 | 60 | ns | SPI | | | SCK, SDI,<br>SDO | Tpw_15e | None | 2(ICLK) | _ | 2(ICLK) | _ | 2(ICLK) | _ | 2(ICLK) | _ | ns | Bit I/O | ļ | Table 12 SPI AC Timing Characteristics (Part 2 of 2) <sup>1.</sup> In SPI mode, the SCK period and sampling edge are programmable. In PCI mode, the SCK period is fixed and the sampling edge is rising. Figure 15 SPI AC Timing Waveform — Clock Polarity 0 , Clock Phase 0 Figure 16 SPI AC Timing Waveform — Clock Polarity 0, Clock Phase 1 Figure 17 SPI AC Timing Waveform — Bit I/O Mode | Signal | Symbol Reference | | 266 | MHz | 300 | MHz | 350 | MHz | 400 | MHz | Unit | Condi- | Timing<br>Diagram | |-------------------------|------------------------|----------------|------|------|------|------|------|------|------|------|-------|--------|-------------------| | Signai | Зуппоот | Edge | Min | Max | Min | Max | Min | Max | Min | Max | Offic | tions | Reference | | EJTAG and JT | AG | | | | | | | | | | | | | | JTAG_TCK | Tper_16a | none | 25.0 | 50.0 | 25.0 | 50.0 | 25.0 | 50.0 | 25.0 | 50.0 | ns | | See Figure 18. | | | Thigh_16a,<br>Tlow_16a | | 10.0 | 25.0 | 10.0 | 25.0 | 10.0 | 25.0 | 10.0 | 25.0 | ns | | | | JTAG_TMS <sup>1</sup> , | Tsu_16b | JTAG_TCK | 2.4 | _ | 2.4 | _ | 2.4 | _ | 2.4 | _ | ns | | | | JTAG_TDI | Thld_16b | rising | 1.0 | _ | 1.0 | _ | 1.0 | _ | 1.0 | _ | ns | | | | JTAG_TDO | Tdo_16c | JTAG_TCK fall- | _ | 11.3 | _ | 11.3 | _ | 11.3 | _ | 11.3 | ns | | | | , | Tdz_16c <sup>2</sup> | ing | _ | 11.3 | _ | 11.3 | _ | 11.3 | _ | 11.3 | ns | | | | JTAG_TRST_<br>N | Tpw_16d <sup>2</sup> | none | 25.0 | _ | 25.0 | _ | 25.0 | _ | 25.0 | _ | ns | | | | EJTAG_TMS <sup>1</sup> | Tsu_16e | JTAG_TCK | 2.0 | _ | 2.0 | _ | 2.0 | _ | 2.0 | _ | ns | | | | | Thld_6e | rising | 1.0 | _ | 1.0 | _ | 1.0 | _ | 1.0 | _ | ns | | | ### Table 13 JTAG AC Timing Characteristics <sup>1.</sup> The JTAG specification, IEEE 1149.1, recommends that both JTAG\_TMS and EJTAG\_TMS should be held at 1 while the signal applied at JTAG\_TRST\_N changes from 0 to 1. Otherwise, a race may occur if JTAG\_TRST\_N is deas serted (going from low to high) on a rising edge of JTAG\_TCK when either JTAG\_TMS or EJTAG\_TMS is low, because the TAP controller might go to either the Run-Test/Idle state or stay in the Test-Logic-Reset state. <sup>&</sup>lt;sup>2.</sup> The values for this symbol were determined by calculation, not by testing. Figure 18 JTAG AC Timing Waveform The IEEE 1149.1 specification requires that the JTAG and EJTAG TAP controllers be reset at power-up whether or not the interfaces are used for a boundary scan or a probe. Reset can occur through a pull-down resistor on JTAG\_TRST\_N if the probe is not connected. However, on-chip pull-up resistors are implemented on the RC32434 due to an IEEE 1149.1 requirement. Having on-chip pull-up and external pull-down resistors for the JTAG\_TRST\_N signal requires special care in the design to ensure that a valid logical level is provided to JTAG\_TRST\_N, such as using a small external pull-down resistor to ensure this level overrides the on-chip pull-up. An alternative is to use an active power-up reset circuit for JTAG\_TRST\_N, which drives JTAG\_TRST\_N low only at power-up and then holds JTAG\_TRST\_N high afterwards with a pull-up resistor. Figure 19 shows the electrical connection of the EJTAG probe target system connector. Figure 19 Target System Electrical EJTAG Connection ### Using the EJTAG Probe In Figure 19, the pull-up resistors for JTAG\_TDO and RST\*, the pull-down resistor for JTAG\_TRST\_N, and the series resistor for JTAG\_TDO must be adjusted to the specific design. However, the recommended pull-up/down resistor is 1.0 k $\Omega$ because a low value reduces crosstalk on the cable to the connector, allowing higher JTAG\_TCK frequencies. A typical value for the series resistor is 33 $\Omega$ . Recommended resistor values have $\pm$ 5% tolerance. If a probe is used, the pull-up resistor on JTAG\_TDO must ensure that the JTAG\_TDO level is high when no probe is connected and the JTAG\_TDO output is tri-stated. This requirement allows reliable connection of the probe if it is hooked-up when the power is already on (hot plug). The pull-up resistor value of around 47 k $\Omega$ should be sufficient. Optional diodes to protect against overshoot and undershoot voltage can be added on the signals of the chip with EJTAG. If a probe is used, the RST\* signal must have a pull-up resistor because it is controlled by an open-collector (OC) driver in the probe, and thus is actively pulled low only. The pull-up resistor is responsible for the high value when not driven by the probe of 25pF. The input on the target system reset circuit must be able to accept the rise time when the pull-up resistor charges the capacitance to a high logical level. Vcc I/O must connect to a voltage reference that drops rapidly to below 0.5V when the target system loses power, even with a capacitive load of 25pF. The probe can thus detect the lost power condition. For additional information on EJTAG, refer to Chapter 17 of the RC32434 User Reference Manual. ## Phase-Locked Loop (PLL) The phase-locked loop (PLL) multiplies the external oscillator input (pin CLK) according to the parameter provided by the boot configuration vector to create the processor clock (PCLK). Inherently, PLL circuits are only capable of generating clockfrequencies within a limited range. #### PLL Filters It is recommended that the system designer provide a filter network of passive components for the PLL analog and digital power supplies. The PLL circuit power and PLL circuit ground should be isolated from power and ground with a filter circuit such as the one shown in Figure 20. Because the optimum values for the filter components depend upon the application and the system noise environment, these values should be considered as starting points for further experimentation within your specific application. Figure 20 PLL Filter Circuit for Noisy Environments # **Recommended Operating Supply Voltages** | Symbol | Parameter | Minimum | Typical | Maximum | Unit | |------------------------------|-------------------------------------------|----------------|-------------|----------------|------| | V <sub>SS</sub> | Common ground | 0 | 0 | 0 | V | | V <sub>SS</sub> PLL | PLL ground | | | | | | V <sub>cc</sub> I/O | I/O supply except for SSTL_2 <sup>1</sup> | 3.135 | 3.3 | 3.465 | V | | V <sub>cc</sub> SI/O (D DR) | I/O supply for SSTL_2 <sup>1</sup> | 2.375 | 2.5 | 2.625 | V | | V <sub>cc</sub> PLL | PLL supply (digital) | 1.1 | 1.2 | 1.3 | V | | V <sub>cc</sub> APLL | PLL supply (ana log) | 3.135 | 3.3 | 3.465 | V | | V <sub>cc</sub> Core | Internal logic supply | 1.1 | 1.2 | 1.3 | V | | DDRVREF <sup>2</sup> | SSTL_2 input reference voltage | 0.5(V&SI/O) | 0.5(VcSI/O) | 0.5(VccSI/O) | V | | V <sub>TT</sub> <sup>3</sup> | SSTL_2 termination voltage | DDRVREF - 0.04 | DDRVREF | DDRVREF + 0.04 | V | Table 14 RC 32434 Operating Voltages ## **Recommended Operating Temperatures** | Grade | Temperature | |-------------|------------------------| | Commercial | 0°C to +70°C Ambient | | Indu strial | -40°C to +85°C Ambient | Table 15 RC 32434 Operating Temperatures # **Capacitive Load Deration** Refer to the 79RC32434 IBIS Model on the IDT web site (www.idt.com). $<sup>^{\</sup>rm 1.}$ SSTL\_2 I/Os are used to connect to DDR SDRAM. $<sup>^{2\</sup>cdot}$ Peak-to-peak AC noise on DDRVREF may not exceed $\pm~2\%$ DDRVREF (DC). $<sup>^{3.}\,\</sup>rm V_{TT}$ of the SSTL\_2 transmitting device must track DDRV REF of the receiving device. ## Power-on Sequence Three power-on sequences are given below. Sequence #1 is recommended because it will prevent I/O conflicts and will also allow the input signals to propagate when the I/O powers are brought up. **Note:** The ESD diodes may be damaged if one of the voltages is applied and one of the other voltages is at a ground level. ### A. Recommended Sequence - t2 > 0 whenever possible (V<sub>cc</sub>Core) - t1 t2 can be 0 ( $V_{cc}$ SI/O followed by $V_{cc}$ I/O) ### B. Reverse Voltage Sequence If sequence A is not feasible, then Sequence B can be used: t1 <50ms and t2 <50ms to prevent damage. ### C. Simultaneous Power-up VccI/O, VccSI/O, and VccCore can be powered up simultaneously. # **Power Consumption** | Parameter | | 266MHz | | 300MHz | | 350MHz | | 400MHz | | Unit | Conditions | |----------------------------------------------------------------------|------------------------------|--------|------|--------|------|--------|------|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Тур. | Max. | Тур. | Max. | Тур. | Max. | Тур. | Max. | | 001101110110 | | I <sub>cc</sub> I/O | | 215 | 270 | 220 | 275 | 225 | 280 | 230 | 285 | mA | C <sub>L</sub> = 35 pF<br>T <sub>ambient</sub> = 25 °C<br>Max. values use the maximum volt- | | I <sub>cc</sub> SI/O (DDR) | | 70 | 85 | 75 | 90 | 85 | 100 | 95 | 110 | mA | | | I <sub>cc</sub> Core,<br>I <sub>cc</sub> PLL<br>Power<br>Dissipation | Normal<br>mode | 325 | 510 | 350 | 550 | 400 | 610 | 450 | 670 | mA | ages listed in Table 14. Typical values use the typical voltages listed in that table. Note: For additional information, see Power Considerations for IDT Processors on the IDT web site www.idt.com. | | | Standby<br>mode <sup>1</sup> | 220 | _ | 240 | _ | 260 | _ | 280 | _ | mA | | | | Normal<br>mode | 1.27 | 1.82 | 1.36 | 1.90 | 1.45 | 2.02 | 1.54 | 2.15 | W | | | | Standby<br>mode <sup>1</sup> | 0.73 | _ | 0.78 | _ | 0.84 | _ | 0.90 | _ | W | | Table 16 RC32434 Power Consumption # **Power Curve** The following graph contains a power curve that shows power consumption at various core frequencies. Figure 21 RC 32434 Typical Power Usage <sup>1.</sup> The RC32434 enter Standby mode by executing WAIT instructions. Minimal I/O switching is assumed. On-chip logic outside the CPU core continues to function. #### DC Electrical Characteristics Values based on systems running at recommended supply voltages, as shown in Table 14. Note: See Table 2, Pin Characteristics, for a complete I/O listing. | I/O Type | Para-<br>meter | Min. | Typical | Max. | Unit | Conditions | |-----------------|-----------------------------------------------|------------------------------------------------|---------|----------------------------------|------|---------------------------------------------| | LOW Drive | I <sub>OL</sub> | _ | 14.0 | _ | mA | V <sub>OL</sub> = 0.4V | | Output | I <sub>OH</sub> | _ | -12.0 | _ | mA | V <sub>OH</sub> = 1.5V | | HIGH Drive | I <sub>OL</sub> | _ | 41.0 | _ | mA | $V_{OL} = 0.4V$ | | Output | I <sub>OH</sub> | _ | -42.0 | _ | mA | V <sub>OH</sub> = 1.5V | | Schmitt Trigger | V <sub>IL</sub> | -0.3 | _ | 0.8 | V | _ | | Input (STI) | V <sub>IH</sub> | 2.0 | _ | V <sub>cc</sub> I/O + 0.5 | V | _ | | SSTL_2 (for DDR | I <sub>OL</sub> | 7.6 | _ | _ | mA | $V_{OL} = 0.5V$ | | SDRAM) | I <sub>OH</sub> | -7.6 | _ | _ | mA | V <sub>OH</sub> = 1.76 V | | | $V_{\mathbb{L}}$ | -0.3 | _ | 0.5(V <sub>cc</sub> SI/O) - 0.18 | V | | | | V <sub>IH</sub> | 0.5(V <sub>cc</sub> SI/O) + 0.18 | _ | V <sub>cc</sub> SI/O + 0.3 | V | | | PCI | I <sub>OH</sub> (AC) | -12(V <sub>cc</sub> I/O) | _ | _ | mA | $0 < V_{OUT} < 0.3(V_{cc}I/O)$ | | | Switching | -17.1(V <sub>cc</sub> I/O - V <sub>OUT</sub> ) | _ | _ | mA | $0.3(V_{cc}I/O) < V_{OUT} < 0.9(V_{cc}I/O)$ | | | | _ | _ | -32(V <sub>cc</sub> I/O) | _ | 0.7(V <sub>cc</sub> I/O) | | | | 16(V <sub>cc</sub> I/O) | _ | See Note 1 | mA | $0.7(V_{cc}I/O) < V_{OUT} < V_{cc}I/O$ | | | I <sub>OL</sub> (AC) | +16(V <sub>CC</sub> I/O) | _ | _ | mA | $V_{cc}I/O > V_{OUT} > 0.6 (V_{cc}I/O)$ | | | Switching | +26.7(V <sub>OUT</sub> ) | _ | _ | mA | $0.6(V_{cc}I/O) > V_{OUT} > 0.1(V_{cc}I/O)$ | | | | _ | _ | +38(V <sub>CC</sub> I/O) | mA | $V_{OUT} = 0.18(V_{cc}I/O)$ | | | | _ | _ | See Note 2 | mA | $0.18(V_{cc}I/O) > V_{OUT} > 0$ | | | V <sub>L</sub> | -0.3 | _ | 0.3(V <sub>cc</sub> I/O) | V | | | | $V_{IH}$ | 0.5(V <sub>cc</sub> I/O) | _ | 5.5 | V | | | Capacitance | C <sub>IN</sub> | _ | _ | 8.0 | pF | _ | | Leakage | Inputs | _ | _ | <u>+</u> 10 | μΑ | Vcc (max) | | | I/O <sub>LEAK W/O</sub><br>Pull-ups/<br>downs | _ | _ | <u>±</u> 10 | μА | Vcc (max) | | | I/Q <sub>EAK WITH</sub><br>Pull-ups/<br>downs | - | _ | <u>±</u> 80 | μА | Vcc (max) | Table 17 DC Electrical Characteristics Note 1: $I_{OH}(AC)$ max = $(98/V_{CC}I/O) * (V_{OUT} - V_{CC}I/O) * (V_{OUT} + 0.4V_{CC}I/O)$ Note 2: $I_{OL}(AC)$ max = $(256/V_{CC}I/O) * V_{OUT} * (V_{CC}I/O - V_{OUT})$ ### **AC Test Conditions** Figure 22 AC Test Conditions ## Absolute Maximum Ratings | Symbol | Parameter | Min <sup>1</sup> | Max <sup>1</sup> | Unit | |------------------------------|-------------------------------------------|------------------|---------------------------|------| | V <sub>c c</sub> I/O | I/O supply except for SSTL_2 <sup>2</sup> | -0.6 | 4.0 | V | | V <sub>cc</sub> SI/O (DDR) | I/O supply for SSTL_2 <sup>2</sup> | -0.6 | 4.0 | V | | V <sub>cc</sub> Core | Core Supply Voltage | -0.6 | 2.0 | V | | VccPLL | PLL supply (digital) | -0.6 | 2.0 | V | | V <sub>c c</sub> APLL | PLL sup ply (a nalog) | -0.6 | 4.0 | V | | VinI/O | I/O In put Voltage except for SSTL_2 | -0.6 | V <sub>cc</sub> I/O+ 0.5 | V | | VinSI/O | I/O In put Voltage for SSTL_2 | -0.6 | V <sub>cc</sub> SI/O+ 0.5 | V | | T <sub>a</sub><br>Industrial | Ambient Operating Temperature | -40 | +85 | °C | | T <sub>a</sub><br>Commercial | Ambient Operating Temperature | 0 | +70 | °C | | T <sub>s</sub> | Storage Temperature | -40 | +125 | °C | Table 18 Absolute Maximum Ratings <sup>1.</sup> Functional and tested operating conditions are given in Table 14. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. $<sup>^{2.}\</sup>mbox{SSTL}\_2$ I/Os are used to connect to DDR SDRAM. ## Package Pin-out — 256-BGA Signal Pinout for the RC32434 The following table lists the pin numbers, signal names, and number of alternate functions for the RC32434 device. Signal names ending with an "\_n" or "n" are active when low. | Pin | Function | Alt | Pin | Function | Alt | Pin | Function | Alt | Pin | Function | Alt | |------------|----------------------|-----|-----|----------------------|-----|-----|----------------------|-----|-----|------------|--------------------------| | A1 | RWN | | E1 | MIIRXD[3] | | J1 | GPIO[3] | 1 | N1 | PCIAD[29] | | | A2 | OEN | | E2 | MIIRXD[2] | | J2 | JTAG_TCK | | N2 | PCIAD[28] | | | A3 | CSN[2] | | E3 | MIITXD[0] | | J3 | GPIO[2] | 1 | N3 | PCIAD[30] | | | A4 | CSN[0] | | E4 | MIITXD[1] | | J4 | EJTAG_TMS | | N4 | PCIAD[18] | | | <b>A</b> 5 | MADDR[10] | | E5 | V <sub>cc</sub> I/0 | | J5 | V <sub>cc</sub> CORE | | N5 | PCIREQN[1] | | | A6 | MDATA[6] | | E6 | V <sub>cc</sub> I/0 | | J6 | V <sub>SS</sub> | | N6 | PCIREQN[2] | | | A7 | GPI0[7] | 1 | E7 | V <sub>cc</sub> I/0 | | J7 | V <sub>ss</sub> | | N7 | PCIIRDYN | | | A8 | GPIO[4] | 1 | E8 | V <sub>cc</sub> CORE | | J8 | V <sub>ss</sub> | | N8 | PCILOCKN | | | A9 | MADDR[16] | | E9 | V <sub>cc</sub> CORE | | J9 | V <sub>ss</sub> | | N9 | PCIPERRN | | | A1 0 | MADDR[13] | | E10 | V <sub>cc</sub> I/0 | | J10 | V <sub>ss</sub> | | N10 | PCIAD[15] | | | A1 1 | V <sub>ss</sub> PLL | | E11 | V <sub>cc</sub> DDR | | J11 | V <sub>cc</sub> CORE | | N11 | PCIAD[11] | | | A1 2 | JTAG_TDI | | E12 | V <sub>cc</sub> DDR | | J12 | V <sub>cc</sub> CORE | | N12 | PCICBEN[0] | | | A1 3 | MADDR[9] | | E13 | DDRD ATA[6] | | J13 | DDRCKN | | N13 | DDRADDR[5] | | | A1 4 | MADDR[7] | | E14 | DDRD ATA[5] | | J14 | DDRVREF | | N14 | DDRADDR[4] | | | A1 5 | MADD R[5] | | E15 | DDRAD DR[13] | | J15 | DDRCKP | | N15 | DDRADDR[3] | | | A1 6 | MADDR[2] | | E16 | DDRDATA[4] | | J16 | DDRDQS[0] | | N16 | DDRBA[0] | | | B1 | BOEN | | F1 | MIITXD[2] | | K1 | JTG_TDO | | P1 | PCIAD[27] | | | B2 | RSTN | | F2 | MIIRXCLK | | K2 | SCK | | P2 | PCIAD[26] | | | B3 | CSN[3] | | F3 | MIITXD[3] | | К3 | Reserved | | P3 | GPIO[10] | 1 | | B4 | CSN[1] | | F4 | MIITXENP | | K4 | SDO | | P4 | PCIAD[20] | | | B5 | MADDR[11] | | F5 | V <sub>cc</sub> I/0 | | K5 | V <sub>cc</sub> I/0 | | P5 | PCIREQN[3] | | | B6 | MDATA[1] | | F6 | V <sub>ss</sub> | | K6 | V <sub>cc</sub> I/0 | | P6 | PCIREQN[0] | | | B7 | MDATA[4] | | F7 | V <sub>ss</sub> | | K7 | V <sub>ss</sub> | | P7 | PCIFRAMEN | | | B8 | GPIO[5] | 1 | F8 | V <sub>ss</sub> | | K8 | V <sub>ss</sub> | | P8 | PCISTOPN | | | B9 | MADDR[17] | | F9 | V <sub>cc</sub> CORE | | К9 | V <sub>ss</sub> | | P9 | PCISERRN | | | B10 | MADDR[12] | | F10 | V <sub>ss</sub> | | K10 | V <sub>ss</sub> | | P10 | PCIAD[14] | | | B1 1 | V <sub>cc</sub> PLL | | F11 | V <sub>ss</sub> | | K11 | V <sub>SS</sub> | | P11 | PCIAD[10] | | | B12 | V <sub>ss</sub> APLL | | F12 | V <sub>cc</sub> DDR | | K12 | V <sub>cc</sub> DDR | | P12 | PCIAD[7] | | | B13 | MADDR[8] | | F13 | DDRD ATA[9] | | K13 | DDRCKE | | P13 | PCIAD[4] | | | B14 | MADDR[6] | | F14 | DDRD ATA[8] | | K14 | DD RADDR[11] | | P14 | DDRADDR[0] | $\top$ | | B15 | MADDR[3] | | F15 | DDRDM[0] | 1 | K15 | DD RADDR[10] | | P15 | DDRADDR[2] | $\uparrow \neg \uparrow$ | | B16 | MADDR[1] | | F16 | DDRD ATA[7] | | K16 | DD RADDR [12] | | P16 | D DRC SN | $\top$ | | C1 | EXTCLK | | G1 | MIIRXDV | | L1 | Reserved | | R1 | PCIAD[25] | $\top$ | Table 19 RC32434 Pinout (Part 1 of 2) ### IDT RC32434 | Pin | Function | Alt | Pin | Function | Alt | Pin | Function | Alt | Pin | Function | Alt | |-----|----------------------|-----|------|----------------------|-----|-----|----------------------|-----|-----|------------|-----| | C2 | BDIRN | | G2 | MIITXER | | L2 | Reserved | | R2 | PCICBEN[3] | | | C3 | COLDRSTN | | G3 | MIIRXER | | L3 | GPIO[8] | 1 | R3 | PCIAD[23] | | | C4 | WEN | | G4 | MIITXCLK | | L4 | SDI | | R4 | PCIAD[21] | | | C5 | MDATA[3] | | G5 | V <sub>cc</sub> I/0 | | L5 | V <sub>cc</sub> I/0 | | R5 | PCIAD[17] | | | C6 | MDATA[5] | | G6 | V <sub>ss</sub> | | L6 | V <sub>ss</sub> | | R6 | PCIRSTN | | | C7 | GPIO[6] | 1 | G7 | V <sub>ss</sub> | | L7 | V <sub>SS</sub> | | R7 | PCICBEN[2] | | | C8 | MADDR[21] | | G8 | V <sub>ss</sub> | | L8 | V <sub>cc</sub> CORE | | R8 | PCITRDYN | | | С9 | MADDR[18] | | G9 | V <sub>ss</sub> | | L9 | V <sub>SS</sub> | | R9 | PCICBEN[1] | | | C10 | MADDR[14] | | G10 | V <sub>ss</sub> | | L10 | V <sub>ss</sub> | | R10 | PCIAD[12] | | | C11 | JTAG_TMS | | G11 | V <sub>ss</sub> | | L11 | V <sub>SS</sub> | | R11 | PCIAD[8] | | | C12 | V <sub>cc</sub> APLL | | G12 | V <sub>cc</sub> DDR | | L12 | V <sub>cc</sub> DDR | | R12 | PCIAD[5] | | | C13 | CLK | | G13 | DDRDM[1] | | L13 | DD RADDR[9] | | R13 | PCIAD[3] | | | C14 | MADDR[4] | | G14 | DDRDQS[1] | | L14 | DDRWEN | | R14 | PCIAD[0] | | | C15 | MADDR[0] | | G15 | DDRDATA[10] | | L15 | DDRCASN | | R15 | PCIGNTN[2] | | | C16 | DDRDATA[0] | | G16 | DDRDATA[11] | | L16 | DD RADDR[8] | | R16 | DDRADDR[1] | | | D1 | MIIRXD[0] | | H1 | MIIMDIO | | M1 | GPI0[12] | 1 | T1 | PCIAD[24] | | | D2 | MIICL | | H2 | MIIMDC | | M2 | PCIAD[31] | | T2 | GPIO[13] | 1 | | D3 | MIICRS | | H3 | GPIO[0] | 1 | M3 | GPI0[11] | 1 | Т3 | PCIAD[22] | | | D4 | MIIRXD[1] | | H4 | GPIO[1] | 1 | M4 | GPIO[9] | 1 | T4 | PCIAD[19] | | | D5 | MDATA[7] | | H5 | V <sub>cc</sub> CORE | | M5 | V <sub>cc</sub> I/0 | | T5 | PCIAD[16] | | | D6 | MDATA[2] | | H6 | V <sub>cc</sub> CORE | | M6 | V <sub>cc</sub> I/0 | | Т6 | PCICLK | | | D7 | MDATA[0] | | H7 | V <sub>ss</sub> | | M7 | V <sub>cc</sub> I/0 | | Т7 | PCIGNTN[0] | | | D8 | MADDR[20] | | H8 | V <sub>ss</sub> | | M8 | V <sub>cc</sub> CORE | | Т8 | PCIDEVSELN | | | D9 | MADDR[19] | | H9 | $V_{ss}$ | | M9 | V <sub>cc</sub> CORE | | Т9 | PCIPAR | | | D10 | MADDR[15] | | H10 | V <sub>ss</sub> | | M10 | V <sub>cc</sub> I/0 | | T10 | PCIAD[13] | | | D11 | EXTBCV | | H11 | $V_{ss}$ | | M11 | V <sub>cc</sub> DDR | | T11 | PCIAD[9] | | | D12 | JTAG_TRSTN | | H12 | V <sub>cc</sub> CORE | | M12 | V <sub>cc</sub> DDR | | T12 | PCIAD[6] | | | D13 | WAITACKN | | H1 3 | DDRD ATA[15] | | M13 | DDRRASN | | T13 | PCIAD[2] | 1 | | D14 | DDRDATA[2] | | H1 4 | DDRD ATA[14] | | M14 | DDRBA[1] | | T14 | PCIAD[1] | | | D15 | DDRDATA[3] | | H1 5 | DDRD ATA[12] | | M15 | DD RADDR[6] | | T15 | PCIGNTN[1] | | | D16 | DDRDATA[1] | | H1 6 | DDRD ATA[13] | | M16 | DD RADDR[7] | | T16 | PCIGNTN[3] | | Table 19 RC32434 Pinout (Part 2 of 2) # RC32434 Alternate Signal Functions | Pin | GPIO | Alternate | Pin | GPIO | Alternate | |-----|---------|------------|-----|----------|------------| | A7 | GPI0[7] | MAD DR[25] | J3 | GPIO[2] | UORTSN | | A8 | GPI0[4] | MAD DR[22] | L3 | GPIO[8] | CPU | | B8 | GPIO[5] | MAD DR[23] | M1 | GPIO[12] | PCIGNTN[5] | | C7 | GPI0[6] | MAD DR[24] | M3 | GPI0[11] | PCIREQN[5] | | НЗ | GPI0[0] | U0SOUT | M4 | GPIO[9] | PCIREQN[4] | | H4 | GPI0[1] | UOSINP | P3 | GPIO[10] | PCIGNTN[4] | | J1 | GPIO[3] | UOCTSN | T2 | GPIO[13] | PCIMUINTN | Table 20 RC 32434 Alternate Signal Functions ### RC32434 Power Pins | V <sub>cc</sub> I/O | V <sub>cc</sub> DDR | V <sub>cc</sub> Core | V <sub>cc</sub> PLL | V <sub>cc</sub> APLL | |---------------------|---------------------|----------------------|---------------------|----------------------| | E5 | E11 | E8 | B1 1 | C12 | | E6 | E12 | E9 | | | | E7 | F12 | F9 | | | | E10 | G12 | H5 | | | | F5 | K12 | H6 | | | | G5 | L12 | H12 | | | | K5 | M11 | J5 | | | | K6 | M12 | J11 | | | | L5 | | J12 | | | | M5 | | L8 | | | | M6 | | M8 | | | | M7 | | M9 | | | | M10 | | | | | Table 21 RC32434 Power Pins #### RC32434 Ground Pins | V <sub>ss</sub> | $V_{ss}$ | V <sub>ss</sub> PLL | |-----------------|----------|---------------------| | F6 | J6 | A11, B12 | | F7 | J7 | | | F8 | J8 | | | F10 | J9 | | | F11 | J10 | | | G6 | K7 | | | G7 | K8 | | | G8 | K9 | | | G9 | K10 | | | G10 | K11 | | | G11 | L6 | | | H7 | L7 | | | Н8 | L9 | | | Н9 | L10 | | | H10 | L11 | | | H11 | | | Table 22 RC32434 Ground Pins ## RC32434 Signals Listed Alphabetically The following table lists the RC32434 pins in alphabetical order. | Signal Name | I/O Type | Location | Signal Category | |-------------|----------|----------|---------------------------| | BDIRN | 0 | C2 | Memory and Peripheral Bus | | BOEN | 0 | B1 | | | CLK | l | C13 | System | | COLDRSTN | I | C3 | | | CSN[0] | 0 | A4 | Memory and Peripheral Bus | | CSN[1] | 0 | B4 | | | CSN[2] | 0 | A3 | | | CSN[3] | 0 | В3 | | Table 23 RC32434 Alphabetical Signal List (Part 1 of 7) | Signal Name | I/O Type | Location | Signal Category | |---------------|----------|----------|-----------------| | DD RADD R[0] | 0 | P14 | DDR Bus | | DD RADD R[1] | 0 | R16 | | | DD RADD R[2] | 0 | P15 | | | DD RADD R[3] | 0 | N15 | | | DD RADD R[4] | 0 | N14 | | | DD RADD R[5] | 0 | N13 | | | DD RADD R[6] | 0 | M15 | | | DDRADDR[7] | 0 | M16 | | | DD RADD R[8] | 0 | L16 | | | DD RADD R[9] | 0 | L13 | | | DDRADDR[10] | 0 | K15 | | | DDRADDR[11] | 0 | K14 | | | DD RADD R[12] | 0 | K16 | | | DDRADDR[13] | 0 | E15 | | | DDRBA[0] | 0 | N16 | | | DDRBA[1] | 0 | M14 | | | DDRCASN | 0 | L15 | | | DDRCKE | 0 | K13 | | | DDRCKN | 0 | J13 | | | DDRCKP | 0 | J15 | | | DDRCSN | 0 | P16 | | | DDRDATA[0] | I/O | C16 | | | DDRDATA[1] | I/O | D16 | | | DDRDATA[2] | I/O | D14 | | | DDRDATA[3] | I/O | D15 | | | DDRDATA[4] | I/O | E16 | | | DDRDATA[5] | I/O | E14 | | | DDRDATA[6] | I/O | E13 | | | DDRDATA[7] | I/O | F16 | | | DDRDATA[8] | I/O | F14 | | | DDRDATA[9] | I/O | F13 | | | DDRDATA[10] | I/O | G15 | | | DDRDATA[11] | I/O | G16 | | | DDRDATA[12] | I/O | H15 | | | DDRDATA[13] | I/O | H16 | | | DDRDATA[14] | I/O | H14 | | Table 23 RC32434 Alphabetical Signal List (Part 2 of 7) | Signal Name | I/O Type | Location | Signal Category | |-------------|----------|----------|------------------------------| | DDRDATA[15] | I/O | H13 | DDR Bus | | DD RDM [0] | 0 | F15 | | | DD RDM[1] | 0 | G13 | | | DDRDQS[0] | I/O | J16 | | | DDRDQS[1] | I/O | G14 | | | DDRRASN | 0 | M13 | | | DDRVREF | Ι | J14 | | | DDRWEN | 0 | L14 | | | EJTAG_TMS | I | J4 | JTAG / EJTAG | | EXTBCV | I | D11 | System | | EXTCLK | 0 | C1 | | | GPIO[0] | I/O | НЗ | General Purpose Input/Output | | GPIO[1] | I/O | H4 | | | GPIO[2] | I/O | J3 | | | GPIO[3] | I/O | J1 | | | GPIO[4] | I/O | A8 | | | GPIO[5] | I/O | B8 | | | GPIO[6] | I/O | C7 | | | GPIO[7] | I/O | A7 | | | GPIO[8] | I/O | L3 | | | GPIO[9] | I/O | M4 | | | GPIO[10] | I/O | P3 | | | GPIO[11] | I/O | M3 | | | GPIO[12] | I/O | M1 | | | GPIO[13] | I/O | T2 | | | JTAG_TCK | I | J2 | JTAG / EJTAG | | JTAG_TDI | Ι | A12 | | | JTAG_TDO | 0 | K1 | | | JTAG_TMS | I | C11 | | | JTAG_TRSTN | I | D12 | | Table 23 RC3 2434 Alphabetical Signal List (Part 3 of 7) | Signal Name | I/O Type | Location | Signal Category | |-------------|----------|----------|---------------------------| | MAD DR[0] | 0 | C15 | Memory and Peripheral Bus | | MAD DR[1] | 0 | B16 | | | MAD DR[2] | 0 | A16 | | | MAD DR[3] | 0 | B15 | | | MAD DR[4] | 0 | C14 | | | MAD DR[5] | 0 | A15 | | | MAD DR[6] | 0 | B14 | | | MAD DR[7] | 0 | A14 | | | MAD DR[8] | 0 | B13 | | | MAD DR[9] | 0 | A13 | | | MAD DR[10] | 0 | A5 | | | MAD DR[11] | 0 | B5 | | | MAD DR[12] | 0 | B10 | | | MAD DR[13] | 0 | A10 | | | MAD DR[14] | 0 | C10 | | | MAD DR[15] | 0 | D10 | | | MAD DR[16] | 0 | А9 | | | MAD DR[17] | 0 | В9 | | | MAD DR[18] | 0 | С9 | | | MAD DR[19] | 0 | D9 | | | MAD DR[20] | 0 | D8 | | | MAD DR[21] | 0 | C8 | | | MDATA[0] | I/O | D7 | | | MDATA[1] | I/O | B6 | | | MDATA[2] | I/O | D6 | | | MDATA[3] | I/O | C5 | | | MDATA[4] | I/O | B7 | | | MDATA[5] | I/O | C6 | | | MDATA[6] | I/O | A6 | | | MD ATA[7] | I/O | D5 | | Table 23 RC3 2434 Alphabetical Signal List (Part 4 of 7) | Signal Name | I/O Type | Location | Signal Category | |-------------|----------|----------|---------------------------| | MIICL | ı | D2 | Ethernet Interface | | MIICRS | I | D3 | | | MIIM DC | 0 | H2 | | | MIIM DIO | I/O | H1 | | | MIIRXCLK | I | F2 | | | MIIRXD[0] | I | D1 | | | MIIRXD[1] | I | D4 | | | MIIR XD[2] | I | E2 | | | MIIRXD[3] | | E1 | | | MIIRXDV | I | G1 | | | MIIRXER | I | G3 | | | MIITXCLK | l | G4 | | | MIITXD[0] | 0 | E3 | | | MIITXD[1] | 0 | E4 | | | MIITXD[2] | 0 | F1 | | | MIITXD[3] | 0 | F3 | | | MIITXENP | 0 | F4 | | | MIITXER | 0 | G2 | | | OEN | 0 | A2 | Memory and Peripheral Bus | | PCIAD[0] | I/O | R14 | PCI Bus Interface | | PCIAD[1] | I/O | T14 | | | PCIAD[2] | I/O | T13 | | | PCIAD[3] | I/O | R13 | | | PCIAD[4] | I/O | P13 | | | PCIAD[5] | I/O | R12 | | | PCIAD[6] | I/O | T12 | | | PCIAD[7] | I/O | P12 | | | PCIAD[8] | I/O | R11 | | | PCIAD[9] | I/O | T11 | | | PCIAD[10] | I/O | P11 | | | PCIAD[11] | I/O | N11 | | | PCIAD[12] | I/O | R10 | | | PCIAD[13] | I/O | T10 | | | PCIAD[14] | I/O | P10 | | | PCIAD[15] | I/O | N10 | | | PCIAD[16] | I/O | T5 | | Table 23 RC32434 Alphabetical Signal List (Part 5 of 7) | Signal Name | I/O Type | Location | Signal Category | |-------------|----------|----------|-------------------| | PCIAD[17] | I/O | R5 | PCI Bus Interface | | PCIAD[18] | I/O | N4 | | | PCIAD[19] | I/O | T4 | | | PCIAD[20] | I/O | P4 | | | PCIAD[21] | I/O | R4 | | | PCIAD[22] | I/O | T3 | | | PCIAD[23] | I/O | R3 | | | PCIAD[24] | I/O | T1 | | | PCIAD[25] | I/O | R1 | | | PCIAD[26] | I/O | P2 | | | PCIAD[27] | I/O | P1 | | | PCIAD[28] | I/O | N2 | | | PCIAD[29] | I/O | N1 | | | PCIAD[30] | I/O | N3 | | | PCIAD[31] | I/O | M2 | | | PCIBEN[0] | I/O | N12 | | | PCIBEN[1] | I/O | R9 | | | PCIBEN[2] | I/O | R7 | | | PCIBEN[3] | I/O | R2 | | | PCICLK | I | T6 | | | PCIDEVSELN | I/O | T8 | | | PCIFRAMEN | I/O | P7 | | | PCIGNTN[0] | I/O | T7 | | | PCIGNTN[1] | I/O | T15 | | | PCIGNTN[2] | I/O | R15 | | | PCIGNTN[3] | I/O | T16 | | | PCIIRDYN | I/O | N7 | | | PCILOCKN | I/O | N8 | | | PCIPAR | I/O | Т9 | | | PCIPERRN | I/O | N9 | | | PCIREON[0] | I/O | P6 | | | PCIREON[1] | I/O | N5 | | | PCIREQN[2] | I/O | N6 | | | PCIREQN[3] | I/O | P5 | | | PCIRSTN | I/O | R6 | | | PCISERRN | I/O | P9 | | Table 23 RC32434 Alphabetical Signal List (Part 6 of 7) | Signal Name | I/O Type | Location | Signal Category | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | PCISTOPN | I/O | P8 | PCI Bus Interface | | PCITRDYN | I/O | R8 | | | RSTN | I/O | B2 | System | | RWN | 0 | A1 | Memory and Peripheral Bus | | SCK | I/O | K2 | Serial Peripheral Interface | | SDI | I/O | L4 | | | SDO | I/O | K4 | | | Vcc APLL | | C12 | Power | | Vcc C ore | | E8, E9, F9, H5, H6,<br>H12, J5, J11, J12,<br>L8, M8, M9 | | | Vcc DDR | | E11, E12, F12,<br>G12, K12, L12,<br>M11, M12 | | | Vcc1/O | | E5, E6, E7, E10,<br>F5, G5, K5, K6, L5,<br>M5, M6, M7, M10 | | | Vcc PLL | | B11 | | | Vss | | F6, F7, F8, F10,<br>F11, G6, G7, G8,<br>G9, G10, G11, H7,<br>H8, H9, H10, H11,<br>J6, J7, J8, J9, J10,<br>K7, K8, K9, K10,<br>K11, L6, L7, L9,<br>L10, L11 | Ground | | Vss APLL | | B12 | | | Vss PLL | | A11 | | | WAITACKN | I | D13 | Memory and Peripheral Bus | | WEN | 0 | C4 | | | Reserved | | K3 , L1, L2 | | Table 23 RC32434 Alphabetical Signal List (Part 7 of 7) # RC32434 Package Drawing — 256-pin CABGA #### RC32434 Package Drawing — Page Two ### **Ordering Information** #### Valid Combinations 79RC 32H434 - 266BC, 300BC, 350BC, 400BC 79RC 32H434 - 266BCI, 300BCI, 350BCI 256-pin CABGA package, Commercial Temperature 256-pin CABGA package, Industrial Temperature CORPORATE HEADQUARTERS 2975 Stender Way 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-330-1748 www.idt.com for Tech Support: email: rischelp@idt.com phone: 408-492-8208