### 2900 Family/ Bipolar Microprocessor ### IDM2901A, IDM2901A-1/IDM2901A-2 4-Bit Bipolar Microprocessor #### General Description The IDM2901 4-bit bipolar microprocessor slice is a cascadable device designed for use in Central Processing Units, programmable microprocessors, peripheral controllers, and other "high-speed" applications where economy, hardware/software flexibility, and easy expansion are system prerequisities. The building-block architecture and microinstruction format of the IDM2901 permit efficient emulation of most digital-based systems. As shown in the simplified block diagram, the IDM2901 device consists of a 16-word by 4-bit 2-port RAM, a high-speed ALU, and the required shifting, decoding, and multiplexing circuits. The 9-bit microinstruction word is organized into three groups of three bits each—the first group (bits 0-2) selects ALU source operands, the second group (bits 3-5) selects the ALU function, and the last group (bits 6-8) selects the destination register within the ALU. The slice microprocessor is cascadable with full look-ahead or ripple carry; all outputs are TRI-STATE® and four status-flag outputs are available. To minimize power consumption and to maximize speed and reliability, the 40-pin LSI chip is fabricated using a National state-of-the-art Low-Power Schottky technology called "SCL". #### Features and Benefits - Multiple-address architecture improves system speed by providing simultaneous yet independent access to two working registers. - Multifunction ALU performs addition, two subtraction operations, and five logic functions on two source operands. - Flexible data-source selection for every ALU function, data is selected from five source ports for a total of 203 source operand pairs. - Left/right shift independent of ALU an arithmetic operation and a left or right shift can be obtained on the same machine cycle. - Four status flags carry, overflow, zero, and functional sign are available as outputs. - Expandable Connect any number of IDM2901s together for longer word lengths. - Microprogrammable three groups of 3 bits each for source operand, ALU function, and destination control. # ### **Absolute Maximum Ratings** -65°C to +150°C Storage Temperature Temperature (Ambient) Under Bias Supply Voltage to Ground Potential DC Voltage Applied to Outputs for DC Output Current, into Outputs **High Output State** DC Input Voltage DC Input Current -55°C to +125°C -0.5 V to +6.3 V -0.5 V to +VCC max -0.5 V to +5.5 V IDM2901A-1 JM, JM/883 **Operating Range** IDM2901 JC, NC IDM2901 JM, JM/883 IDM2901A-1 JC, NC P/N $T_A = 0^{\circ}C$ to $+70^{\circ}C$ $T_C = -55^{\circ}C$ to $+125^{\circ}C$ $T_A = 0^{\circ}C$ to $+70^{\circ}C$ $T_C = -55^{\circ}C$ to $+125^{\circ}C$ Temperature. 4.75V to 5.25V 4.50V to 5.50V 4.75V to 5.25V 4.50V to 5.50V Vcc 30 mA $\sim$ 30 mA to +5.0 mA ### Standard Screening (Conforms to MIL-STD-883 for Class C parts) | | MIL-STD-883 | | L | evel | |--------------------------------------------|----------------------|------------------------------------------------|----------|----------| | Step | Method | Conditions | JC, NC | JM | | Pre-Seal Visual Inspection | 2010 | В | 100% | 100% | | Stabilization Bake | 1008 | C: 24-hour 150°C | 100% | 100% | | Temperature Cycle | 1010 | C: -65°C to +150°C<br>10 cycles | 100% | 100% | | Centrifuge | 2001 | B: 10,000 G | 100%* | 100% | | Fine Leak | 1014 | A: 5 x 10 <sup>-8</sup> atm-cc/cm <sup>3</sup> | 100%* | 100% | | Gross Leak | 1014 | C2: Fluorocarbon | 100%* | 100% | | Electrical Test<br>Subgroups 1 and 7 and 9 | 5004 | See below for definitions of subgroups | 100% | 100% | | Insert Additional Screening h | ere for Class B Part | S | | | | Group A Sample Tests | | | | | | Subgroup 1 | | | LTPD = 5 | LTPD = 5 | | Subgroup 2 | | | LTPD = 7 | LTPD = 7 | | Subgroup 3 | 5005 | See below for | LTPD = 7 | LTPD = 7 | | Subgroup 7 | 5005 | definitions of subgroups | LTPD = 7 | LTPD = 5 | | Subgroup 8 | | | LTPD = 7 | LTPD ≈ 7 | | Subgroup 9 | | | LTPD = 7 | LTPD = 5 | <sup>\*</sup>Not applicable to IDM2901ANC. ### Additional Screening for Class B Parts | | MIL-STD-883 | <u> </u> | Level | |-----------------|-------------|-------------------------|--------| | Step | Method | Conditions | JM/883 | | Burn-In | 1015 | D: 125°C, 160 hours min | 100% | | Electrical Test | 5004 | | | | Subgroup 1 | | | 100% | | Subgroup 2 | | | 100% | | Subgroup 3 | | | 100% | | Subgroup 7 | | | 100% | | Subgroup 9 | | | 100% | ### Group A Subgroups (as defined in MIL-STD-883, method 5005) | Subgroup | Parameter | Temperature | |----------|-----------|---------------------------------------| | 1 | DC | 25°C | | . 2 | DC | Maximum rated temperature | | 3 | DC | Minimum rated temperature | | 7 | Function | 25°C | | 8 | Function | Maximum and minimum rated temperature | | 9 | Switching | 25°C | | 10 | Switching | Maximum rated temperature | | 11 | Switching | Minimum rated temperature | ### Electrical Characteristics Over Operating Range IDM2901A/IDM2901A-1 | Symbol | Description | Test Cond | Test Conditions (Note 1) | | | Max | Units | |-------------------------|-----------------------|----------------------|----------------------------------------------------------------------|-----|--|-----|-------| | VOH Output High Voltage | | | $I_{OH} = -1.6 \text{ mA};$<br>$Y_{O}/Y_{1}/Y_{2}/Y_{3}$ | | | | | | | VCC = min | IOH = -1.0 mA; Cn+4 | 2.4 | | | 1 | | | | | IOH = -800 µA; OVR/P | 2.4 | | | ] v | | | •ОН | Outpot riigii voitage | VIN = VIH or VIL | IOH = -600 μA; F3 | 2.4 | | | ] | | | | | $I_{OH} = -600 \mu\text{A};$<br>RAM <sub>0,3</sub> /Q <sub>0,3</sub> | 2.4 | | | | | | | IOH = -1.6 mA; G | 2.4 | | | | | ### Electrical Characteristics (cont'd.) | Symbol | Description | Te | st Con | ditions (N | ote 1) | Min | Typ<br>(Note 2) | Max | Units | | | | | | | | | | | |--------|--------------------------------------------|---------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------|-----------------|-------------|-------|---|------------|-------------|--|--------------------------------------------------------|----|----|-----------------------------|---|--| | CEX | Output Leakage Current<br>for F = 0 Output | VCC = min; | √он = | 5.5 V, V | N = AIH or AIF | | , | 250 | μΑ | | | | | | | | | | | | | | | | Y0/Y1/ | | | | 0.5 | | | | | | | | | | | | | | | | | Y0/Y1/ | | | | 0.5 | | | | | | | | | | | | | VOL | Output Low Voltage | VCC = min; | | IOL = 1 | 6 mA; G/F = 0 | | | 0.5 | V . | | | | | | | | | | | | VOL | Output Low Voltage | VIN ≅ VIH o | r VIL | | 0 mA; C <sub>n+4</sub> | | | 0.5 | ] | | | | | | | | | | | | | | | | I <sub>OL</sub> = 1<br>OVR/P | 0 mA; | | | 0.5 | | | | | | | | | | | | | | | | | I <sub>OL</sub> = 8 | mA;<br>4 <sub>0,3</sub> /Q <sub>0,3</sub> | | | 0.5 | | | | | | | | | | | | | ViH | Input High Level | Guaranteed i<br>inputs | nput lo | ogical high | voltage for all | 2.0 | | | V | | | | | | | | | | | | VIL | Input Low Level | Guaranteed i<br>inputs | nput le | ogical low | voltage for all | | | 0.8 | V | | | | | | | | | | | | VI | Input Clamp Voltage | VCC = min; I | IN = - | | | | | -1.5 | V | | | | | | | | | | | | | | | | Clock/C | | | | -0.36 | | | | | | | | | | | | | | | V <sub>CC</sub> = max;<br>V <sub>IN</sub> = 0.5 V | | A <sub>0</sub> /A <sub>1</sub> / | | <u> </u> | | -0.36 | 1 | | | | | | | | | | | | | Input Low Current | | | | | | | -0.36 | 1 | | | | | | | | | | | | hш | | | | | | | | -0.36 | mA | | | | | | | | | | | | | | | | | | 1 | | -0.36 | 1 | | | | | | | | | | | | | | | | | 1 | | | -0.36 | - | | | | | | | | | | | | | | | | 17/18 | /O (N) | | | -0.36 | 4 | | | | | | | | | | | | | | | | | 3/Q <sub>0,3</sub> (Note 4) | - | | -0.36<br>20 | | | | | | | | | | | | | | | | | Clock/OE<br>A <sub>0</sub> /A <sub>1</sub> /A <sub>2</sub> /A <sub>3</sub> | | | | 20 | 1 | | | | | | | | | | | | | • | | | | | V <sub>CC</sub> = max;<br>V <sub>IN</sub> = 2.7 V | | | | | Voc - max: | | | - | | 20 | 1 | | | | | · | | V <sub>CC</sub> = max;<br>V <sub>IN</sub> = 2.7 V | Voc = max: | Voc - max: | | | | | | | Voc = max : | | $B_0/B_1/B_2/B_3$<br>$V_{CC} = max;$ $D_0/D_1/D_2/D_3$ | | | 20 | † | | | чн | Input High Current | | | | 10/11/12 | | | | | | | <u> </u> | | 20 | μΑ | | | | | | | | | | | 13/14/15 | | <del> </del> | | 20 | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | 3/Q <sub>0.3</sub> (Note 4) | † | | | | | | | Cn | <del></del> | | | 20 | 1 4 | | | | | | | | | | | | Ιį | Input High Current | VCC = max; | VIN= | 5.5 V | | | | 1.0 | mA | | | | | | | | | | | | | | | Valv | 4/Va/Va | V <sub>O</sub> = 2.4 V<br>V <sub>O</sub> = 0.5 V | | | 50 | | | | | | | | | | | | | | | | 7 0/ 1 | 1/ 12/ 13 | V <sub>O</sub> = 0.5 V | | | -50 | ] | | | | | | | | | | | | | Off State (High Impedance) Output Current | VCC = max | | <sub>0,3</sub> /Q <sub>0,3</sub> | V <sub>O</sub> = 2.4 V<br>(Note 4) | | | 100 | μΑ | | | | | | | | | | | | | | | A SPECIAL | J,J, 40,3 | V <sub>O</sub> = 0.5 V<br>(Note 4) | | | -360 | | | | | | | | | | | | | | | | | | Y2/Y3/G | -30<br>-30 | | -85<br>-85 | | | | | | | | | | | | | los. | Output Short Circuit Current | V <sub>CC</sub> = 5.75 | <b>/</b> | Cn+4 | | -30 | | -85 | mA | | | | | | | | | | | | los | (Note 3) | V <sub>O</sub> = 0.5 V | - | | | -30 | <del> </del> | -85 | - ""A | | | | | | | | | | | | | | | F <sub>3</sub> RAM <sub>0,3</sub> /Q <sub>0,3</sub> | | -30 | <del> </del> | -85 | | | | | | | | | | | | | | | | | + | TA = 2 | | -33 | 160 | 245 | mA | | | | | | | | | | | | | | | $\vdash$ | | C to +70°C | | 160 | 260 | 1 | | | | | | | | | | | | Icc | Power Supply Current (Note 6) | Vcc = max | JC | TA = + | | | 160 | 220 | mA | | | | | | | | | | | | .00 | | 30 | Ė | <del></del> | 5°C to +125°C | | 160 | 275 | 1 | | | | | | | | | | | | | 1 | | JM | Tc = +1 | | | 160 | 185 | | | | | | | | | | | | Note 1: For conditions shown as min or max, use the appropriate value specified under Electrical Characteristics for the applicable device type. Note 2: Typical limits are at $V_{CC} = 5.0 \text{ V}$ , $25^{\circ}\text{C}$ ambient, and maximum loading. Note 3: Not more than one output should be shorted at a time. Duration of the short circuit test should not exceed one second. Note 4: These are TRI-STATE outputs internally connected to PNP inputs. Input characteristics are measured with 16,7,8 in a state such that the TRI-STATE output is off (high-impedance). Note 5: "Mil" = 1DM2901 JM, JM/883; "Com'l" = IDM2901 JC, NC. Note 6: Worst case $I_{CC}$ is at minimum temperature. ### **Absolute Maximum Ratings** -65°C to +150°C -55°C to +125°C -55°C to +125°C P/N -0.5 V to +6.3 V IDM2901A:2 JC, NC IDM2901A:2 JM **Operating Range** IDM2901A-2 JM/883 V<sub>CC</sub> 4.75V to 5.25V 4.50V to 5.50V 4.50V to 5.50V Supply Voltage to Ground Potential DC Voltage Applied to Outputs for High Output State Temperature (Ambient) Under Bias Storage Temperature -0.5 V to +V<sub>CC</sub> max -0.5 V to +5.5 V DC Input Voltage DC Output Current, into Outputs DC Input Current 30 mA -30 mA to +5.0 mA ### Standard Screening (Conforms to MIL-STD-883 for Class C parts) | | MIL-STD-883 | | L | evel | |--------------------------------------------|----------------------|------------------------------------------------|----------|----------| | Step | Method | Conditions | JC, NC | JM | | Pre-Seal Visual Inspection | 2010 | В | 100% | 100% | | Stabilization Bake | 1008 | C: 24-hour 150°C | 100% | 100% | | Temperature Cycle | 1010 | C: -65°C to +150°C<br>10 cycles | 100% | 100% | | Centrifuge | 2001 | B: 10,000 G | 100%* | 100% | | Fine Leak | 1014 | A: 5 x 10 <sup>-8</sup> atm-cc/cm <sup>3</sup> | 100%* | 100% | | Gross Leak | 1014 | C2: Fluorocarbon | 100%* | 1'00% | | Electrical Test<br>Subgroups 1 and 7 and 9 | 5004 | See below for definitions of subgroups | 100% | 100% | | nsert Additional Screening h | ere for Class B Part | s | | • | | Group A Sample Tests | | | | | | Subgroup 1 | | | LTPD = 5 | LTPD = 5 | | Subgroup 2 | | | LTPD = 7 | LTPD = 7 | | Subgroup 3 | 5005 | See below for | LTPD = 7 | LTPD = 7 | | Subgroup 7 | 5005 | definitions of subgroups | LTPD = 7 | LTPD = 5 | | Subgroup 8 | | | LTPD = 7 | LTPD = 7 | | Subgroup 9 | | | LTPD ≃ 7 | LTPD = 5 | <sup>\*</sup>Not applicable to IDM2901A-2 NC ### Additional Screening for Class B Parts | Step | MIL-STD-883<br>Method | Conditions | Level<br>JM/883 | |-----------------|-----------------------|-------------------------|-----------------| | Burn-In | 1015 | D: 125°C, 160 hours min | 100% | | Electrical Test | 5004 | | | | Subgroup 1 | | | 100% | | Subgroup 2 | | | `100% | | Subgroup 3 | ! | | 100% | | Subgroup 7 | | | 100% | | Subgroup 9 | | · • | 100% | ### **Group A Subgroups** (as defined in MIL-STD-883, method 5005) | . Subgroup | Parameter | Temperature | |------------|-----------|---------------------------------------| | 1 | DC | 25°C | | 2 | DC | Maximum rated temperature | | 3 | DC | Minimum rated temperature | | 7 | Function | 25°C | | 8 | Function | Maximum and minimum rated temperature | | 9 | Switching | 25°C | | - 10 | Switching | Maximum rated temperature | | 11 | Switching | Minimum rated temperature | ### Electrical Characteristics Over Operating Range IDM2901A-2 | Symbol | Description | Test Cond | Test Conditions (Note 1) | | | | Units | |--------|---------------------|----------------------------------------------------------------------|--------------------------------------------------|-----|--|--|-------| | | | | $I_{OH} = -1.6 \text{ mA};$<br>$Y_0/Y_1/Y_2/Y_3$ | 2.4 | | | | | | | IOH = -1.0 mA; Cn+4 | 2.4 | 2.4 | | | | | VOH | Output High Valeage | Utput High Voltage VCC = min VIN = VIH or VIL | 1OH = -800 μA; OVR/P | 2.4 | | | v | | VOH | Output High Voltage | | IOH = -600 μA; F3 | 2.4 | | | | | | | $I_{OH} = -600 \mu\text{A};$<br>RAM <sub>0,3</sub> /Q <sub>0,3</sub> | 2.4 | | | | | | | | | IOH = -1.6 mA; G | 2.4 | | | | #### Electrical Characteristics (continued) | Symbol | 'Description | Test Conditions (Note 1) | | | Min | Typ<br>(Note 2) | Max | Units | | | |----------------|----------------------------------------------|---------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------|-----------------|-----|----------|----------|---| | ICEX | Output Leakage Current<br>for F = 0 Output | VCC = min; \ | VCC = min; VOH = 5.5 V, VIN = VIH or VIL | | | | 250 | μА | | | | | | | | Y0/Y1/ | | | | 0.5 | | | | | | | | IOL = 1<br>Y0/Y1/ | 6 mA (Mil);<br>Y2/Y3 | | | 0.5 | | | | | Outrot I am Valtana | VCC = min; | | IOL = 1 | 6 mA; G/F = 0 | | | 0.5 | ] , | | | VOL | Output Low Voltage | AIN = AIH o | r VIL | | 0 mA; C <sub>n+4</sub> | | | 0.5 | ] " | | | | | | | IOL = 1<br>OVR/P | 0 mA; | | | 0.5 | | | | | | | | IOL = 8 | mA;<br>M <sub>0,3</sub> /Q <sub>0,3</sub> | | | 0.5 | | | | VIH | Input High Level | Guaranteed in | nput lo | gical high | n voltage for all | 2.0 | | | V | | | VIL | Input Low Level | Guaranteed in<br>inputs | nput lo | gical low | voltage for all | | | 0.8 | V | | | ٧ <sub>I</sub> | Input Clamp Voltage | VCC = min; I | IN = - | | | | | -1.5 | V | | | | | | | Clock/C | | | | -0.36 | | | | | Input Low Current | V <sub>CC</sub> = max;<br>V <sub>IN</sub> = 0.5 V | | A <sub>0</sub> /A <sub>1</sub> /A <sub>2</sub> /A <sub>3</sub> | | L | | -0.36 | 1 | | | | | | | B <sub>0</sub> /B <sub>1</sub> /I | | ļ | | -0.36 | 1 | | | 11L | | | | D <sub>0</sub> /D <sub>1</sub> /D <sub>2</sub> /D <sub>3</sub> | | <b></b> | | -0.36 | mA | | | 10 | | | | 10/11/12 | | <u> </u> | | -0.36 | 4 | | | | | | | 13/14/15<br>17/18 | | L | | -0.36 | 4 | | | | | | | | | <del> </del> | | -0.36 | 4 | | | | | | | | 3/Q <sub>0,3</sub> (Note 4) | <u> </u> | | -0.36 | <u> </u> | | | | | V <sub>CC</sub> = max;<br>V <sub>IN</sub> = 2.7 V | | Clock/OE<br>A <sub>0</sub> /A <sub>1</sub> /A <sub>2</sub> /A <sub>3</sub> | | - | | 20<br>20 | + | | | | | | | 8 <sub>0</sub> /8 <sub>1</sub> /8 <sub>2</sub> | | | - | | 20 | + | | | | | | D <sub>0</sub> /D <sub>1</sub> /D <sub>2</sub> /D <sub>3</sub> | | + | | 20 | + | | | ЧН | Input High Current | | | | | + | | 20 | μΑ | | | | | - IIN V | | 13/14/15/17 | | + | | 20 | 1 | | | | | | | RAM <sub>0,3</sub> /Q <sub>0,3</sub> (Note 4) | | + | | 100 | + | | | | | | | | | <del> </del> | | 20 | 1 | | | (1 | Input High Current | V <sub>CC</sub> = max; | VIN = | <u> </u> | | <del> </del> | | 1.0 | mA | | | | | 30 | 114 | | VO = 2.4 V | + | | 50 | <u> </u> | | | | | | Y <sub>0</sub> /Y | 1/Y2/Y3 | V <sub>O</sub> = 2.4 V<br>V <sub>O</sub> = 0.5 V | | | -50 | 1 | | | IOZH.<br>IOZL | Off State (High Impedance)<br>Output Current | VCC = max | | | V <sub>O</sub> = 2.4 V<br>(Note 4) | | | 100 | μΑ | | | | | | нам | <sub>0,3</sub> /Q <sub>0,3</sub> | V <sub>O</sub> = 0.5 V<br>(Note 4) | | | -360 | | | | | | 1 | T | Y <sub>0</sub> /Y <sub>1</sub> / | Y2/Y3/G | -30 | | -85 | | | | | | | | C <sub>n+4</sub> | | -30 | | -85 | 1 | | | los | Output Short Circuit Current<br>(Note 3) | VCC = 5.75 \ | / | OVR/P | | -30 | | -85 | mA | | | | (NOTE 3) | V <sub>O</sub> = 0.5 V | | F <sub>3</sub> | | -30 | | -85 | 1 | | | | | | | RAM <sub>0,3</sub> /Q <sub>0,3</sub> | | -30 | | -85 | 1 | | | | | | | TA = 25 | 5°C | | 160 | 250 | | | | | | | JC | TA = 0° | °C to +70°C | | 160 | 265 | | | | ¹cc | Power Supply Current (Note 6) | ACC = wax | JM | | 55°C to +125°C | | 160 | 280 | mA . | | | | 1 | J/L | | T <sub>C</sub> = +125°C | | | 160 | 190 | | | Note 1: For conditions shown as min or max, use the appropriate value specified under Electrical Characteristics for the applicable device type. Note 2: Typical limits are at $V_{CC} = 5.0 \text{ V}$ , $25^{\circ}$ C ambient, and maximum loading. Note 3: Not more than one output should be shorted at a time. Duration of the short circuit test should not exceed one second. Note 4: These are TRI-STATE outputs internally connected to PNP inputs. Input characteristics are measured with I<sub>6,7,8</sub> in a state such that the TRI-STATE output is off (high-impedance). Note 5: "Mil" = IDM2901A-2 JM, JM/883; "Com'l" = IDM2901A-2 JC, NC. Note 6: Worst case I<sub>CC</sub> is at minimum temperature. ### Test Output Load Configurations for IDM2901A, A-1, A-2 #### A. Three-State Outputs #### **B. Normal Outputs** $$R2 = \frac{2.4V}{10H}$$ $$R1 = \frac{5.0 - V_{BE} - V_{OL}}{I_{OL} + V_{OL}/R2}$$ C. Open-Collector Outputs $$R1 = \frac{5.0 - V_{OL}}{I_{OL}}$$ Note 1: C<sub>L</sub> = 50 pF includes scope probe, wiring and stray capacitances without device in test fixture. Note 2: S1, S2, S3 are closed during function tests and all AC tests except output enable tests. Note 3: S1 and S3 are closed while S2 is open for tpzH test. S1 and S2 are closed while S3 is open for tpzL test. Note 4: $C_L = 5.0 \text{ pF}$ for output disable tests. #### **TESTING CONSIDERATIONS** Incoming test procedures on this device should be carefully planned, taking into account the high complexity and power levels of the part. The following notes may be useful. - 1. Insure the part is adequately decoupled at the test head. Large changes in $V_{CC}$ current as the device switches may cause erroneous function failures due to $V_{CC}$ changes. - Do not leave inputs floating during any tests, as they may start to oscillate at high frequency. - 3. Do not attempt to perform threshold tests at high speed. Following an input transition, ground current may change by as much as 400 mA in 5 ns-8 ns. Inductance in the ground cable may allow the ground pin at the device to rise by 100s of millivolts momentarily. - 4. Use extreme care in defining input levels for AC tests. Many inputs may be changed at once, so there will be significant noise at the device pins and they may not actually reach V<sub>IL</sub> or V<sub>IH</sub> until the noise has settled. National recommends using V<sub>IL</sub> ≤ 0.4V and V<sub>IH</sub> ≥ 2.4V for AC tests. - To simplify failure analysis, programs should be designed to perform DC, Function, and AC tests as three distinct groups of tests. ### Test Output Loads for IDM2901A, A-1, A-2 | Pin# | Pin Label | Test<br>Circuit | R1 | R2 | |-------|------------------|-----------------|-----|------| | 3 | RAM <sub>3</sub> | Α | 560 | 1k | | 5 | RAM <sub>0</sub> | A | 560 | 1k | | 7 | F=0 | С | 270 | - | | 13 | $Q_3$ | Α | 560 | 1k | | 18 | Q <sub>0</sub> | Α | 560 | 1k | | 28 | F <sub>3</sub> | В | 620 | 3.9k | | 29 | G | В | 220 | 1.5k | | 30 | Cn+4 | В | 360 | 2.4k | | 31 | OVR | В | 470 | 3k | | 32 | Р | В | 470 | 3k | | 33-36 | Y <sub>0-3</sub> | Α | 220 | 1k | #### **Architecture** Figure 1 shows a detailed block diagram of the IDM2901. Observe that all data paths are 4 bits wide; however, the 4-bit slice can be cascaded to the number of bits required for a particular application. Although all parts of the bipolar device are important, the two key elements are the 16-word by 4-bit 2-port RAM and the high-speed ALU. Any one of the 16 words in RAM can be read from the A-port (A<sub>3</sub>-A<sub>0</sub>) or the B-port (B<sub>3</sub>-B<sub>0</sub>); the selected word for the A-port is determined by the 4-bit A-address field, whereas the B-address field controls the output of the B-port. If the two address codes are identical, the same file data appears simultaneously at both output ports (A and B). When enabled by RAM EN, new data is written into the file "word" defined by the B-address field; the write function is implemented when the clock input is low. Each bit of data to be written is input via a 3-input multiplexer; this scheme permits shifting up one bit position (from LSB towards MSB), shifting down one bit position (from MSB towards LSB), or not shifting at all. A similar scheme is used when data is written into the "Q" register. Each of the A and B data ports drives an associated 4-bit latch. These latches hold the RAM data while the clock input is low; consequently, any possibility of race conditions when writing new data is eliminated. The high-speed ALU can perform three binary arithmetic and five logic operations on the two 4-bit input words (R3 - R0 and S3 - S0). The R-input field is driven from a 2-input multiplexer, whereas the S-input field is driven by a 3-input multiplexer. Both the R- and S-multiplexers have an inhibit capability, where no data is passed — this is equivalent to a "zero" source operand. Referring to figure 1, observe that the A-port output of the RAM and the 4-bit direct-data inputs (D3 - D0) are connected to the R-input multiplexers; the S-input multiplexer has three inputs — one from the A-port of RAM, one from the B-port of RAM, and one from the Q-register. With the foregoing input-multiplexer scheme, the inputs (A, B, D, Q, and "Zero"), when taken in pairs, provide any one of ten source operands for the ALU - AB, AD, AQ, AO, BD, BQ, BO, DQ, DO, and QO. When the A and B address fields for RAM are identical, it is clear that certain combinations (AD/BD, AQ/BQ, and A0/B0) are redundant; that is, the identical function is implemented for either operand. Only seven of the combinations are completely nonredundant. Eight of the ten combinations (source operands) are implemented by the IDM2901A microprocessor. The ALU source operands are selected by three microinstruction inputs - Io, I1, and 12. These inputs are defined in figure 2. Each of the preceding D and Q operands provides an essential function. The D input (direct-data) is used to load the working registers inside the 2901 device; also, this input source can be used to modify data files within the ALU. The Q-register is an internal 4-bit data source that is well suited for a multiply/divide operation; however, for some applications, it can be used as a data-holding register or as an accumulator. The ALU is a high-speed arithmetic/logic operator that is capable of performing three binary arithmetic functions and five logic functions. Three microinstruction inputs (13, 14, and 15) are used to select one of the eight functions; these inputs, along with their octal codes, are defined in figure 3. | | Micro | ALU Source<br>Operands | | | | |----|-------|------------------------|---------------|---|---| | 12 | 11 | I <sub>O</sub> | Octal<br>Code | R | s | | L | L | L | 0 | А | Q | | L | L | н | 1 | Α | В | | L | н | L | 2 | 0 | a | | L | Н | н | 3 | 0 | В | | н | L | L | 4 | 0 | Α | | н | L | н | 5 | D | Α | | Н | н | L | 6 | D | a | | н | н | н | 7 | D | 0 | | Eigure | 2 | A1 11 | Source | Operand | Control | |--------|---|-------|--------|---------|---------| | | | | | | | | | Mici | o Code | | ALU | Symbol | | |----------------|------|--------|---------------|------------|--------|--| | l <sub>5</sub> | 14 | lз | Octal<br>Code | Function | Symbol | | | L | L | L | 0 | R Plus S | R+S | | | L | L | н | 1 | S Minus R | S – R | | | L | н | L | 2 | R Minus S | R - S | | | L | н | н | 3 | RORS | RVS | | | н | L | L | 4 | RANDS | RAS | | | Н | L | н | 5 | RANDS | Ā∧S | | | н | н | L | 6 | R EX-OR S | R₩S | | | н | н | н | 7 | R EX-NOR S | R₩S | | Figure 3. ALU Function Control Normally, the look-ahead carry mode is used when cascading the ALUs of several microprocessor devices. The carry generate (G) and carry propagate (P) outputs are suitable for use in a carry-look-ahead generator. A carry-out (Cn+4) is also generated and is available for use as the carry flag in a status register or as a ripplecarry output. Both carry-in (Cn) and carry-out (Cn+4) are active-high signals. Three other status-oriented outputs are available from the ALU; these are F3, F = 0, and overflow (OVR). The F3 output is the most significant (sign) bit of the ALU, and, without enabling the TRI-STATE outputs, it can be used to determine positive or negative results. When enabled, the logic level of F3 is identical to that of sign bit Y3. The F = 0 output is used for zero detect; F = 0 is high when all F outputs are low. The F = 0 output is of the open-collector type and can be wire ORed between microprocessor slices. The overflow (OVR) output is used to flag arithmetic operations that exceed the available twos-complement number range. When an overflow exists (Cn+3 and Cn+4 are of opposite polarity), the OVR output is high. Outputs from the ALU can be stored in the register file or the Q register, or can be transmitted to the outside world. Eight possible destination codes are defined by microinstruction inputs 16, 17, and 18; the various destination control codes are shown in figure 4. The 4-bit data field (Y3 - Y0) is a TRI-STATE output that can be directly bus organized. The Y outputs are enabled by $\overline{OE}$ ; when this control signal is high, the Y-outputs are TRI-STATEd. A 2-input multiplexer is also used at the Y-output port to select either the A port of RAM or the F output of the ALU; this selection is controlled by the previously described microinstruction inputs (16, 17, and 18). As previously described, the RAM inputs (register file) are driven by a 3-input multiplexer. Thus, outputs from the ALU can be entered nonshifted, shifted up (towards MSB) one position (x 2), or shifted down (towards LSB) one position (÷2). The shifter is equipped with two ports — RAM0 and RAM3; both ports consist of a TRI-STATE buffer-driver, each of which supplies one input to the foregoing multiplexer. In the shift-up (x 2) mode, the RAM3 output driver and the RAM0 multiplexer input are enabled, whereas in the shift-down (÷2) mode, the RAM0 output driver and RAM3 multiplexer input are enabled; in the no-shift mode, both drivers are TRI-STATE and neither multiplexer input is enabled. The shifter is controlled by the I<sub>6</sub>, I<sub>7</sub>, and I<sub>8</sub> micro-instruction inputs. The Q register likewise is driven from a 3-input multiplexer and the Q shifter is equipped with two input/output ports — $Q_0$ and $Q_3$ . Operation of these two ports is similar to that of the RAM shifter, and the ports are controlled by $1_6$ , $1_7$ , and $1_8$ . In the shift-up or shift-down modes, the Q register is shifted in a specified direction with the input/output terminals of the register being an input (for a shift-up) or an output (for a shift-down). In the no-shift mode, the multiplexer may enter the ALU data into the Q register; in this case, input/output lines of the register are TRI-STATE. The clock input shown in figure 1 controls the RAM, the A and B latches, and the Q register. When the clock input is high, the A and B latches are open and data from the RAM outputs is allowed to pass through to the ALU or "Y" outputs. When the clock input is low, both latches are closed and the last data entered is retained. When the clock input is low and if the input control code (Ig. 17, and Ig) has enabled a file-write operation, new data, as defined by the 4-bit B-address field, is written into the RAM file. When enabled, data is clocked into the Q register on the low-to-high transition of the clock pulse. #### Source Operands and ALU Functions Any one of eight source operand pairs can be selected by instruction inputs $1_0,\,1_1,\,$ and $1_2$ for use by the ALU; instruction inputs $1_3,\,1_4,\,$ and $1_5$ then control function selection for the ALU — five logic and three arithmetic functions. In the arithmetic mode, the carry input $(C_n)$ also affects the ALU functions; the carry input has no effect on the "F" result in the logic mode. These control parameters $(1_6-1_0$ and $C_n)$ are summarized in figure 5 to completely define the ALU/source operand functions. The ALU functions can also be examined on a task basis: that is, add, subtract, AND, OR, and so on. Again, in the arithmetic mode, the carry input will affect the result, whereas in the logic mode it will not. Figures 6 and 7, respectively, define the various logic and arithmetic functions of the ALU; both carry states ( $C_n = 0/C_n = 1$ ) are defined in the function matrices, | | Mic | ro Co | de | RAMI | RAM Function | | Q-Reg. Function | | RAM Shifter | | Q Shifter | | | |----|-----|-------|---------------|-------|--------------|-------|-----------------|--------|------------------|------------------|----------------|-----------------|--| | lg | 17 | 16 | Octal<br>Code | Shift | Load | Shift | Load | Output | RAM <sub>0</sub> | RAM <sub>3</sub> | Q <sub>0</sub> | 03 | | | Ł | L | L | 0 | Х | None | None | F → Q | F | × | × | × | Х | | | L | L | Н | 1 | X | None | × | None | F | х | × | × | × | | | L | Н | L | 2 | None | F→B | × | None | А | X | × | × | × | | | L | Н | Н | 3 | None | F→B | х | None | F | Х | × | × | × | | | Н | L | · L | 4 | Down | F/2 → B | Down | Q/2 → Q | F | F <sub>0</sub> | IN <sub>3</sub> | Ω0 | IN <sub>3</sub> | | | н | L | Н | 5 | Down | F/2 → B | Х | None | F | F <sub>0</sub> | IN <sub>3</sub> | Q <sub>0</sub> | X | | | Н | Н | L | 6 | Up | 2F → B | Up | 2Q → Q | F | INO | F <sub>3</sub> | INO | Q3 | | | Н | Н | Н | 7 | Up | 2F → B | X | None | F | INo | F <sub>3</sub> | × | Q3 | | Figure 4. ALU Destination Control X = Don't care. Electrically, the shift pin is a TTL input internally connected to a TRI-STATE output which is in the high-impedance state. B = Register Addressed by B inputs. Up is toward MSB, Down is toward LSB. | l | | | | | | | | | | |-----------------|----------------------------------|-----------|-----------|---------|---------|---------|-----------|-----------|---------| | | I <sub>2,1,0</sub> Octal | 0 | 1 | , 2 | 3 | 4 | 5 | 6 | 7 | | Octal<br>15,4,3 | ALU<br>Source<br>ALU<br>Function | A, Q | А, В | ο, α | О, В | O, A | D, A | D, Q | D, O | | | C <sub>n</sub> = L | A + Q | A + B | Q | В | Α | D + A | D+Q | D | | 0 | R Plus S<br>C <sub>n</sub> = H | A + Q + 1 | A + B + 1 | Q + 1 | B + 1 | A + 1 | D + A + 1 | D + Q + 1 | D + 1 | | | Cn = L | Q - A - 1 | B - A - 1 | Q - 1 | B – 1 | A – 1 | A - D - 1 | Q - D - 1 | – D – 1 | | 1 | S Minus R<br>C <sub>n</sub> = H | Ω – Α | B - A | α | В | Α | A - D | Q – D | - D | | _ | C <sub>n</sub> = L | A - Q - 1 | A - B - 1 | - Q - 1 | - B - 1 | - A - 1 | D – A – 1 | D - Q - 1 | Ð - 1 | | 2 | R Minus S<br>C <sub>n</sub> = H | A - Q | A - B | - Q | - B | - A | D - A | D - Q | D | | 3 / | R OR S | AVQ | AVB | Q | В | A | DVA | DVQ | D | | 4 | R AND S | ΑΛΩ | ΑΛВ | 0 | 0 | 0 | DAA | DVO | 0 | | 5 | R AND S | ĀΛQ | ĀΛB | Q | В | Α | DΛΑ | DΛQ | 0 | | 6 | R EX-OR S | A₩Q | A₩B | Q | В | Α | D₩A | D₩Q | D | <sup>+ =</sup> Plus; - = Minus; V = OR, $\Lambda = AND$ ; $\forall = EX-OR$ . Figure 6. ALU Logic Mode Functions (Cn Irrelevant) | Octal<br> 5,4,3/ 2,1,0 | Group | Function | |------------------------|--------------|----------| | 40 | | AAQ | | 41 | AND | AAB | | 45 | AND | DAA | | 46 | | DAQ | | 30 | | AVQ | | 31 | | AVB | | 35 | OR | DVA | | 36 | | סעם | | 60 | | A ¥ Q | | 61 | | A¥B | | 65 | EX-OR | D¥A | | 66 | | D₩Q | | 70 | | Ā₩Q | | 71 | | A ¥.8 | | 75 | EX-NOR | D∀A | | 76 | | D₩Q | | 72 | <u> </u> | ā | | 73 | | Ē | | 74 | INVERT | Ā | | 77 | ļ | ō | | 62 | <del> </del> | 0 | | 63 | | B | | 64 | PASS | Ā | | 67 | | D | | 32 | <del> </del> | - 0 | | 33 | | В | | 34 | PASS | Ā | | 37 | | D | | 42 | | 0 | | 43 | i | 0 | | 44 | "ZERO" | 0 | | 47 | ļ | 0 | | 50 | | ĀĄQ | | 51 | | ĀΛB | | 55 | MASK | DAA | | 56 | | DΛQ | Figure 7. ALU Arithmetic Mode Functions | Octal | C <sub>n</sub> = 0 | (Low) | C <sub>n</sub> = 1 | (High) | |----------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------| | <sup>1</sup> 5,4,3/ <sup>1</sup> 2,1,0 | Group | Function | Group | Function | | 00<br>01<br>05<br>06 | ADD | A + Q<br>A + B<br>D + A<br>D + Q | ADD plus<br>one | A + Q + 1<br>A + B + 1<br>D + A + 1<br>D + Q + 1 | | 02<br>03<br>04<br>07 | PASS | OBAD | Increment | Q+1<br>B+1<br>A+1<br>D+1 | | 12<br>13<br>14<br>27 | Decrement | Q - 1<br>B - 1<br>A - 1<br>D - 1 | PASS | Q<br>B<br>A<br>D | | 22<br>23<br>24<br>17 | 1s Comp | - Q - 1<br>- B - 1<br>- A - 1<br>- D - 1 | 2s Comp<br>(Negate) | - Q<br>- B<br>- A<br>- D | | 10<br>11<br>15<br>16<br>20<br>21<br>25<br>26 | Subtract<br>(1s Comp) | Q - A - 1<br>B - A - 1<br>A - D - 1<br>Q - D - 1<br>A - Q - 1<br>A - B - 1<br>D - A - 1<br>D - Q - 1 | Subtract<br>(2s Comp) | Q - A<br>B - C<br>A - D<br>Q - C<br>A - B<br>D - Q | ### **Pinout Descriptions of IDM2901** Pin functions for the IDM2901 4-bit slice microprocessor are as follows: - A3-A0 4-bit address field used to select one of the file registers whose contents are displayed through the A port of RAM. - B3-B0 4-bit address field used to select one of the file registers whose contents are displayed through the B port of RAM. When the clock is low, new data can be written into the selected B-port register. - Nine instruction-control lines 10/11/12 determine data sources of ALU, 13/14/15 select ALU function, and 16/17/18 select data inputs for the Q register or the register file. - Q3/RAM3 Serves as shift data input/output lines for the most significant bit (MSB) of Q register (Q3) and the register stack (RAM3). These lines are TRI-STATE outputs that connect to TTL inputs within the IDM2901 device. When the destination code, as defined by 16/17/18, indicates an up-shift (octal 6 or 7), the TRI-STATE outputs are enabled; accordingly, the MSB of the Q register is available on the Q3 pin and the MSB of the ALU output is available on the RAM3 pin. Otherwise, these output lines are TRI-STATE or serve as LS-TTL inputs. When a down-shift is indicated by the destination code, the Q3 and RAM3 pins are used as data inputs to the MSB of the Q register or RAM. - Q<sub>0</sub>/RAM<sub>0</sub> These shift lines are similar to Q<sub>3</sub> and RAM<sub>3</sub>, except they operate on the least significant bit (LSB) of the Q register and RAM. To transfer data for up- and down-shifts of the Q register and the ALU, the Q<sub>0</sub> and RAM<sub>0</sub> pins are connected, respectively, to the next less-significant device (Q<sub>n</sub> and RAM<sub>n</sub>) in the cascaded chain. - $D_3 D_0$ A 4-bit data field that can be selected as a source of external data for ALU $-D_0$ is the least significant bit. - Y3-Y0 4-bit output data of IDM2901. These lines are TRI-STATE; when enabled, they provide either the ALU output or data from the A port of the register file the selected source is determined by the destination code, as defined by I6, I7, and I8. - OE When the Output Enable (OE) signal is high, the Y outputs are inactive; when the signal is active-low, the active high or low outputs are enabled. - P/G Carry generate and propagate outputs see figure 8 for logic equations. - OVR The overflow flag corresponds to the exclusive-OR of the carry-in and carry-out of the MSB of the ALU. When set high, it indicates that the result of an arithmetic twos-complement operation has overflowed into the sign bit see figure 8 for the logic equation. - F=0 An open-collector output that goes high if all data lines (F<sub>3</sub>-F<sub>0</sub>) are low, that is, the result of an ALU operation is zero. - C<sub>n</sub> Carry-in to ALU. - C<sub>n+4</sub> Carry-out of ALU see figure 8 for logic equations. - CP Clock input. Outputs of Q register and file are clocked on low-to-high transition; the low interval of the clock input corresponds to the "write enable" period of the 16-by-4 RAM, that is, the "master" latches of the register file. When the clock is low, the output latches store the data previously held at the RAM outputs; thus, synchronous master-slave operation of the register file is - F3 Most significant (sign) bit output of the ALU. ## Logic Functions for G, P, Cn+4, and OVR When the IDM2901 is in the add or the subtract mode, four signals (G, P, $C_{n+4}$ , and OVR) are available to indicate carry and overflow conditions. Based on the eight ALU functions, logic equations for these signal are shown in figure 8. (Note: The "R" and "S" inputs are selected according to figure 2.) Definitions (+ = OR) | 201111111111111111111111111111111111111 | •,• | |-----------------------------------------|-----------------| | $P_0 = R_0 + S_0$ | $G_0 = R_0 S_0$ | | P1 = R1 + S1 | $G_1 = R_1S_1$ | | $P_2 = R_2 + S_2$ | $G_2 = R_2S_2$ | | $P_3 = R_3 + S_3$ | G3 = R3S3 | $C_4 = G_3 + P_3G_2 + P_3P_2G_1 + P_3P_2P_1G_0 + P_3P_2P_1P_0C_n$ $C_3 = G_2 + P_2G_1 + P_2P_1G_0 + P_2P_1P_0C_n$ | 15,4 | ,3 Function | P | G | C <sub>n+4</sub> | OVR | | | | | |------|-------------|-------------------|-------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------------|--|--|--|--| | 0 | R+S | P3P2P1P0 | G3 + P3G2 + P3P2G1 + P3P2P1G0 | C4 | C <sub>3</sub> <del>∨</del> C <sub>4</sub> | | | | | | 1 | S - R | | Same as R + S equations, but sub | stitute R; for R; in definition | ns. | | | | | | 2 | R-S | | Same as R + S equations, but substitute $\overline{S_i}$ for $S_i$ in definitions. | | | | | | | | 3 | RVS | LOW | P3P2P1P0 | P3P2P1P0 + Cn | P3P2P1P0 + Cn | | | | | | 4 | RAS | LOW | G3 + G2 + G1 + G0 | G3 + G2 + G1 + G0 + Cn | G3 + G2 + G1 + G0 + Cn | | | | | | 5 | Ā∧S | LOW | LOW Same as R A S equations, but substitute R <sub>i</sub> for R <sub>i</sub> in definitions. | | | | | | | | 6 | R₩S | | Same as $\overline{R + S}$ equations, but substitute $\overline{R_i}$ for $R_i$ in definitions. | | | | | | | | 7 | R₩S | G3 + G2 + G1 + G0 | G3 + P3G2 + P3P2G1 + P3P2P1G0 | See Note 1 | See Note 2 | | | | | Note 1: $\overline{G_3} + P_3G_2 + P_3P_2G_1 + P_3P_2P_1P_0(G_0 + \overline{C_n})$ Note 2: $[\overline{P}_2 + \overline{G}_2\overline{P}_1 + \overline{G}_2\overline{G}_1\overline{P}_0 + \overline{G}_2\overline{G}_1\overline{G}_0C_n] + (\overline{P}_3 + \overline{G}_3\overline{P}_2 + \overline{G}_3\overline{G}_2\overline{P}_1 + \overline{G}_3\overline{G}_2\overline{G}_1\overline{P}_0 + \overline{G}_3\overline{G}_2\overline{G}_1\overline{G}_0C_n]$ Figure 8. Logic Equations for Flag Outputs ### Guaranteed Operating Conditions Over Temperature and Voltage for IDM2901A When operated in a system, the timing requirements for the IDM2901 are defined in tables 1, 2, and 3. Table 1 provides clock characteristics of the IDM2901, table 2 gives the combinational delay times from input to output, and table 3 specifies setup and hold times. If used according to the specified delay and setup times, the device is guaranteed to function properly over the entire operating range. Table 3 defines the time prior to the end of the cycle (low-to-high transition of clock pulse) that each input must be stable to guarantee that the correct data is written into one of the internal registers. Table 1. Cycle Time and Clock Characteristics | | . IDN | 12901A | |-----------------------------------------------------------------------------------------|--------|------------| | Time | JC, NC | JM, JM/883 | | Read-Modify-Write Cycle<br>(time from selection of<br>A,B registers to end of<br>cycle) | 60 ns | 75 ns | | Maximum Clock Frequency to<br>Shift Q Register (50% duty<br>cycle) | 16 MHz | 16 MHz | | Minimum Clock Low Time | 30 ns | 30 ns | | Minimum Clock High Time | 30 ns | 30 ns | | Minimum Clock Period | 60 ns | 75 ns | Table 2. Maximum Combinational Propagation Delays (all in ns; C<sub>L</sub> ≤ 50 pF) | | Commercial<br>IDM2901A JC, NC (0°C to +70°C; 5V ± 5%) | | | | | | | Military<br>IDM2901A JM, JM/883 (~55°C to +125°C; 5V ± 10%) | | | | | | | | | |---------------------------|-------------------------------------------------------|----|------|-----|-----|-----|--------------------------------------|-------------------------------------------------------------|---------|------------------|--------------------------------------|-----|----------------------------------|-----|----------------|----------| | To Output | | | | | F=0 | | Shift Outputs | | | | | Ĝ/P | F = 0<br>R <sub>L</sub> =<br>470 | OVR | Shift Outputs | | | From Input | Y | F3 | Cn+4 | G/P | 470 | OVR | RAM <sub>0</sub><br>RAM <sub>3</sub> | σ <sub>0</sub> | 0 1 ! | C <sub>n+4</sub> | RAM <sub>0</sub><br>RAM <sub>3</sub> | | | | G <sub>0</sub> | | | А, В | 65 | 65 | 65 | 60 | 70 | 65 | 70 | - | 80 | 80 | 80 | 65 | 85 | 80 | 80 | | | D (arithmetic mode) | 40 | 40 | 40 | 35 | 55 | 45 | 50 | | 45 | 45 | 45 | 40 | 65 | 55 | 60 | | | D (I = X37) | 40 | 40 | _ | _ | 55 | - | 50 | - | 45 | 45 | T - | - | 60 | - | 60 | - | | Cn | 30 | 30 | 20 | - | 40 | 30 | 35 | - | 35 | 35 | 25 | - | 50 | 35 | 45 | | | 12,1,0 | 55 | 50 | 50 | 45 | 60 | 50 | 60 | | 60 | 60 | 55 | 50 | 75 | 60 | 75 | | | 15,4,3 | 50 | 50 | 50 | 45 | 55 | 50 | 50 | _ | 60 | 60 | 60 | 55 | 70 | 60 | 60 | | | 18,7,6 | 30 | - | · - | | - | - | 30 | 30 | 35 | - | _ | - | - | - | 35 | 35 | | ŌĒ Enable/Disable | 30/25 | _ | - | | - | - | - | - | 40/25 | _ | - | - | - | - | - | - | | A Bypassing ALU (I = 2xx) | 40 | _ | - | - | - | - | - | - | 50 | _ | - | - | - | - | - | <u>-</u> | | Clock 4 (Note 6) | 60 | 60 | 60 | 50 | 60 | 55 | 60 | 30 | 65 | 65 | 65 | 55 | 75 | 70 | 75 | 35 | Table 3. Maximum Setup and Hold Times (all in ns) - Note 1 | and the second | | Commercial IDM<br>(0°C to +70°C | | Military IDM2901A JM, JM/883<br>(-55°C to +125°C, 5V ± 10%) | | | |--------------------------------------|------------|---------------------------------|-----------|-------------------------------------------------------------|-----------|--| | From Input | Notes | Setup Time | Hold Time | Setup Time | Hold Time | | | A, B Source | 2, 3, 4, 5 | 60, t <sub>pw</sub> L + 20 | 0 | 75, t <sub>pw</sub> L + 25 | 0 | | | B Destination | 2,4 | t <sub>pw</sub> L + 15 | 0 | t <sub>pw</sub> L + 15 | 0 | | | D (arithmetic mode) | | 40 | 0 | 50 | 0 | | | D (I = X37) | 5 | 40 | . 0 | 50 | 0 | | | Cn | | 35 | 0 | 40 | 0 | | | 12,1,0 | · · | 45 | 0 | 55 | 0 | | | 15,4,3 | | 45 | 0 | 55 | 0 | | | 18,7,6 | 4 | t <sub>pw</sub> L + 15 | 0 | t <sub>pw</sub> L + 15 | 0 | | | RAM <sub>0.3</sub> /Q <sub>0.3</sub> | | 20 | 0 | 25 | 0 | | Note 1: See figures 9 and 10. Note 2: If the B address is used as a source operand, allow for the "A, B Source" setup time; if it is used only for the destination address, use the "B Destination" setup time. Note 3: Where two numbers are shown, both must be met. Note 4: " $t_{pw}L$ " is the clock low time. Note 5: DVO is the fastest way to load the RAM from the D inputs. This function is obtained with I = X37. Note 6: Using Q register as source operand in arithmetic mode. Clock is not normally in critical speed path when Q is not a source. 23 ### Guaranteed Operating Conditions Over Temperature and Voltage for IDM2901A-1 When operated in a system, the timing requirements for the IDM2901A-1 are defined in tables 1, 2, and 3. Table 1 provides clock characteristics of the IDM2901A-1, table 2 gives the combinational delay times from input to output, and table 3 specifies setup and hold times. If used according to the specified delay and setup times, the device is guaranteed to function properly over the entire operating range. Table 3 defines the time prior to the end of the cycle (low-to-high transition of clock pulse) that each input must be stable to guarantee that the correct data is written into one of the internal registers. **Table 1. Cycle Time and Clock Characteristics** | | IDM2901A-1 | | | | | |------------------------------------------------------------------------------------------|------------|------------|--|--|--| | Time | JC, NC | JM, JM/883 | | | | | Read-Modify-Write Cycle<br>(time from selection of<br>A, B registers to end of<br>cycle) | 60 ns | 75 ns | | | | | Maximum Clock Frequency to<br>Shift Q Register (50% duty<br>cycle) | 16 MHz | 16 MHz | | | | | Minimum Clock Low Time | 30 ns | 30 ns | | | | | Minimum Clock High Time | 30 ns | 30 ns | | | | | Minimum Clock Period | 60 ns | 75 ns | | | | Table 2. Maximum Combinational Propagation Delays (all in ns; C<sub>L</sub> < 50 pF) | Commercial 1DM2901A-1 JC, NC (0°C to +70°C; 5V ± 5%) | | | | | | | | | | Military<br>IDM2901A-1 JM, JM/883 {-55°C to +125°C; 5V ± 10%} | | | | | | | |------------------------------------------------------|----------|----|---------------------------------------------|-----|--------------------------------------|----------------|---------------|----------------|-------|---------------------------------------------------------------|-------------|-----|--------------------------------------|----------------|--------------|----| | To Output | | | | | F=0 | | Shift Outputs | | | | T | | F=0 | | Shift Output | | | | <b>Y</b> | F3 | 3 C <sub>n+4</sub> G/P R <sub>L</sub> = OVR | OVR | RAM <sub>0</sub><br>RAM <sub>3</sub> | Q <sub>0</sub> | * | F <sub>3</sub> | Cn+4 | G/P | RL =<br>470 | OVR | RAM <sub>0</sub><br>RAM <sub>3</sub> | Q <sub>0</sub> | | | | А, В | 50 | 50 | 50 | 45 | 55 | 60 | 55 | | 60 | 60 | 60 | 60 | 65 | 75 | 65 | - | | D (arithmetic mode) | 32 | 32 | 32 | 30 | 32 | 40 | 35 | | 40 | 40 | 40 | 40 | 40 | 50 | 45 | - | | D (I = X37) | 32 | 32 | - | - | 32 | - | 35 | _ | 40 | 40 | - | į | 40 | - | 45 | | | Cn | 25 | 22 | 16 | - | 30 | 25 | 35 | | 32 | 30 | 20 | - | 40 | 35 | 45 | - | | <sup>1</sup> 2,1,0 | 40 | 35 | 35 | 30 | 40 | 45 | 45 | - | 50 | 45 | 45 | 40 | 50 | 55 | 55 | - | | 15,4,3 | 35 | 35 | 35 | 32 | 40 | 45 | 45. | - | 45 | 45 | 45 | 40 | 50 | 55 | 55 | - | | 18,7,6 | 25 | _ | _ | - | - | - | 30 | 30 | 35 | - | - | - | - | - | 35 | 35 | | OE Enable/Disable | 20/20 | _ | - | - | - | - | - | - | 25/25 | | - | - | - | - | - | - | | A Bypassing ALU (I = 2xx) | 40 | - | | - | - | _ | _ | - | 50 | _ | - | - | - | - | - | - | | Clock _ (Note 6) | 50 | 45 | 45 | 40 | 50 | 55 | 55 | 30 | 60 | 55 | 55 | 50 | 60 | 65 | 65 | 35 | Table 3. Maximum Setup and Hold Times (all in ns) — Note 1 | | | Commercial IDM2<br>(0°C to +70°C | | Military IDM2901A-1 JM, JM/883<br>(-55°C to +125°C, 5V ± 10%) | | | | |--------------------------------------|------------|----------------------------------|-----------|---------------------------------------------------------------|-----------------|--|--| | From Input | Notes | Setup Time | Hold Time | Setup Time | Hold Time 0 0 0 | | | | A, B Source | 2, 3, 4, 5 | 60, t <sub>pw</sub> L + 20 | 0 | 75, t <sub>pw</sub> L + 25 | | | | | B Destination | 2, 4 | t <sub>pw</sub> L + 15 | 0 | t <sub>pw</sub> L + 15 | | | | | D (arithmetic mode) | | 40 | 0 | 50 | | | | | D (I = X37) | 5 | 40 | 0 | 50 | 0 | | | | Cn | | 35 | 0 | 40 | 0 | | | | 12,1,0 | | 45 | 0 | 55 | 0 | | | | 15,4,3 | | 45 | 0 | 55 | 0 | | | | 18,7,6 | 4 | t <sub>pw</sub> L + 15 | 0 | t <sub>pw</sub> L + 15 | 0 | | | | RAM <sub>0,3</sub> /Q <sub>0,3</sub> | | 15/10 | 0 | 25/15 | 0 | | | Note 1: See figures 9 and 10. Note 2: If the B address is used as a source operand, allow for the "A, B Source" setup time; if it is used only for the destination address, use the "B Destination" setup time. Note 3: Where two numbers are shown, both must be met. Note 4: "towL" is the clock low time. Note 5: DVQ is the fastest way to load the RAM from the D inputs. This function is obtained with I = X37. Note 6: Using Q register as source operand in arithmetic mode. Clock is not normally in critical speed path when Q is not a source. ### Guaranteed Operating Conditions Over Temperature and Voltage for IDM2901A-2 When operated in a system, the timing requirements for the IDM2901A-2 are defined in tables 1, 2, and 3. Table 1 provides clock characteristics of the IDM2901A-2, table 2 gives the combinational delay times from input to output, and table 3 specifies setup and hold times. If used according to the specified delay and setup times, the device is guaranteed to function properly over the entire operating range. Table 3 defines the time prior to the end of the cycle (low-to-high transition of clock pulse) that each input must be stable to guarantee that the correct data is written into one of the internal registers. TABLE 1. Cycle Time and Clock Characteristics | | IDM2901A-2 | | | | | | |------------------------------------------------------------------------------------------|------------|------------|--|--|--|--| | Time | JC, NC | JM, JM/883 | | | | | | Read-Modify-Write Cycle<br>(time from selection of<br>A, B registers to end of<br>cycle) | 50 ns | 65 ns | | | | | | Maximum Clock Frequency to<br>Shift Q Register (50% duty<br>cycle) | 20 MHz | 16 MHz | | | | | | Minimum Clock Low Time | 25 ns | 30 ns | | | | | | Minimum Clock High Time | 25 ns | 30 ns | | | | | | Minimum Clock Period | 50 ns | 65 ns | | | | | TABLE 2. Maximum Combinational Propagation Delays (all in ns; CL 50pF) | | ID | Commercial<br>IDM2901A-2 JC, NC (0°C to +70°C; 5V ± 5%) | | | | | | | | Military<br>IDM2901A-2 JM, JM/883 (-55°C to +125°C; 5V ± 10% | | | | | | | |---------------------------|-------|---------------------------------------------------------|------------------|-----|----------------------|-----|--------------------------------------|----------------|-------|--------------------------------------------------------------|------------------|----------|----------------------|-----|--------------------------------------|----------------------------------| | to Output | | | | | F=0 | | Shift Outputs | | | | | | F=0 | | Shift Outputs | | | from Input | Y | F3 | C <sub>n+4</sub> | G/P | R <sub>L</sub> = 470 | OVR | RAM <sub>0</sub><br>RAM <sub>3</sub> | Ω <sub>0</sub> | Y | F3 | C <sub>n+4</sub> | G/P | R <sub>L</sub> = 470 | OVR | RAM <sub>0</sub><br>RAM <sub>3</sub> | α <sub>0</sub><br>α <sub>3</sub> | | A, B | 44 | 44 | 44 | 35 | 44 | 45 | 40 | - | 55 | 50 | 50 | 45 | 55 | 55 | 50 | - | | D (arithmetic mode) | 28 | 28 | 28 | 25 | 31 | 34 | 30 | _ | 37 | 37 | 37 | 34 | 40 | 40 | 37 | | | D (I = X37) | 28 | 28 | - | _ | 31 | - | 30 | _ | 37 | 37 | - | _ | 40 | | 37 | - | | Cn | 25 | 22 | 16 | - | 25 | 25 | 25 | _ | 30 | 25 | 19 | - | 33 | 30 | 30 | | | 12.1.0 | 35 | 35 | 35 | 28 | 35 | 39 | 35 | _ | 45 | 45 | 45 | 45 | 45 | 45 | 40 | | | 15,4,3 | 35 | 35 | 35 | 32 | 35 | 35 | 35 | | 45 | 40 | 40 | 40 | 45 | 45 | 40 | | | 18,7,6 | 25 | _ | - | - | - | | 30 | 30. | 30 | _ | | - | | | 35 | 35 | | OE Enable/Disable | 20/20 | _ | - | - | - | _ | _ | _ | 25/25 | _ | | <u> </u> | | | | | | A Bypassing ALU (I = 2xx) | 35 | _ | - | _ | _ | - | - | | 45 | - | - | _ | - | | - | | | Clock (Note 6) | 40 | 40 | 40 | 40 | 40 | 45 | 45 | 28 | 50 | 45 | 45 | 40 | 55 | 50 | 50 | 30 | TABLE 3. Maximum Setup and Hold Times (all in ns) - Note 1 | | | Commercial IDM29 | | Military IDM2901A-2 JM, JM/883<br>(-65°C to +125°C, 5V ± 10%) | | | | |--------------------------------------|------------|----------------------------|-----------|---------------------------------------------------------------|-----------|--|--| | From Input | Notes | Setup Time | Hold Time | Setup Time | Hold Time | | | | A, B Source | 2, 3, 4, 5 | 50, t <sub>pw</sub> L + 20 | 0 | 60, t <sub>pw</sub> L + 20 | 0 | | | | B Destination | 2, 4 | t <sub>pw</sub> L + 15 | 0 | t <sub>pw</sub> L + 15 | | | | | D (arithmetic mode) | | 35 | 0 | 40 | 0 | | | | D (I = X37) | 5 | 35 | 0 | 40 | 0 | | | | Cn | | 26 | 0 | 30 | 0 | | | | <sup>1</sup> 2, 1, 0 | | 35 | 0 | 45 | 0 | | | | 15,4,3 | | 30 | 0 | 45 | 0 | | | | 18, 7, 6 | 4 | tpwL + 10 | 0 | t <sub>pw</sub> L + 14 | 0 | | | | RAM <sub>0.3</sub> /Q <sub>0.3</sub> | | 12/10 | 0 | 15/15 | 0 | | | Note 1: See figures 9 and 10. Note 2: If the B address is used as a source operand, allow for the "A, B Source" setup time; if it is used only for the destination address, use the "B Destination" setup time. Note 3: Where two numbers are shown, both must be met. Note 4: "towL" is the clock low-time. Note 5: DVQ is the fastest way to load the RAM from the D inputs. This function is obtained with 1 = X37. Note 6: Using Q register as source operand in arithmetic mode. Clock is not normally in critical speed path when Q is not a source. #### Set-Up and Hold Times (mimimum cycles from each input) Setup and hold times are defined relative to the low-tohigh transition of the clock pulse. At all times, inputs must be stable from the setup time prior to the clock until the hold time after the clock — observe that all hold times are "zero." The set-up times allow sufficient time to perform the correct operation on the correct data so that the correct ALU data can be written into the correct register. Note: Numbers shown are minimum data-stable times in nanoseconds for commercial product — see table 3 for detailed information. Figure 9. Setup Times for Input Parameters of IDM2901 #### Notes: - 1. This delay is the max $t_{\mbox{\scriptsize pd}}$ of the register containing A, B, D, and I. - 2. 7 ns for look-ahead carry. For ripple carry over 16 bits use 2 x ( $C_n \rightarrow C_{n+4}$ ), or 24 ns. - 3. This is the delay associated with the multiplexer between the shift outputs and the shift inputs on the IDM2901. - 4. Not applicable for logic operations. - 5. Clock rising edge may occur here if add and shift do not occur on same cycle. Figure 10. Switching Waveforms for 16-Bit System Assuming A, B, D, and I are Driven from Registers with the Same Propagation Delay and Clocked by the IDM2901. (These are maximum times in nanoseconds using commercial product specifications.) Figure 11. Equivalent Input/Output Current Interface Conditions for IDM2901 23-19 ### **Connection Diagram** ### Ordering Information | Package | Package | Temperature | Order | |--------------|---------|-----------------|--------------------------------------------------| | Type | Number | Range | Number | | Molded DIP | N40A | 0°C to +70°C | IDM2901ANC/IDM2901A-1NC/IDM2901A-2NC | | Hermetic DIP | D40C | 0°C to +70°C | IDM2901AJC/IDM2901A-1JC/IDM2901A-2JC | | Hermetic DIP | D40C | –55°C to +125°C | IDM2901AJM/IDM2901A-1JM/IDM2901A-2JM | | Hermetic DIP | D40C | –55°C to +125°C | IDM2901AJM/883/IDM2901A-1JM/883/IDM2901A-2JM/883 |