# DATA SHEET

| Part No.         | AN44067A        |
|------------------|-----------------|
| Package Code No. | HSOP034-P-0300A |

#### Contents

|                                                          | 3  |
|----------------------------------------------------------|----|
| ■ Features                                               | 3  |
| ■ Applications                                           | 3  |
| ■ Package                                                | 3  |
| ■ Туре                                                   | 3  |
| ■ Application Circuit Example (Block Diagram)            | 4  |
| ■ Pin Descriptions                                       | 5  |
| ■ Absolute Maximum Ratings                               | 6  |
| ■ Operating Supply Voltage Range                         | 6  |
| Electrical Characteristics                               | 7  |
| Electrical Characteristics (Reference values for design) | 9  |
| ■ Technical Data                                         | 10 |
| 1. Control mode                                          | 10 |
| 2. Each phase current value                              | 11 |
| 3. Each phase current (timing chart)                     | 13 |
| 4. Timing chart at change of DIR                         | 17 |

#### AN44067A

## AN44067A Driver IC for stepping motor

#### Overview

AN44067A is s two channel H-bridge driver IC. Bipolar stepping motor can be controlled by a single driver IC. 2 phase excitation, half- step, 1-2 phase excitation, W1-2 phase excitation and 2W1-2 phase excitation can be selected.

#### Features

• Built-in decoder for micro steps

(2 phase excitation, half-step, 1-2 phase excitation, W1-2 phase excitation and 2W1-2 phase excitation) Stepping motor can be driven by only external clock signal.

- PMW can be driven by built-in CR (3-value can be selected during PWM OFF period.) Selection during PWM OFF period enables the best PWM drive.
- Mix decay compatible (4-value for fast decay ratio can be selected.) Mix decay control can improve accuracy of motor current wave form.
- Built -in low voltage detection

If supply voltage lowers less than the range of operating supply voltage, low voltage detection operates and all phases of motor drive output are turned OFF.

- Built-in thermal protection If chip junction temperature rises and reaches setup temperature, all phases of motor drive output are turned OFF.
- 1 power supply with built-in 5 V power supply (accuracy ±5%)
- Motor can be driven by only 1 power supply because of built-in 5 V power supply.
- Built-in standby function
- Operation of standby function can lower current consumption of IC.
- Built-in Home position function Home position function can detect the position of a motor.
- Applications
  - IC for stepping motor drives
- Package
  - 34 pin plastic small outline package with heat sink (SOP type)
- Туре
- Bi-CDMOS IC

#### AN44067A



■ Application Circuit Example (Block Diagram)

Note) This application circuit is shown as an example but does not guarantee the design for mass production set.

| Pin No. | Pin Name | Туре           | Description                                      |
|---------|----------|----------------|--------------------------------------------------|
| 1       | VM2      | Power supply   | Motor power supply 2                             |
| 2       | N.C.     | _              | _                                                |
| 3       | TJMON    | Output         | VBE monitor / Test output / Home position output |
| 4       | GND      | Ground         | ground                                           |
| 5       | N.C.     |                |                                                  |
| 6       | BOUT2    | Output         | Phase B motor drive output 2                     |
| 7       | RCSB     | Input / Output | Phase B current detection                        |
| 8       | BOUT1    | Output         | Phase B motor drive output 1                     |
| 9       | GND      | Ground         | Die pad ground                                   |
| 10      | AOUT2    | Output         | Phase A motor drive output 2                     |
| 11      | RCSA     | Input / Output | Phase A current detection                        |
| 12      | AOUT1    | Output         | Phase A motor drive output 1                     |
| 13      | BC1      | Output         | Charge pump capacitor connection 1               |
| 14      | BC2      | Output         | Charge pump capacitor connection 2               |
| 15      | VPUMP    | Output         | Charge pump circuit output                       |
| 16      | N.C.     |                | _                                                |
| 17      | VM1      | Power supply   | Motor power supply 1                             |
| 18      | N.C.     | _              |                                                  |
| 19      | ENABLE   | Input          | Enable / disable CTL                             |
| 20      | DECAY2   | Input          | Mix decay setup 2                                |
| 21      | DECAY1   | Input          | Mix decay setup 1                                |
| 22      | STBY     | Input          | Standby                                          |
| 23      | VREF     | Input          | Torque reference voltage input                   |
| 24      | S5VOUT   | Output         | Internal reference voltage (output 5 V)          |
| 25      | TEST     | Input          | Test mode                                        |
| 26      | GND      | Ground         | Die pad ground                                   |
| 27      | GND      | Ground         | Signal ground                                    |
| 28      | РНА      | Input          | Clock input                                      |
| 29      | ST3      | Input          | Step select 3                                    |
| 30      | ST2      | Input          | Step select 2                                    |
| 31      | ST1      | Input          | Step select 1                                    |
| 32      | DIR      | Input          | Rotation direction                               |
| 33      | PWMSW    | Input          | PWM OFF period selection input                   |
| 34      | N.C.     | _              | _                                                |

#### Absolute Maximum Ratings

| A No. | Parameter                                                | Symbol           | Rating      | Unit | Note   |
|-------|----------------------------------------------------------|------------------|-------------|------|--------|
| 1     | Supply voltage (pin 1, pin 17)                           | V <sub>M</sub>   | 37          | V    | *1     |
| 5     | Output pin voltage (pin 6, pin 8, pin 10, pin 12)        | V <sub>OUT</sub> | 37          | V    | *2     |
| 6     | Motor drive current (pin 6, pin 8, pin 10, pin 12)       | I <sub>OUT</sub> | ±2.5        | А    | *3, *4 |
| 7     | Flywheel diode current<br>(pin 6, pin 8, pin 10, pin 12) | I <sub>f</sub>   | 2.5         | А    | *3, *4 |
| 2     | Power dissipation                                        | P <sub>D</sub>   | 0.466       | W    | *5     |
| 3     | Operating ambient temperature                            | T <sub>opr</sub> | -20 to +70  | °C   | *6     |
| 4     | Storage temperature                                      | T <sub>stg</sub> | -55 to +150 | °C   | *6     |

Note) \*1: The range under absolute maximum ratings, power dissipation.

\*2: This is output voltage rating and do not apply input voltage from outside to these pins. Set not to exceed allowable range at any time.

\*3: Do not apply external currents to any pin specially mentioned. For circuit currents, (+) denotes current flowing into the IC and (-) denotes current flowing out of the IC.

\*4: Rating when cooling fin on the back side of the IC is connected to the GND pattern of the glass epoxy 4-layer board. (GND area: 2nd-layer or 3rd-layer: more than 1 500 mm<sup>2</sup>)
In case of no cooling fin on the back side of the IC, rating current is 1.5 A on the glass epoxy 2-layer board.

\*5: Power dissipation shows the value of only package at  $T_a = 70^{\circ}$ C. When using this IC, refer to the 7.  $P_D - T_a$  diagram in the  $\blacksquare$  Technical Data and use under the condition not exceeding the allowable value.

\*6: Expect for the storage temperature and operating ambient temperature, all ratings are for  $T_a = 25^{\circ}C$ .

#### Operating Supply Voltage Range

| Parameter            | Symbol         | Range        | Unit | Note |
|----------------------|----------------|--------------|------|------|
| Supply voltage range | V <sub>M</sub> | 10.0 to 34.0 | V    |      |

Note) The values under the condition not exceeding the above absolute maximum ratings and the power dissipation.

# Electrical Characteristics at $V_M = 24 V$ Note) $T_a = 25^{\circ}C \pm 2^{\circ}C$ unless otherwise specified.

| В     | Demonster                            | Ourseland            | Quaditiana                                            |                          | Limits         |       | 11   | No |
|-------|--------------------------------------|----------------------|-------------------------------------------------------|--------------------------|----------------|-------|------|----|
| No.   | Parameter                            | Symbol               | Conditions                                            | Min                      | Тур            | Max   | Unit | te |
| Outp  | ut drivers                           | _                    | _                                                     |                          |                |       |      |    |
| 1     | High-level output saturation voltage | V <sub>OH</sub>      | I = -1.2 A                                            | V <sub>M</sub><br>- 0.75 | $V_{M} - 0.42$ |       | V    | _  |
| 2     | Low-level output saturation voltage  | V <sub>OL</sub>      | I = 1.2 A                                             |                          | 0.54           | 0.825 | V    |    |
| 3     | Flywheel diode forward voltage       | V <sub>DI</sub>      | I = 1.2 A                                             | 0.5                      | 1.0            | 1.5   | V    | _  |
| 4     | Output leakage current               | I <sub>LEAK</sub>    | $V_{\rm M} = 37 \text{ V}, V_{\rm RCS} = 0 \text{ V}$ |                          | 10             | 20    | μΑ   | _  |
| 5     | Supply current (active)              | I <sub>M</sub>       | ENABLE = High, STBY = High                            |                          | 5.5            | 10    | mA   | —  |
| 6     | Supply current (STBY)                | I <sub>MSTBY</sub>   | STBY = Low                                            |                          | 25             | 50    | μΑ   | —  |
| I/O b | lock                                 |                      |                                                       |                          |                |       |      |    |
| 7     | High-level STBY input voltage        | V <sub>STBYH</sub>   |                                                       | 2.1                      |                | 5.5   | V    | —  |
| 8     | Low-level STBY input voltage         | V <sub>STBYL</sub>   | _                                                     | 0                        |                | 0.6   | V    | _  |
| 9     | High-level STBY input current        | I <sub>STBYH</sub>   | STBY = 5 V                                            | 25                       | 50             | 100   | μΑ   | _  |
| 10    | Low-level STBY input current         | I <sub>STBYL</sub>   | STBY = 0 V                                            | -2                       |                | 2     | μΑ   | -  |
| 11    | High-level PHA input voltage         | V <sub>PHAH</sub>    | _                                                     | 2.1                      |                | 5.5   | V    | —  |
| 12    | Low-level PHA input voltage          | V <sub>PHAL</sub>    |                                                       | 0                        | _              | 0.6   | V    | —  |
| 13    | High-level PHA input current         | I <sub>PHAH</sub>    | PHA = 5 V                                             | 25                       | 50             | 100   | μΑ   | —  |
| 14    | Low-level PHA input current          | I <sub>PHAL</sub>    | PHA = 0 V                                             | -2                       |                | 2     | μΑ   | _  |
| 15    | Highest-level PHA input frequency    | f <sub>PHA</sub>     |                                                       |                          |                | 100   | kHz  | _  |
| 16    | High-level ENABLE input voltage      | V <sub>ENABLEH</sub> |                                                       | 2.1                      |                | 5.5   | V    | _  |
| 17    | Low-level ENABLE input voltage       | V <sub>ENABLEL</sub> |                                                       | 0                        | _              | 0.6   | V    | —  |
| 18    | High-level ENABLE input current      | I <sub>ENABLEH</sub> | ENABLE = 5 V                                          | 25                       | 50             | 100   | μΑ   | —  |
| 19    | Low-level ENABLE input current       | I <sub>ENABLEL</sub> | ENABLE = 0 V                                          | -2                       |                | 2     | μΑ   | —  |
| 20    | High-level PWMSW input voltage       | V <sub>PWMSWH</sub>  |                                                       | 2.3                      |                | 5.5   | V    | —  |
| 21    | Middle-level PWMSW input voltage     | V <sub>PWMSWM</sub>  |                                                       | 1.3                      |                | 1.7   | V    | _  |
| 22    | Low-level PWMSW input voltage        | V <sub>PWMSWL</sub>  |                                                       | 0                        |                | 0.6   | V    |    |
| 23    | High-level PWMSW input current       | I <sub>PWMSWH</sub>  | PWMSW = 5 V                                           | 40                       | 83             | 150   | μΑ   | 1- |
| 24    | Low-level PWMSW input current        | I <sub>PWMSWL</sub>  | PWMSW = 0 V                                           | -70                      | -36            | -18   | μΑ   | _  |
| 25    | PWMSW voltage at open                | V <sub>PWMSWO</sub>  | _                                                     | 1.3                      | 1.5            | 1.7   | V    | _  |

# Electrical Characteristics at $V_M = 24 V$ (continued) Note) $T_a = 25^{\circ}C \pm 2^{\circ}C$ unless otherwise specified.

| В     | Deservator                                                 | Ourseland             | Conditions                                     |      |      | Limits |      |    |
|-------|------------------------------------------------------------|-----------------------|------------------------------------------------|------|------|--------|------|----|
| No.   | Parameter                                                  | Symbol                | Symbol Conditions                              |      | Тур  | Max    | Unit | te |
| I/O b | block (continued)                                          |                       |                                                |      |      |        |      |    |
| 26    | High-level DECAY input voltage                             | V <sub>DECAYH</sub>   |                                                | 2.1  |      | 5.5    | V    |    |
| 27    | Low-level DECAY input voltage                              | V <sub>DECAYL</sub>   | _                                              | 0    |      | 0.6    | V    | _  |
| 28    | High-level DECAY input current                             | I <sub>DECAYH</sub>   | DECAY1 = DECAY2 = 5 V                          | 25   | 50   | 100    | μA   | —  |
| 29    | Low-level DECAY input current                              | I <sub>DECAYL</sub>   | DECAY1 = DECAY2 = 0 V                          | -2   |      | 2      | μΑ   | _  |
| 30    | High-level DIR input voltage                               | V <sub>DIRH</sub>     |                                                | 2.1  |      | 5.5    | V    | _  |
| 31    | Low-level DIR input voltage                                | V <sub>DIRL</sub>     |                                                | 0    |      | 0.6    | V    | _  |
| 32    | High-level DIR input current                               | I <sub>DIRH</sub>     | DIR = 5 V                                      | 25   | 50   | 100    | μΑ   | —  |
| 33    | Low-level DIR input current                                | I <sub>DIRL</sub>     | DIR = 0 V                                      | -2   |      | 2      | μΑ   | _  |
| 34    | High-level ST input voltage                                | V <sub>STH</sub>      |                                                | 2.1  |      | 5.5    | V    | _  |
| 35    | Low-level ST input voltage                                 | V <sub>STL</sub>      | _                                              | 0    |      | 0.6    | V    | _  |
| 36    | High-level ST input current                                | I <sub>STH</sub>      | ST1 = ST2 = ST3 = 5 V                          | 25   | 50   | 100    | μA   | —  |
| 37    | Low-level ST input current                                 | I <sub>STL</sub>      | ST1 = ST2 = ST3 = 0 V                          | -2   |      | 2      | μA   | —  |
| 38    | High-level TEST input voltage                              | V <sub>TESTH</sub>    | _                                              | 4.0  |      | 5.5    | V    | —  |
| 39    | Middle-level TEST input voltage                            | V <sub>TESTM</sub>    | _                                              | 2.3  |      | 2.7    | V    | _  |
| 40    | Low-level Test input voltage                               | V <sub>TESTL</sub>    | _                                              | 0    |      | 0.6    | V    | _  |
| 41    | High-level TEST input current                              | I <sub>TESTH</sub>    | TEST = 5 V                                     | 25   | 50   | 100    | μA   | _  |
| 42    | Low-level TEST input current                               | I <sub>TESTL</sub>    | TEST = 0 V                                     | -2   |      | 2      | μA   | —  |
| Torq  | ue control block                                           | 1                     |                                                | 1    | 1    | 1      | 1    | _  |
| 43    | Input bias current 1                                       | I <sub>REFH</sub>     | $V_{REF} = 5 V$                                | -15  |      | 5      | μA   | _  |
| 44    | Input bias current 2                                       | I <sub>REFL</sub>     | $V_{REF} = 0 V$                                | -2   |      | 2      | μA   | _  |
| 45    | PWM OFF time 1                                             | T <sub>OFF1</sub>     | PWMSW = L                                      | 16.8 | 28   | 39.2   | μs   | —  |
| 46    | PWM OFF time 2                                             | T <sub>OFF2</sub>     | PWMSW = M                                      | 9.1  | 15.2 | 21.3   | μs   | —  |
| 47    | PWM OFF time 3                                             | T <sub>OFF3</sub>     | PWMSW = H                                      | 4.9  | 8.1  | 11.3   | μs   | —  |
| 48    | Pulse blanking time                                        | T <sub>B</sub>        | $V_{REF} = 0 V$                                | 0.4  | 0.7  | 1.0    | μs   | _  |
| 49    | Comp threshold                                             | VT <sub>CMP</sub>     | $V_{REF} = 5 V$                                | 475  | 500  | 525    | mV   | —  |
| Refe  | erence voltage block                                       | 1                     |                                                | 1    |      | 1      |      | _  |
| 50    | Reference voltage                                          | V <sub>S5VOUT</sub>   | $I_{SSVOUT} = 0 \text{ mA}$                    | 4.75 | 5.0  | 5.25   | V    | _  |
| 51    | Output impedance                                           | Z <sub>S5VOUT</sub>   | $I_{\rm S5VOUT} = -7 \text{ mA}$               |      |      | 10     | Ω    | _  |
| Hom   | e position block                                           |                       |                                                | 1    |      |        |      | _  |
| 52    | At TEST high-level input<br>TJMON output Low-level voltage | V <sub>TJL</sub>      | Pull up TJMON pin to 5 V with 100 k $\Omega$ . | _    | 0.1  | 0.3    | v    |    |
| 53    | At TEST high-level input<br>TJMON output leakage current   | I <sub>TJ(leak)</sub> | $V_{TJMON} = 5 V$                              | _    | _    | 5      | μΑ   | _  |

### Electrical Characteristics (Reference values for design) at $V_M$ = 24 V

Note)  $T_a = 25^{\circ}C \pm 2^{\circ}C$  unless otherwise specified. The characteristics listed below are reference values for design of the IC and are not guaranteed by inspection. If a problem does occur related to these characteristics, Panasonic will respond in good faith to user concerns.

| В    | Deremeter                                | Current el         | Symbol Conditions   |  | Limits |     |      | No |  |
|------|------------------------------------------|--------------------|---------------------|--|--------|-----|------|----|--|
| No.  | Parameter                                | Symbol             |                     |  | Тур    | Max | Unit | te |  |
| Outp | Output drivers                           |                    |                     |  |        |     |      |    |  |
| 54   | Output slew rate 1                       | VT <sub>r</sub>    | Output voltage rise |  | 220    |     | V/µs |    |  |
| 55   | Output slew rate 2                       | VT <sub>f</sub>    | Output voltage fall |  | 200    |     | V/µs | —  |  |
| 56   | Dead time                                | T <sub>D</sub>     |                     |  | 0.8    |     | μs   | —  |  |
| Ther | mal protection                           |                    |                     |  |        |     |      |    |  |
| 57   | Thermal protection operating temperature | TSD <sub>on</sub>  | _                   |  | 150    |     | °C   | _  |  |
| 58   | Thermal protection hysteresis width      | ΔTSD               |                     |  | 40     |     | °C   | _  |  |
| Low  | Low voltage protection                   |                    |                     |  |        |     |      |    |  |
| 59   | Protection operating voltage             | V <sub>UVL01</sub> |                     |  | 7.9    |     | V    |    |  |
| 60   | Protection releasing voltage             | V <sub>UVLO2</sub> |                     |  | 8.7    |     | V    |    |  |

#### 1. Control mode

1) Truth table (step select)

| ENABLE             | DIR               | ST1             | ST2             | ST3             | Output excitation mode (phase B 90° delay: to phase A)                                                                 |
|--------------------|-------------------|-----------------|-----------------|-----------------|------------------------------------------------------------------------------------------------------------------------|
| High               |                   |                 |                 |                 | Output OFF                                                                                                             |
| Low                | Low               | Low             | Low             | Low             | 2 phase excitation drive (4-step sequence)                                                                             |
| Low                | Low               | Low             | High            | Low             | Half-step drive (8-step sequence)                                                                                      |
| Low                | Low               | High            | Low             | Low             | 1-2 phase excitation drive (8-step sequence)                                                                           |
| Low                | Low               | High            | High            | Low             | W1-2 phase excitation drive (16-step sequence)                                                                         |
| Low                | Low               |                 |                 | High            | 2W1-2 phase excitation drive (32-step sequence)                                                                        |
|                    |                   |                 |                 |                 | Output excitation mode                                                                                                 |
| ENABLE             | DIR               | ST1             | ST2             | ST3             | Output excitation mode<br>(phase B 90° advance: to phase A)                                                            |
| ENABLE<br>High     | DIR<br>—          | ST1             | ST2             | ST3             | •                                                                                                                      |
|                    | DIR<br>—<br>High  | ST1<br>—<br>Low | ST2<br>—<br>Low | ST3<br>—<br>Low | (phase B 90° advance: to phase A)                                                                                      |
| High               |                   |                 |                 |                 | (phase B 90° advance: to phase A) Output OFF                                                                           |
| High<br>Low        | —<br>High         | Low             | Low             | Low             | (phase B 90° advance: to phase A)Output OFF2 phase excitation drive (4-step sequence)                                  |
| High<br>Low<br>Low | —<br>High<br>High | Low<br>Low      | Low<br>High     | Low<br>Low      | (phase B 90° advance: to phase A)Output OFF2 phase excitation drive (4-step sequence)Half-step drive (8-step sequence) |

#### 2) Truth table (control/charge pump circuit)

| STBY | ENABLE | Control<br>/Charge pump circuit | Output transistor |
|------|--------|---------------------------------|-------------------|
| Low  |        | OFF                             | OFF               |
| High | High   | ON                              | OFF               |
| High | Low    | ON                              | ON                |

#### 3) Truth table (PWM OFF period selection)

| PWMSW  | PWM OFF period |
|--------|----------------|
| Low    | 28.0 μs        |
| Middle | 15.2 μs        |
| High   | 8.1 µs         |

#### 4) Truth table (decay selection)

| DECAY1 | DECAY2 | Decay control |
|--------|--------|---------------|
| Low    | Low    | Slow decay    |
| Low    | High   | 25%           |
| High   | Low    | 50%           |
| High   | High   | 100%          |

#### 5) Truth table (test mode)

| TEST   | TJMON                                   |  |  |
|--------|-----------------------------------------|--|--|
| Low    | VBE monitor                             |  |  |
| Middle | Test output<br>(Output transistor: OFF) |  |  |
| High   | Home position output                    |  |  |

Note) For each PWM OFF period, Fast decay is applied according to the above table.

2. Each phase current value

1) 1-2 phase, W1-2 phase, 2W1-2 phase DIR = Low

Note) The definition of Phase A and B current 100%: (VREF  $\times\,0.1)$  / current detection resistance

| 1-2 phase<br>(8 step) | W1-2 phase<br>(16 step) | 2W1-2 phase<br>(32 step) | Phase A current (%) | Phase B current (%) |
|-----------------------|-------------------------|--------------------------|---------------------|---------------------|
|                       |                         | 1                        | 19.5                | -98.1               |
|                       | 1                       | 2                        | 38.3                | -92.4               |
|                       |                         | 3                        | 55.6                | -83.2               |
| 1                     | 2                       | 4                        | 70.7                | -70.7               |
|                       |                         | 5                        | 83.2                | -55.6               |
|                       | 3                       | 6                        | 92.4                | -38.3               |
|                       |                         | 7                        | 98.1                | -19.5               |
| 2                     | 4                       | 8                        | 100                 | 0                   |
|                       |                         | 9                        | 98.1                | 19.5                |
|                       | 5                       | 10                       | 92.4                | 38.3                |
|                       |                         | 11                       | 83.2                | 55.6                |
| 3                     | 6                       | 12                       | 70.7                | 70.7                |
|                       |                         | 13                       | 55.6                | 83.2                |
|                       | 7                       | 14                       | 38.3                | 92.4                |
|                       |                         | 15                       | 19.5                | 98.1                |
| 4                     | 8                       | 16                       | 0                   | 100                 |
|                       |                         | 17                       | -19.5               | 98.1                |
|                       | 9                       | 18                       | -38.3               | 92.4                |
|                       |                         | 19                       | -55.6               | 83.2                |
| 5                     | 10                      | 20                       | -70.7               | 70.7                |
|                       |                         | 21                       | -83.2               | 55.6                |
|                       | 11                      | 22                       | -92.4               | 38.3                |
|                       |                         | 23                       | -98.1               | 19.5                |
| 6                     | 12                      | 24                       | -100                | 0                   |
|                       |                         | 25                       | -98.1               | -19.5               |
|                       | 13                      | 26                       | -92.4               | -38.3               |
|                       |                         | 27                       | -83.2               | -55.6               |
| 7                     | 14                      | 28                       | -70.7               | -70.7               |
|                       |                         | 29                       | -55.6               | -83.2               |
|                       | 15                      | 30                       | -38.3               | -92.4               |
|                       |                         | 31                       | -19.5               | -98.1               |
| 8                     | 16                      | 32                       | 0                   | -100                |

2. Each phase current value (continued)

2) 1-2 phase, W1-2 phase, 2W1-2 phase DIR = High

Note) The definition of Phase A and B current 100%: (VREF  $\times\,0.1)$  / current detection resistance

| 1-2 phase<br>(8 step) | W1-2 phase<br>(16 step) | 2W1-2 phase<br>(32 step) | Phase A current (%) | Phase B current (%) |
|-----------------------|-------------------------|--------------------------|---------------------|---------------------|
|                       |                         | 1                        | -19.5               | -98.1               |
|                       | 1                       | 2                        | -38.3               | -92.4               |
|                       |                         | 3                        | -55.6               | -83.2               |
| 1                     | 2                       | 4                        | -70.7               | -70.7               |
|                       |                         | 5                        | -83.2               | -55.6               |
|                       | 3                       | 6                        | -92.4               | -38.3               |
|                       |                         | 7                        | -98.1               | -19.5               |
| 2                     | 4                       | 8                        | -100                | 0                   |
|                       |                         | 9                        | -98.1               | 19.5                |
|                       | 5                       | 10                       | -92.4               | 38.3                |
|                       |                         | 11                       | -83.2               | 55.6                |
| 3                     | 6                       | 12                       | -70.7               | 70.7                |
|                       |                         | 13                       | -55.6               | 83.2                |
|                       | 7                       | 14                       | -38.3               | 92.4                |
|                       |                         | 15                       | -19.5               | 98.1                |
| 4                     | 8                       | 16                       | 0                   | 100                 |
|                       |                         | 17                       | 19.5                | 98.1                |
|                       | 9                       | 18                       | 38.3                | 92.4                |
|                       |                         | 19                       | 55.6                | 83.2                |
| 5                     | 10                      | 20                       | 70.7                | 70.7                |
|                       |                         | 21                       | 83.2                | 55.6                |
|                       | 11                      | 22                       | 92.4                | 38.3                |
|                       |                         | 23                       | 98.1                | 19.5                |
| 6                     | 12                      | 24                       | 100                 | 0                   |
|                       |                         | 25                       | 98.1                | -19.5               |
|                       | 13                      | 26                       | 92.4                | -38.3               |
|                       |                         | 27                       | 83.2                | -55.6               |
| 7                     | 14                      | 28                       | 70.7                | -70.7               |
|                       |                         | 29                       | 55.6                | -83.2               |
|                       | 15                      | 30                       | 38.3                | -92.4               |
|                       |                         | 31                       | 19.5                | -98.1               |
| 8                     | 16                      | 32                       | 0                   | -100                |



1

--++100%

+100%

0%

ł



#### SDL00012BEB

#### AN44067A





#### 4. Timing chart at change of DIR

(Ex.1) Timing chart at 1-2 phase excitation (DIR: Low  $\rightarrow$  High)



At change of DIR, the state before the change is held and the operation is continued.



(Ex.2) Timing chart at 1-2 phase excitation (DIR: High  $\rightarrow$  Low)



### Request for your special attention and precautions in using the technical information and semiconductors described in this book

- (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information described in this book.
- (3) The products described in this book are intended to be used for standard applications or general electronic equipment (such as office equipment, communications equipment, measuring instruments and household appliances).
  - Consult our sales staff in advance for information on the following applications:
  - Special applications (such as for airplanes, aerospace, automobiles, traffic control equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - Any applications other than the standard applications intended.
- (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.

Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.

- (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- (7) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company.

20080805