## TOSHIBA BI-CMOS INTEGRATED CIRCUIT SILICON MONOLITHIC

# **TB62600FG**

## 64BIT SHIFT REGISTER / LATCH DRIVER

The TB62600FG is specifically designed for 64bit Thermal Head drivers. And this IC is monolithic integrated circuits designed to be used together with Bi–CMOS (DMOS) integrated circuit. The devices consist of a 64bit shift register, dual 64bit latches, and 64 output DMOS structures.

The suffix (G) appended to the part number represents a Lead(Pb)-Free product.

## **FEATURE**

- Built-in selection circuit: parallel-in parallel-out (8 × 8) or serial-in parallel-out (1 × 64)
- CMOS compatible inputs
- Open-drain DMOS outputs
- Low steady-state power consumption
- Built-in mono stable multi-viblator for head protection
- Package : QFP100-P-1420C



Weight: 1.6 g (typ.)

## **PIN CONNECTION (TOP VIEW)**



## **BLOCK DIAGRAM**



## BLOCK DIAGRAM (8 × 8, 1 × 64 shift register)



4

2006-08-07

## **TIMING WAVEFORM**



## **TERMINAL DESCRIPTION**

| PIN NAME        | PIN No. | FUNCTION                                                                                        |
|-----------------|---------|-------------------------------------------------------------------------------------------------|
| CLOCK           | 97      | Input Terminals for Shift register Clock.                                                       |
| ENABLE          | 84      | "L" : All Outputs "On". Pull-Down Input Terminal.                                               |
| RESET           | 98      | "L" : Reset shift register and latch. Pull-Down Input Terminal.                                 |
| D0~D7           | 88~95   | Input Terminals for Output Data. "H": Output On, "L": Output Off.                               |
| MMV-C/R         | 78      | CR Connection Terminal for CR Timer (MMV)                                                       |
| MMV-OUT         | 79      | Output Terminal for CR Timer (MMV)                                                              |
| OUT0 ~ 63       | _       | Output Terminals. These are Open Drain Outputs.                                                 |
| SELECT          | 83      | Input Terminal for Input Mode Data. "H": 8bit Parallel Input Mode, "L": 1bit Serial Input Mode. |
| S-OUT           | 96      | Output Terminal for Serial Data "D63".                                                          |
| LATCH1 / LATCH2 | 86 / 85 | Input Terminal for Latch. "H": Data Throught, "L": Data Latch.                                  |
| V <sub>DD</sub> | 81, 100 | Supply Voltage Terminal for Control Logic.                                                      |
| L-GND           | 82, 99  | Ground Terminal for Control Logic                                                               |
| P-GND           | _       | Ground Terminal for Drivers. 10 Terminals.                                                      |

## **MMV OPERATION**

MMV Output of Q becomes "L" when the MMV / E voltage becomes less than  $V_{ref}$  (L) after the first rising edge of Internal Clock.

And becomes "H" when the MMV / E voltage above  $V_{ref}$  (H) after re-changing of external capacitance connect to MMV / E. The external capacitance and resistor connect to MMV / E control MMV Output "ON" period. So Output Load is protected from burn-out. It's required enough discharging time (decided by Time period of Internal Clock) of external capacitance.

(Refer to figure below)



## PULSE WIDTH OF MMV See Below



# ABSOLUTE MAXIMUM RATINGS (Ta = 25°C)

| CHARACT             | ERISTIC      | SYMBOL           | RATING                     | UNIT    |  |
|---------------------|--------------|------------------|----------------------------|---------|--|
| Supply Voltage      |              | $V_{DD}$         | -0.3~7.0                   | ٧       |  |
| Output Drain-Source | e Voltage    | V <sub>DS</sub>  | -0.4~30                    | V       |  |
| Output Current      |              | I <sub>DS</sub>  | 130                        | mA / ch |  |
| Input Current       |              | I <sub>IN</sub>  | ±5                         | mA      |  |
| Input Voltage       |              | V <sub>IN</sub>  | -0.3~V <sub>DD</sub> ± 0.3 | V       |  |
| Power Dissipation   | Free Air     | D-               | 1.0                        | W       |  |
| Power Dissipation   | (Note 1) PCB | P <sub>D</sub>   | 1.3                        | VV      |  |
| Operating Temperat  | ure          | T <sub>opr</sub> | -40~85                     | °C      |  |
| Storage Temperatur  | е            | T <sub>stg</sub> | -55~150                    | °C      |  |

Note 1:  $60 \times 60 \times 1.6$  mm Cu 24% Glass Epoxy PCB

# RECOMMENDED OPERATING CONDITIONS (Ta = -40~85°C, V<sub>SS</sub> = 0 V)

| CHARACTERISTIC              |           | SYMBOL           | CONDITION   |                         | MIN                    | TYP. | MAX                    | UNIT    |
|-----------------------------|-----------|------------------|-------------|-------------------------|------------------------|------|------------------------|---------|
| Supply Voltage              |           | $V_{DD}$         | _           |                         | 4.5                    | 5    | 5.5                    | V       |
| Input Voltage               | "H" LEVEL | V <sub>IH</sub>  | _           |                         | 0.7<br>V <sub>DD</sub> | _    | V <sub>DD</sub>        | V       |
| input voitage               | "L" LEVEL | V <sub>IL</sub>  | _           |                         | 0                      | _    | 0.3<br>V <sub>DD</sub> |         |
| Output Drain-Source Voltage |           | V <sub>OUT</sub> | _           |                         | _                      | _    | 24                     | V       |
| Output Current              |           |                  | Duty = 100% |                         | _                      | _    | 44                     | mA / ch |
|                             |           | I <sub>OUT</sub> | Duty = 80%  | All Output<br>"L" Level | _                      | _    | 49                     |         |
|                             |           |                  | Duty = 50%  |                         | _                      | _    | 62                     |         |
| External Resistor           |           | R <sub>EXT</sub> | _           |                         | 200                    | _    | 1000                   | kΩ      |
| External Capacitance        |           | C <sub>EXT</sub> | _           |                         | 100                    | _    | 4000                   | pF      |
| Power Dissipation           |           | P <sub>D</sub>   | _           |                         | _                      | _    | 0.67                   | mW      |

## **ELECTRICAL CHARACTERISTICS**

(Ta =  $-10\sim80^{\circ}$ C, V<sub>DD</sub> =  $4.5\sim5.5$  V, V<sub>SS</sub> = 0 V, "H" = V<sub>IH</sub>, "L" =V<sub>IL</sub>)

| CHARACTERISTIC           |                     | SYMBOL           | TEST<br>CIR-<br>CUIT | TEST C                                                                                     | NOITIONC                                    | MIN                    | TYP. | MAX        | UNIT |
|--------------------------|---------------------|------------------|----------------------|--------------------------------------------------------------------------------------------|---------------------------------------------|------------------------|------|------------|------|
| Output Voltage "I        | "L" Level           | V <sub>DS1</sub> | _                    | I <sub>OUT</sub> = 40 mA, Ta = 25°C                                                        |                                             | _                      | 0.16 | 0.32       |      |
|                          |                     | V <sub>DS1</sub> | _                    | I <sub>OUT</sub> = 40 mA                                                                   |                                             | _                      | _    | 0.48       | V    |
| Output Voltage           | L Level             | $V_{DS2}$        | _                    | I <sub>OUT</sub> = 100 mA, Ta = 25°C                                                       |                                             | _                      | 0.40 | 0.80       |      |
|                          |                     | V <sub>DS2</sub> | _                    | I <sub>OUT</sub> = 100 mA                                                                  | I <sub>OUT</sub> = 100 mA                   |                        | _    | 1.20       |      |
| Output Current           | "H" Level           | Іон              | _                    | S-OUT                                                                                      | V <sub>OH</sub> = 4.6 V<br>Ta =25°C         | _                      | 0.2  | 0.5        | mA.  |
| Output Current           | "L" Level           | l <sub>OL</sub>  | _                    | MMV-OUT                                                                                    | V <sub>OH</sub> = 0.4 V<br>Ta=25°C          |                        | 0.2  | 0.5        | IIIA |
| Output Resistor          |                     | R <sub>ON</sub>  | _                    | Ta = 25°C                                                                                  |                                             | _                      | 4.00 | 8.00       | Ω    |
| Output Leakage Co        | urrent              | I <sub>OZ1</sub> | _                    | V <sub>OUT</sub> = 30V, E                                                                  | V <sub>OUT</sub> = 30V, EN = "L", 1bit      |                        | _    | 10         | μA   |
| Output Leakage Current   |                     | I <sub>OZ2</sub> | _                    | V <sub>OUT</sub> = 30V, EN = "L", 64bit                                                    |                                             | _                      | _    | 100        | μΑ   |
| Input Current            |                     | I <sub>IN</sub>  | _                    | $V_{IN} = V_{DD}$ or $V_{SS}$                                                              |                                             | _                      | _    | ±1         | μA   |
| ' '                      | "H" Level           | $V_{IH}$         | _                    | _<br>_                                                                                     |                                             | 0.7<br>V <sub>DD</sub> | _    | _          | · V  |
| Input Voltage            | "L" Level           | V <sub>IL</sub>  | _                    |                                                                                            |                                             | 0                      | _    | 0.3<br>VDD |      |
| Voltage Superviser       | r Operating Voltage | V <sub>VS</sub>  | _                    |                                                                                            | _                                           | 2.0                    | _    | 4.0        | V    |
| Supply Current           |                     | I <sub>DD</sub>  | _                    |                                                                                            | _                                           | _                      | _    | 300        | μA   |
| Operating Supply Current |                     | I <sub>DD1</sub> | _                    | f <sub>CLK</sub> = 5MHz, [<br><u>Data = 1</u> / 2 f <sub>Cl</sub><br>LATCH = "L",<br>= "L" | Duty = 50%<br>LK, OUTPUT off<br>LATCH -Data | _                      | _    | 5.0        | m ^  |
|                          |                     | I <sub>DD2</sub> | _                    | f <sub>CLK</sub> = 1MHz, I<br>Data=1 / 64 f <sub>Cl</sub><br>All OUTPUT op<br>LATCH = "H"  | LK<br>pen                                   | _                      | _    | 6.0        | mA   |
| Input Pull-Up Resistor   |                     | RV <sub>DD</sub> | _                    | V <sub>DD</sub> = 5.0 V, T                                                                 | a = 25°C                                    | 150                    | 300  | 600        | kΩ   |
| Input Pull-Down Resistor |                     | RV <sub>SS</sub> | _                    | V <sub>DD</sub> = 5.0 V, Ta = 25°C                                                         |                                             | 150                    | 300  | 600        | N32  |
| Internal Clock Frequency |                     | f <sub>int</sub> | _                    | V <sub>DD</sub> = 5.0 V, T                                                                 | a = 25°C                                    | 400                    | 800  | _          | kHz  |

# RECOMMENDED TIMING CONDITIONS (Ta = -40~85°C, $V_{DD}$ = 4.5~5.5 V, $V_{SS}$ = 0 V)

| CHARACTERISTIC     | SYMBOL                                    | TEST CONDITION | MIN | TYP. | MAX | UNIT |
|--------------------|-------------------------------------------|----------------|-----|------|-----|------|
| Clock Pulse Width  | t <sub>w CLK</sub>                        | _              | 50  | _    | _   | ns   |
| Enable Pulse Width | t <sub>w EN</sub>                         | _              | 0.5 | _    | _   | μs   |
| Latch Pulse Width  | t <sub>w</sub> $\overline{_{\text{LAT}}}$ | _              | 50  | _    | _   | ns   |
| Clear Pulse Width  | t <sub>w CLR</sub>                        | _              | 80  | _    | _   | ns   |
| Data Set up Time   | t <sub>setup</sub>                        | _              | 37  | 50   | _   | ns   |
| Data Hold Time     | t <sub>hold</sub>                         | _              | 50  | _    | _   | ns   |

# SWITCHING CHARACTERISTICS (Ta = 25°C, $V_{DD}$ = 5 V, $V_{OUT}$ = 26 V, $R_1$ = 650 $\Omega$ , $C_L$ = 15 pF)

| CHARACTERISTIC                           |                      | SYMBOL                        | TEST CONDITION                                       | MIN | TYP. | MAX  | UNIT |  |
|------------------------------------------|----------------------|-------------------------------|------------------------------------------------------|-----|------|------|------|--|
|                                          | CLK- Outn            |                               | MMV-C / R = "L"                                      | _   | _    | 1000 |      |  |
|                                          | R - Outn             |                               | MMV-C / R = "L"                                      | _   | _    | 1000 | ns   |  |
| Propagation Delay Time                   | LAT1 - Outn          | t <sub>pLH</sub>              | MMV-C / R = "L"                                      | _   | _    | 1000 |      |  |
| (Low-to-High)                            | LAT2 - Outn          | PEH                           | MMV-C / R = "L"                                      | _   | _    | 1000 |      |  |
|                                          | EN- Outn             |                               | R = 750 kΩ, C = 2600 pF,Ta = 25°C                    | _   | _    | 2500 |      |  |
|                                          | CLK- Outn            |                               | MMV-C / R = "L"                                      | _   | _    | 1000 |      |  |
| Propagation Delay Time                   | LAT1 - Outn          |                               | MMV-C / R = "L"                                      | _   | _    | 1000 |      |  |
| (High-to-Low)                            | LAT2 - Outn          | $t_{pHL}$                     | MMV-C / R = "L"                                      | _   | _    | 1000 | ns   |  |
|                                          | EN- Out <sub>n</sub> |                               | R = 750 kΩ, C = 2600 pF,Ta = 25°C                    | _   | _    | 2500 |      |  |
| Set Up Time                              | CLK-LATn             | t <sub>setup (L)</sub>        | _                                                    | _   | 70   | 120  |      |  |
| Set op Tille                             | CLK-S-IN             | t <sub>setup (D)</sub>        | _                                                    | _   | _    | 30   |      |  |
| Hold Time                                | CLK-LATn             | t <sub>hold (L)</sub>         | _                                                    | _   | _    | 0    | ns   |  |
| Hold Tillle                              | CLK-S-IN             | thold (D)                     | _                                                    | _   | _    | 20   |      |  |
| Clock Pulse Width                        |                      | t <sub>w CLK</sub>            | _                                                    | _   | _    | 50   | ns   |  |
| Latch Pulse Width                        |                      | t <sub>w LATn</sub>           | _                                                    | _   | _    | 50   | ns   |  |
| Reset Pulse Width                        |                      | t <sub>w</sub> $\overline{R}$ | _                                                    | _   | _    | 50   | ns   |  |
| Enable Pulse Width                       |                      | t <sub>w EN</sub>             | _                                                    | _   | _    | 400  | ns   |  |
| Output Rise Time                         |                      | t <sub>or</sub>               | OUTn                                                 | _   | 200  | 500  | ns   |  |
| Output Fall Time                         |                      | t <sub>of</sub>               | OUTn                                                 |     | 200  | 500  | ns   |  |
| Maximum Clock Frequency                  |                      | f <sub>MAX</sub>              | Duty = 50%                                           | 10  | 15   | _    |      |  |
| Voltage Superviser Operating Pulse Width |                      | t <sub>w VS</sub>             | V <sub>DD (H)</sub> = 5 V, V <sub>DD (L)</sub> = 2 V | _   | 200  | _    |      |  |
| MMV Reset Time                           |                      | t <sub>MMV</sub>              | R = 750 kΩ, C = 2600 pF,Ta = 25°C                    | 1   | 3    | 5    |      |  |

## **EQUIVALENT OF INPUTS AND OUTPUT CIRCUIT**

## 1. CLOCK, SELECT



## 2. ENABLE, LATCH1, LATCH2, RESET, D0~7



## 3. OUTn



## 4. MMV-C / R



## 5. S-OUT, MMV-OUT



## **PRECAUTIONS for USING**

This IC does not integrate protection circuits such as overcurrent and overvoltage protectors.

Thus, if excess current or voltage is applied to the IC, the IC may be damaged. Please design the IC so that excess current or voltage will not be applied to the IC.

Utmost care is necessary in the design of the output line, VCC (VDD) and GND (L-GND, P-GND) line since IC may be destroyed due to short-circuit between outputs, air contamination fault, or fault by improper grounding.

## **PACKAGE DIMENSIONS**

QFP100-P-1420-0.65C Unit: mm





Weight: 1.6 g (typ.)

#### **Notes on Contents**

## 1. Block Diagrams

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

## 2. Equivalent Circuits

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

## 3. Timing Charts

Timing charts may be simplified for explanatory purposes.

## IC Usage Considerations

## Notes on Handling of ICs

- (1) The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings.
  Exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
- (2) Use an appropriate power supply fuse to ensure that a large current does not continuously flow in case of over current and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead smoke or ignition. To minimize the effects of the flow of a large current in case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.
- (3) If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition.

  Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.
- (4) Do not insert devices in the wrong orientation or incorrectly. Make sure that the positive and negative terminals of power supplies are connected properly. Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion. In addition, do not use any device that is applied the current with inserting in the wrong orientation or incorrectly even just one time.
- (5) Carefully select external components (such as inputs and negative feedback capacitors) and load components (such as speakers), for example, power amp and regulator. If there is a large amount of leakage current such as input or negative feedback condenser, the IC output DC voltage will increase. If this output voltage is connected to a speaker with low input withstand voltage, overcurrent or IC failure can cause smoke or ignition. (The over current can cause smoke or ignition from the IC itself.) In particular, please pay attention when using a Bridge Tied Load (BTL) connection type IC that inputs output DC voltage to a speaker directly.

## Points to Remember on Handling of ICs

## (1) Heat Radiation Design

In using an IC with large current flow such as power amp, regulator or driver, please design the device so that heat is appropriately radiated, not to exceed the specified junction temperature (Tj) at any time and condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, please design the device taking into considerate the effect of IC heat radiation with peripheral components.

#### (2) Back-EMF

When a motor rotates in the reverse direction, stops or slows down abruptly, a current flow back to the motor's power supply due to the effect of back-EMF. If the current sink capability of the power supply is small, the device's motor power supply and output pins might be exposed to conditions beyond maximum ratings. To avoid this problem, take the effect of back-EMF into consideration in system design.

About solderability, following conditions were confirmed

- Solderability
  - (1) Use of Sn-37Pb solder Bath
    - · solder bath temperature = 230°C
    - · dipping time = 5 seconds
    - · the number of times = once
    - · use of R-type flux
  - (2) Use of Sn-3.0Ag-0.5Cu solder Bath
    - · solder bath temperature = 245°C
    - · dipping time = 5 seconds
    - · the number of times = once
    - · use of R-type flux

#### RESTRICTIONS ON PRODUCT USE

060116EBA

- The information contained herein is subject to change without notice. 021023\_D
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.

  In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and
- set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc. 021023\_A
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. 021023 B
- The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations. 060106\_Q
- The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others. 021023\_c
- The products described in this document are subject to the foreign exchange and foreign trade laws. 021023\_E