High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator

## General Description

The MAX15053 high-efficiency, current-mode, synchronous step-down switching regulator with integrated power switches delivers up to 2 A of output current. The device operates from 2.7 V to 5.5 V and provides an output voltage from 0.6 V up to $94 \%$ of the input voltage, making the device ideal for distributed power systems, portable devices, and preregulation applications.
The MAX15053 utilizes a current-mode control architecture with a high gain transconductance error amplifier. The current-mode control architecture facilitates easy compensation design and ensures cycle-by-cycle current limit with fast response to line and load transients.
The MAX15053 offers selectable skip-mode functionality to reduce current consumption and achieve a higher efficiency at light output load. The low RDS(ON) integrated switches ensure high efficiency at heavy loads while minimizing critical inductances, making the layout design a much simpler task with respect to discrete solutions. Utilizing a simple layout and footprint assures first-pass success in new designs.
The MAX15053 features a 1MHz, factory-trimmed, fixedfrequency PWM mode operation. The high switching frequency, along with the PWM current-mode architecture, allows for a compact, all-ceramic capacitor design
The MAX15053 offers a capacitor-programmable softstart reducing inrush current, startup into PREBIAS operations, and a PGOOD open-drain output that can be used as an interrupt and for power sequencing.
The MAX15053 is available in a 9-bump ( $3 \times 3$ array), $1.65 \mathrm{~mm} \times 1.65 \mathrm{~mm}$ WLP package and is specified over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## Applications

Distributed Power Systems<br>Preregulators for Linear Regulators<br>Portable Devices<br>Notebook Power<br>Server Power<br>IP Phones

Features

- Internal 30m $\Omega$ (typ) RdS(ON) High-Side and $18 \mathrm{~m} \Omega$ (typ) Low-Side MOSFETs at 5V
- Continuous 2A Output Current Over Temperature
- 96\% Efficiency with 3.3V Output at 2A
- $\pm 1 \%$ Output Voltage Accuracy Over Load, Line, and Temperature
- Operates from 2.7V to 5.5V Supply
- Cycle-by-Cycle Overcurrent Protection
- Adjustable Output from 0.6V to Up to $0.94 \times$ ViN
- Programmable Soft-Start
- Factory-Trimmed, 1MHz Switching Frequency
- Stable with Low-ESR Ceramic Output Capacitors
- Safe-Startup Into Prebiased Output
- External Reference Input
- Skip-Mode Functionality
- Enable Input/Power-Good Output
- Fully Protected Against Overcurrent and Overtemperature
- Input Undervoltage Lockout

Ordering Information

| PART | TEMP RANGE | PIN-PACKAGE |
| :---: | :---: | :---: |
| MAX15053EWL + | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 9 WLP |

+Denotes a lead(Pb)-free/RoHS-compliant package.

## High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator

## ABSOLUTE MAXIMUM RATINGS

IN, PGOOD to GND
...............................................-0.3V to +6V
LX to GND $\qquad$ -0.3 V to (VIN $+0.3 \mathrm{~V})$
LX to GND $\qquad$ -1 V to (VIN + 0.3V) for 50ns EN, COMP, FB, SS/REFIN, SKIP to GND...-0.3V to (VIN + 0.3V) LX Current (Note 1) $\qquad$ $-5 A$ to $+5 A$
Output Short-Circuit Duration $\qquad$ Continuous

Continuous Power Dissipation $\left(\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}\right)$ 9-Bump WLP Multilayer Board (derate $14.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ ).................... 1127 mW Operating Temperature Range .......................... $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Operating Junction Temperature (Note 2)...................... $+105^{\circ} \mathrm{C}$ Storage Temperature Range............................ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Soldering Temperature (reflow) ...................................... $+260^{\circ} \mathrm{O}$

Note 1: LX has internal clamp diodes to GND and IN. Applications that forward bias these diodes should not exceed the IC's package power dissipation limits.
Note 2: Limit the junction temperature to $+105^{\circ} \mathrm{C}$ for continuous operation at maximum output current.

## PACKAGE THERMAL CHARACTERISTICS (Note 3)

WLP
Junction-to-Case Thermal Resistance ( $\theta_{\mathrm{JC}}$ ).................... $26^{\circ} \mathrm{C} / \mathrm{W}$
Junction-to-Ambient Thermal Resistance ( $\theta \mathrm{JA}$ ) .............. $71^{\circ} \mathrm{C} / \mathrm{W}$
Note 3: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a fourlayer board. For detailed information on package thermal considerations, refer to www.maxim-ic.com/thermal-tutorial

## ELECTRICAL CHARACTERISTICS

$\left(\mathrm{V} I \mathrm{~N}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted, typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 4)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IN Voltage Range | VIN |  | 2.7 |  | 5.5 | V |
| IN Shutdown Supply Current |  | $V_{E N}=0 V$ |  | 0.2 | 2 | $\mu \mathrm{A}$ |
| IN Supply Current | IIN | $V_{E N}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=0.65 \mathrm{~V}$, no switching |  | 1.56 | 2.3 | mA |
| VIN Undervoltage Lockout Threshold |  | LX starts switching, VIN rising |  | 2.6 | 2.7 | V |
| VIN Undervoltage Lockout Hysteresis |  | LX stops switching, VIN falling |  | 200 |  | mV |
| ERROR AMPLIFIER |  |  |  |  |  |  |
| Transconductance | gmV |  |  | 1.5 |  | mS |
| Voltage Gain | AveA |  |  | 90 |  | dB |
| FB Set-Point Accuracy | $V_{\text {FB }}$ | Over line, load, and temperature | 594 | 600 | 606 | mV |
| FB Input Bias Current | IFB | $\mathrm{V}_{\mathrm{FB}}=0.6 \mathrm{~V}$ | -500 |  | +500 | nA |
| COMP to Current-Sense Transconductance | gMC |  |  | 18 |  | A/V |
| COMP Clamp Low |  | $V_{F B}=0.65 \mathrm{~V}, \mathrm{VSS}=0.6 \mathrm{~V}$ |  | 0.94 |  | V |
| POWER SWITCHES |  |  |  |  |  |  |
| LX On-Resistance, High-Side pMOS |  |  |  | 30 |  | $\mathrm{m} \Omega$ |
| LX On-Resistance, Low-Side nMOS |  |  |  | 18 |  | $\mathrm{m} \Omega$ |
| High-Side Switch Current-Limit Threshold | IHSCL |  |  | 4 |  | A |
| Low-Side Switch Sink CurrentLimit Threshold |  |  |  | 4 |  | A |

## High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator

## ELECTRICAL CHARACTERISTICS (continued)

$\left(\mathrm{V}\right.$ IN $=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted, typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 4)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Low-Side Switch Source CurrentLimit Threshold |  |  |  | 4 |  | A |
| LX Leakage Current |  | $\mathrm{VEN}=0 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| RMS LX Output Current |  |  | 2 |  |  | A |
| OSCILLATOR |  |  |  |  |  |  |
| Switching Frequency | fsw |  | 850 | 1000 | 1150 | kHz |
| Maximum Duty Cycle | DMAX |  | 94 | 95.8 |  | \% |
| Minimum Controllable On-Time |  |  |  | 70 |  | ns |
| Slope Compensation Ramp Valley |  |  |  | 1.15 |  | V |
| Slope Compensation Ramp Amplitude | VSLOPE | Extrapolated to 100\% duty cycle |  | 320 |  | mV |
| ENABLE |  |  |  |  |  |  |
| EN Input High Threshold Voltage |  | VEN rising |  |  | 1.45 | V |
| EN Input Low Threshold Voltage |  | $V_{\text {EN }}$ falling | 0.4 |  |  | V |
| EN Input Leakage Current |  | VEN $=5 \mathrm{~V}$ |  | 0.025 |  | $\mu \mathrm{A}$ |
| SKIP Input Leakage Current |  | VSKIP $=\mathrm{V}_{\text {EN }}=5 \mathrm{~V}$ |  | 25 |  | $\mu \mathrm{A}$ |
| SOFT-START, PREBIAS, REFIN |  |  |  |  |  |  |
| Soft-Start Current | ISS | VSS/REFIN $=0.45 \mathrm{~V}$, sourcing |  | 10 |  | $\mu \mathrm{A}$ |
| SS/REFIN Discharge Resistance | RSS | ISS/REFIN $=10 \mathrm{~mA}$, sinking |  | 8.3 |  | $\Omega$ |
| SS/REFIN Prebias Mode Stop Voltage |  | VSS/REFIN rising |  | 0.58 |  | V |
| External Reference Input Range |  |  | 0 |  | $\begin{gathered} \hline \text { VIN - } \\ 1.8 \end{gathered}$ | V |
| HICCUP |  |  |  |  |  |  |
| Number of Consecutive CurrentLimit Events to Hiccup |  |  |  | 8 |  | Events |
| Timeout |  |  |  | 1024 |  | Clock Cycles |
| POWER-GOOD OUTPUT |  |  |  |  |  |  |
| PGOOD Threshold |  | $V_{\text {FB }}$ rising | 0.535 | 0.555 | 0.575 | V |
| PGOOD Threshold Hysteresis |  | $V_{\text {FB }}$ falling |  | 28 |  | mV |
| PGOOD VOL |  | IPGOOD $=5 \mathrm{~mA}, \mathrm{~V}_{\text {FB }}=0.5 \mathrm{~V}$ |  | 20 | 60 | mV |
| PGOOD Leakage |  | $\mathrm{VPGOOD}=5 \mathrm{~V}, \mathrm{~V}_{\text {FB }}=0.65 \mathrm{~V}$ |  | 0.013 |  | $\mu \mathrm{A}$ |
| THERMAL SHUTDOWN |  |  |  |  |  |  |
| Thermal Shutdown Threshold |  |  |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |
| Thermal Shutdown Hysteresis |  | Temperature falling |  | 20 |  | ${ }^{\circ} \mathrm{C}$ |

Note 4: Specifications are $100 \%$ production tested at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. Limits over the operating temperature range are guaranteed by design and characterization.

# High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator 

Typical Operating Characteristics
$\left(\mathrm{V}\right.$ IN $=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.8 \mathrm{~V}, \mathrm{I}$ LOAD $=2 \mathrm{~A}$, Circuit of Figure $5, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. $)$


SWITCHING FREQUENCY


OUTPUT VOLTAGE vs. OUTPUT CURRENT


# High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator 

Typical Operating Characteristics (continued)
$\left(\mathrm{V}\right.$ IN $=5 \mathrm{~V}$, , VOUT $=1.8 \mathrm{~V}$, ILOAD $=2 \mathrm{~A}$, Circuit of Figure $5, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. )


# High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator 

Typical Operating Characteristics (continued)
$\left(\mathrm{V} I \mathrm{~N}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.8 \mathrm{~V}, \operatorname{ILOAD}=2 \mathrm{~A}\right.$, Circuit of Figure $5, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. $)$


200 $\mu \mathrm{s} / \mathrm{div}$

QUIESCENT CURRENT


RMS INPUT CURRENT
vs. INPUT VOLTAGE


SOFT-START WAVEFORMS (SKIP MODE)
(lout = 2A)


Venable 5V/div 1V/div


VPGOOD 5V/div

200us/div

## SHORT-CIRCUIT HICCUP MODE



## High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator

Typical Operating Characteristics (continued)
$\left(\mathrm{V}\right.$ IN $=5 \mathrm{~V}$, VOUT $=1.8 \mathrm{~V}$, ILOAD $=2 \mathrm{~A}$, Circuit of Figure $5, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. $)$


# High-Efficiency, 2A, Current-Mode <br> Synchronous, Step-Down Switching Regulator 

## Typical Operating Characteristics (continued)

$\left(\mathrm{V}\right.$ IN $=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.8 \mathrm{~V}$, ILOAD $=2 \mathrm{~A}$, Circuit of Figure $5, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. $)$



# High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator 

Pin Configuration

## TOP VIEW <br> (BUMPS ON BOTTOM)



WLP

Pin Description

| BUMP | NAME | FUNCTION |
| :---: | :---: | :--- |
| A1 | GND | Analog Ground/Low-Side Switch Source Terminal. Connect to the PCB copper plane at one point near <br> the input bypass capacitor return terminal. |
| A2 | LX | Inductor Connection. Connect LX to the switched side of the inductor. LX is high impedance when the <br> IC is in shutdown mode. |
| A3 | IN | Input Power Supply. Input supply range is from 2.7V to 5.5V. Bypass with a minimum 10uF ceramic <br> capacitor to GND. See Figures 5 and 6. |
| B1 | COMP | Voltage Error-Amplifier Output. Connect the necessary compensation network from COMP to GND. See <br> the Closing the Loop: Designing the Compensation Circuitry section. |
| B2 | SKIP | Skip-Mode Input. Connect to EN to select skip mode or leave unconnected for normal operation. |
| B3 | EN | Enable Input. EN is a digital input that turns the regulator on and off. Drive EN high to turn on the regula- <br> tor. Connect to IN for always-on operation. |
| C1 | FB | Feedback Input. Connect FB to the center tap of an external resistor-divider from the output to GND to <br> set the output voltage from 0.6V up to 94\% of VIN. |
| C2 | SS/REFIN | Soft-Start/External Voltage Reference Input. Connect a capacitor from SS/REFIN to GND to set the startup <br> time. See the Setting the Soft-Start Time section for details on setting the soft-start time. Apply a voltage <br> reference from OV to VIN - 1.5V to drive soft-start externally. |
| C3 | PGOOD | Open-Drain Power-Good Output. PGOOD goes high when FB is above 555mV and pulls low if FB is <br> below 527mV. |

## High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator



# High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator 

## Detailed Description

The MAX15053 high-efficiency, current-mode switching regulator can deliver up to 2A of output current. The MAX15053 provides output voltages from 0.6 V to $0.94 \times$ VIN from 2.7V to 5.5 V input supplies, making the device ideal for on-board point-of-load applications.
The MAX15053 delivers current-mode control architecture using a high gain transconductance error amplifier. The current-mode control architecture facilitates easy compensation design and ensures cycle-by-cycle current limit with fast response to line and load transients.
The MAX15053 features a 1 MHz fixed switching frequency, allowing for all-ceramic capacitor designs and fast transient responses. The high operating frequency minimizes the size of external components. The MAX15053 is available in a $1.65 \mathrm{~mm} \times 1.65 \mathrm{~mm}(3 \times 3$ array $) \times 0.5 \mathrm{~mm}$ pitch WLP package.
The MAX15053 offers a selectable skip-mode functionality to reduce current consumption and achieve a higher efficiency at light output loads. The low RDS(ON) integrated switches ( $30 \mathrm{~m} \Omega$ high-side and $18 \mathrm{~m} \Omega$ low-side, typ) ensure high efficiency at heavy loads while minimizing critical inductances, making the layout design a much simpler task with respect to discrete solutions. Utilizing a simple layout and footprint assures first-pass success in new designs.
The MAX15053 features $1 \mathrm{MHz} \pm 15 \%$, factory-trimmed, fixed-frequency PWM mode operation. The MAX15053 also offers capacitor-programmable, soft-start reducing inrush current, startup into PREBIAS operation, and a PGOOD open-drain output for sequencing with other devices.

## Controller Function-PWM Logic

The controller logic block is the central processor that determines the duty cycle of the high-side MOSFET under different line, load, and temperature conditions. Under normal operation, where the current-limit and temperature protection are not triggered, the controller logic block takes the output from the PWM comparator and generates the driver signals for both high-side and low-side MOSFETs. The control logic block controls the break-before-make logic and all the necessary timing.
The high-side MOSFET turns on at the beginning of the oscillator cycle and turns off when the COMP voltage crosses the internal current-mode ramp waveform, which is the sum of the slope compensation ramp and the current-mode ramp derived from inductor current (current-sense block). The high-side MOSFET also turns off if the maximum duty cycle is $94 \%$, or when the current
limit is reached. The low-side MOSFET turns on for the remainder of the oscillation cycle.

## Starting into a Prebiased Output

The MAX15053 can soft-start into a prebiased output without discharging the output capacitor. In safe prebiased startup, both low-side and high-side MOSFETs remain off to avoid discharging the prebiased output. PWM operation starts when the voltage on SS/REFIN crosses the voltage on FB.
The MAX15053 can start into a prebiased voltage higher than the nominal set point without abruptly discharging the output. Forced PWM operation starts when the SS/REFIN voltage reaches 0.58 V (typ), forcing the converter to start. In case of prebiased output, below or above the output nominal set point, if low-side sink current-limit threshold (set to the reduced value of -0.4 A (typ) for the first 32 clock cycles and then set to -4A typ) is reached, the low-side switch turns off before the end of the clock period, and the high-side switch turns on until one of the following conditions is satisfied:

- High-side source current hits the reduced high-side current limit ( $0.4 \mathrm{~A}, \mathrm{typ}$ ); in this case, the high-side switch is turned off for the remaining time of the clock period.
- The clock period ends. Reduced high-side current limit is activated to recirculate the current into the high-side power switch rather than into the internal high-side body diode, which could be damaged. Low-side sink current limit is provided to protect the low-side switch from excessive reverse current during prebiased operation.
In skip mode operation, the prebias output needs to be lower than the set point.


## Enable Input

The MAX15053 features independent device enable control and power-good signal that allow for flexible power sequencing. Drive the enable input (EN) high to enable the regulator, or connect EN to IN for always-on operation. Power-good (PGOOD) is an open-drain output that asserts when VFB is above 555 mV (typ), and deasserts low if $V_{F B}$ is below 527 mV (typ).

Programmable Soft-Start (SS/REFIN)
The MAX15053 utilizes a soft-start feature to slowly ramp up the regulated output voltage to reduce input inrush current during startup. Connect a capacitor from SS/REFIN to GND to set the startup time (see the Setting the Soft-Start Time section for capacitor selection details).

# High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator 


#### Abstract

Error Amplifier A high-gain error amplifier provides accuracy for the voltage-feedback loop regulation. Connect the necessary compensation network between COMP and GND (see the Compensation Design Guidelines section). The error-amplifier transconductance is 1.5 mS (typ). COMP clamp low is set to 0.94 V (typ), just below the slope ramp compensation valley, helping COMP to rapidly return to the correct set point during load and line transients.


## PWM Comparator

The PWM comparator compares COMP voltage to the current-derived ramp waveform (LX current to COMP voltage transconductance value is 18A/V typ). To avoid instability due to subharmonic oscillations when the duty cycle is around $50 \%$ or higher, a slope compensation ramp is added to the current-derived ramp waveform. The compensation ramp slope ( $0.3 \mathrm{~V} \times 1 \mathrm{MHz}=0.3 \mathrm{~V} / \mu \mathrm{s}$ ) is equivalent to half the inductor current downslope in the worst case (load 2A, current ripple $30 \%$ and maximum duty-cycle operation of $94 \%$ ). The slope compensation ramp valley is set to 1.15 V (typ).

## Overcurrent Protection and Hiccup

When the converter output is shorted or the device is overloaded, each high-side MOSFET current-limit event (4A typ) turns off the high-side MOSFET and turns on the low-side MOSFET. On each current-limit event a 3-bit counter is incremented. The counter is reset after three consecutive high-side MOSFETs turn on without reaching current limit. If the current-limit condition persists, the counter fills up reaching eight events. The control logic then discharges SS/REFIN, stops both high-side and low-side MOSFETs, and waits for a hiccup period (1024 clock cycles typ) before attempting a new softstart sequence. The hiccup mode is also enabled during soft-start time.

## Thermal-Shutdown Protection

The MAX15053 contains an internal thermal sensor that limits the total power dissipation to protect the device in the event of an extended thermal fault condition. When the die temperature exceeds $+150^{\circ} \mathrm{C}$ (typ), the thermal sensor shuts down the device, turning off the DC-DC converter to allow the die to cool. After the die temperature falls by $20^{\circ} \mathrm{C}$ (typ), the device restarts, following the soft-start sequence.

Skip Mode Operation The MAX15053 operates in skip mode when SKIP is connected to EN. When in skip mode, LX output becomes high impedance when the inductor current falls below

200mA (typ). The inductor current does not become negative. If during a clock cycle the inductor current falls below the 200mA threshold (during off-time), the low side turns off. At the next clock cycle, if the output voltage is above set point, the PWM logic keeps both high-side and low-side MOSFETs off. If instead the output voltage is below the set point, the PWM logic drives the highside on for a minimum fixed on-time (300ns typ). In this way the system can skip cycles, reducing frequency of operations, and switches only as needed to service load at the cost of an increase in output voltage ripple (see the Skip Mode Frequency and Output Ripple section). In skip mode, power dissipation is reduced and efficiency is improved at light loads because power MOSFETs do not switch at every clock cycle.

## Applications Information

## Setting the Output Voltage

The MAX15053 output voltage is adjustable from 0.6 V up to $94 \%$ of VIN by connecting FB to the center tap of a resistor-divider between the output and GND (Figure 1). Choose R1 and R2 so that the DC errors due to the FB input bias current ( $\pm 500 \mathrm{nA}$ ) do not affect the output voltage accuracy. With lower value resistors, the DC error is reduced, but the amount of power consumed in the resistor-divider increases. A typical value for R2 is $10 \mathrm{k} \Omega$, but values between $5 \mathrm{k} \Omega$ and $50 \mathrm{k} \Omega$ are acceptable. Once R2 is chosen, calculate R1 using:

$$
\mathrm{R} 1=\mathrm{R} 2 \times\left(\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{FB}}}-1\right)
$$

where the feedback threshold voltage, $\mathrm{V}_{\mathrm{FB}}=0.6 \mathrm{~V}$ (typ). When regulating for an output of 0.6 V in skip mode, short FB to OUT and keep R2 connected from FB to GND.

## Inductor Selection

A high-valued inductor results in reduced inductor ripple current, leading to a reduced output ripple voltage. However, a high-valued inductor results in either a larger physical size or a high series resistance (DCR) and a lower saturation current rating. Typically, choose an inductor value to produce a current ripple equal to 30\% of load current. Choose the inductor with the following formula:

$$
L=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{f}_{\mathrm{SW}} \times \mathrm{LIR} \times I_{\mathrm{LOAD}}} \times\left(1-\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}}\right)
$$

where fSW is the internally fixed 1 MHz switching frequency, and LIR is the desired inductor current ratio (typically

# High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator 



Figure 1. Peak Current-Mode Regulator Transfer Model
set to 0.3). In addition, the peak inductor current, IL_PK, must always be below the minimum high-side currentlimit value, IHSCL, and the inductor saturation current rating, IL_SAT.
Ensure that the following relationship is satisfied:

$$
I_{L_{-}} \mathrm{PK}=\mathrm{I}_{\mathrm{LOAD}}+\frac{1}{2} \Delta I_{\mathrm{L}}<\min \left(I_{\mathrm{HSCL}}, I_{\mathrm{L}_{-}} \mathrm{SAT}\right)
$$

## Input Capacitor Selection

The input capacitor reduces the peak current drawn from the input power supply and reduces switching noise in the device. The total input capacitance must be equal to or greater than the value given by the following equation to keep the input ripple voltage within the specification and minimize the high-frequency ripple current being fed back to the input source:

$$
\mathrm{C}_{\text {IN }}=\frac{\mathrm{I}_{\text {LOAD }}}{f_{S W} \times \Delta \mathrm{V}_{\text {IN_RIPPLE }}} \times \frac{\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {IN }}}
$$

where $\Delta \mathrm{V}$ IN_RIPPLE is the maximum-allowed input ripple voltage across the input capacitors and is recommended to be less than $2 \%$ of the minimum input voltage,
fSW is the switching frequency ( 1 MHz ), and ILOAD is the output load. The impedance of the input capacitor at the switching frequency should be less than that of the input source so high-frequency switching currents do not pass through the input source, but are instead shunted through the input capacitor.
The input capacitor must meet the ripple current requirement imposed by the switching currents. The RMS input ripple current is given by:

$$
I_{\text {RIPPLE }}=\left[\frac{\sqrt{V_{\text {OUT }} \times\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right)}}{\mathrm{V}_{\text {IN }}}\right]{ }_{l}^{\text {LOAD }}
$$

where IRIPPLE is the input RMS ripple current.

## Output Capacitor Selection

The key selection parameters for the output capacitor are capacitance, ESR, ESL, and voltage rating. The parameters affect the overall stability, output ripple voltage, and transient response of the DC-DC converter. The output ripple occurs due to variations in the charge stored in the output capacitor, the voltage drop due to the capacitor's ESR, and the voltage drop due to the

# High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator 

capacitor's ESL. Estimate the output-voltage ripple due to the output capacitance, ESR, and ESL as follows:
$\Delta \mathrm{V}_{\text {OUT }}=\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{f}_{\text {SW }} \times \mathrm{L}} \times\left(1-\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {IN }}}\right) \times\left(R_{\text {ESR_COUT }}+\frac{1}{8 \times \mathrm{f}_{\text {SW }} \times \mathrm{C}_{\mathrm{OUT}}}\right)$
For ceramic capacitors, ESR contribution is negligible:

$$
R_{\text {ESR_OUT }} \ll \frac{1}{8 \times f_{S W} \times \mathrm{C}_{\mathrm{OUT}}}
$$

For tantalum or electrolytic capacitors, ESR contribution is dominant:

$$
\mathrm{R}_{\text {ESR_OUT }} \gg \frac{1}{8 \times \mathrm{f}_{\mathrm{SW}} \times \mathrm{C}_{\mathrm{OUT}}}
$$

Use these equations for initial output-capacitor selection. Determine final values by testing a prototype or an evaluation circuit. A smaller ripple current results in less output-voltage ripple. Since the inductor ripple current is a factor of the inductor value, the output-voltage ripple decreases with larger inductance. Use ceramic capacitors for low ESR and low ESL at the switching frequency of the converter. The ripple voltage due to ESL is negligible when using ceramic capacitors.
Load-transient response also depends on the selected output capacitance. During a load transient, the output instantly changes by ESR $\times \Delta$ ILOAD. Before the controller can respond, the output deviates further, depending on
the inductor and output capacitor values. After a short time, the controller responds by regulating the output voltage back to the predetermined value.
Use higher COUT values for applications that require light load operation or transition between heavy load and light load, triggering skip mode, causing output undershooting or overshooting. When applying the load, limit the output undershoot by sizing COUT according to the following formula:

$$
\mathrm{C}_{\text {OUT }} \cong \frac{\left.\Delta\right|_{\text {LOAD }}}{3 \mathrm{C}_{\mathrm{CO}} \times \Delta \mathrm{V}_{\text {OUT }}}
$$

where $\triangle$ ILOAD is the total load change, fCO is the regulator unity-gain bandwidth (or zero crossover frequency), and $\Delta$ VOUT is the desired output undershooting. When removing the load and entering skip mode, the device cannot control output overshooting, since it has no sink current capability; see the Skip Mode Frequency and Output Ripple section to properly size Cout.

Skip Mode Frequency and Output Ripple In skip mode, the switching frequency (fSKIP) and output ripple voltage (VOUT-RIPPLE) shown in Figure 2 are calculated as follows:
tON is a fixed time (300ns, typ); the peak inductor current reached is:

$$
\mathrm{I}_{\mathrm{SKIP}}-\mathrm{LIMIT}=\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~L}} \times \mathrm{t}_{\mathrm{ON}}
$$



Figure 2. Skip Mode Waveform

## High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator

tOFF1 is the time needed for inductor current to reach the zero-current crossing limit (~ OA):

$$
t_{\text {OFF } 1}=\frac{L \times I_{\text {SKIP-LIMIT }}}{V_{\text {OUT }}}
$$

During tON and tOFF1, the output capacitor stores a charge equal to (see Figure 2):

$$
\Delta Q_{\text {OUT }}=\frac{L \times\left(I_{\text {SKIP-LIMIT }}-I_{\text {LOAD }}\right)^{2} \times\left(\frac{1}{V_{\text {IN }}-V_{\text {OUT }}}+\frac{1}{V_{\text {OUT }}}\right)}{2}
$$

During tOFF2 (= $\mathrm{n} \times$ tCK, number of clock cycles skipped), output capacitor loses this charge:

$$
\begin{gathered}
\mathrm{t}_{\mathrm{OFF} 2}=\frac{\Delta \mathrm{Q}_{\mathrm{OUT}}}{\mathrm{I}_{\text {LOAD }}} \Rightarrow \\
\mathrm{t}_{\mathrm{OFF} 2}=\frac{\mathrm{L}^{\times\left(\mathrm{I}_{\text {SKIP-LIMIT }}-\mathrm{I}_{\text {LOAD }}\right)^{2} \times\left(\frac{1}{\mathrm{~V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}}+\frac{1}{\mathrm{~V}_{\mathrm{OUT}}}\right)}}{2 \times \mathrm{I}_{\text {LOAD }}}
\end{gathered}
$$

Finally, frequency in skip mode is:

$$
\mathrm{f}_{\mathrm{SKIP}}=\frac{1}{\mathrm{t}_{\mathrm{ON}}+\mathrm{t}_{\mathrm{OFF} 1}+\mathrm{t}_{\mathrm{OFF} 2}}
$$

Output ripple in skip mode is:

$$
\begin{aligned}
& \mathrm{V}_{\text {OUT-RIPPLE }}=\mathrm{V}_{\text {COUT-RIPPLE }}+\mathrm{V}_{\text {ESR-RIPPLE }} \\
& =\frac{\left(\text { ISKIP-LIMIT }-I_{\text {LOAD }}\right) \times t_{\text {ON }}}{\text { CoUT }^{\text {OUT }}} \\
& + \text { R }_{\text {ESR,COUT }} \times\left(I_{\text {SKIP-LIMIT }}-I_{\text {LOAD }}\right) \\
& V_{\text {OUT-RIPPLE }}=\left[\frac{L \times I_{\text {SKIP-LIMIT }}}{C_{\text {OUT }} \times\left(V_{\text {IN }}-V_{\text {OUT }}\right)}+R_{\text {ESR,COUT }}\right] \\
& x\left(I_{\text {SKIP-LIMIT }}-\text { ILOAD }\right)
\end{aligned}
$$

To limit output ripple in skip mode, size COUT based on the above formula. All the above calculations are applicable only in skip mode.

## Compensation Design Guidelines

The MAX15053 uses a fixed-frequency, peak-current-mode control scheme to provide easy compensation and fast transient response. The inductor peak current is monitored on a cycle-by-cycle basis and compared to the COMP voltage (output of the voltage error amplifier). The regulator's duty cycle is modulated based on the inductor's peak current value. This cycle-by-cycle control of the inductor current emulates a controlled current source. As a result,
the inductor's pole frequency is shifted beyond the gain bandwidth of the regulator. System stability is provided with the addition of a simple series capacitor-resistor from COMP to GND. This pole-zero combination serves to tailor the desired response of the closed-loop system. The basic regulator loop consists of a power modulator (comprising the regulator's pulse-width modulator, current sense and slope compensation ramps, control circuitry, MOSFETs, and inductor), the capacitive output filter and load, an output feedback divider, and a voltage-loop error amplifier with its associated compensation circuitry. See Figure 1.
The average current through the inductor is expressed as:

$$
\overline{I_{L}}=G_{M O D} \times \overline{V_{\mathrm{COMP}}}
$$

where $\overline{I_{L}}$ is the average inductor current and GMOD is the power modulator's transconductance.
For a buck converter:

$$
\overline{V_{O U T}}=R_{\text {LOAD }} \times \overline{I_{\mathrm{L}}}
$$

where RLOAD is the equivalent load resistor value. Combining the above two relationships, the power modulator's transfer function in terms of VOUT with respect to $\overline{\mathrm{VCOMP}}$ is:

$$
\frac{\overline{\mathrm{V}_{\mathrm{OUT}}}}{\overline{\mathrm{~V}_{\mathrm{COMP}}}}=\frac{\mathrm{R}_{\mathrm{LOAD}} \times \overline{\bar{I}_{\mathrm{L}}}}{\frac{\overline{\overline{\mathrm{~L}}}}{\mathrm{G}_{\mathrm{MOD}}}}=R_{\mathrm{LOAD}} \times \mathrm{G}_{\mathrm{MOD}}
$$

The peak current-mode controller's modulator gain is attenuated by the equivalent divider ratio of the load resistance and the current-loop gain's impedance. GMOD becomes:

$$
G_{M O D}(D C)=g_{M C} \times \frac{1}{\left\{1+\frac{R_{L O A D}}{f_{S W} \times L} \times\left[K_{S} \times(1-D)-0.5\right]\right\}}
$$

where RLOAD = VOUT/IOUT(MAX), fSW is the switching frequency, $L$ is the output inductance, $D$ is the duty cycle (VOUT/VIN), and Ks is a slope compensation factor calculated from the following equation:

$$
\mathrm{K}_{\mathrm{S}}=1+\frac{\mathrm{S}_{\text {SLOPE }}}{S_{N}}=1+\frac{\mathrm{V}_{\text {SLOPE }} \times f_{S W} \times \mathrm{L} \times \mathrm{g}_{\mathrm{MC}}}{\left(\mathrm{~V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right)}
$$

where:

$$
\begin{gathered}
S_{\text {SLOPE }}=\frac{V_{\text {SLOPE }}}{t_{S W}}=V_{\text {SLOPE }} \times f_{S W} \\
S_{N}=\frac{\left(V_{I N}-V_{O U T}\right)}{L \times g_{M C}}
\end{gathered}
$$

# High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator 



Figure 3. Asymptotic Loop Response of Current-Mode Regulator

As previously mentioned, the power modulator's dominant pole is a function of the parallel effects of the load resistance and the current-loop gain's equivalent impedance:

$$
f_{P M O D}=\frac{1}{2 \pi \times C_{\text {OUT }} \times\left[E S R+\left(\frac{1}{R_{\text {LOAD }}}+\frac{\left[K_{S} \times(1-D)-0.5\right]}{f_{S W} \times L}\right)^{-1}\right]}
$$

And knowing that the ESR is typically much smaller than the parallel combination of the load and the current loop:

$$
E S R \ll\left(\frac{1}{R_{\mathrm{LOAD}}}+\frac{\left[K_{S} \times(1-D)-0.5\right]}{f_{S W} \times L}\right)^{-1}
$$

$$
\mathrm{f}_{\mathrm{PMOD}} \approx \frac{1}{2 \pi \times \mathrm{C}_{\mathrm{OUT}} \times\left(\frac{1}{R_{\mathrm{LOAD}}}+\frac{\left[\mathrm{K}_{S} \times(1-\mathrm{D})-0.5\right]}{f_{S W} \times \mathrm{L}}\right)^{-1}}
$$

which can be expressed as:

$$
\mathrm{f}_{\mathrm{PMOD}} \approx \frac{1}{2 \pi \times \mathrm{C}_{\mathrm{OUT}} \times \mathrm{R}_{\mathrm{LOAD}}}+\frac{\left[\mathrm{K}_{\mathrm{S}} \times(1-\mathrm{D})-0.5\right]}{2 \pi \times \mathrm{f}_{\mathrm{SW}} \times \mathrm{L} \times \mathrm{C}_{\mathrm{OUT}}}
$$

Note: Depending on the application's specifics, the amplitude of the slope compensation ramp could have a significant impact on the modulator's dominate pole. For low duty-cycle applications, it provides additional damping (phase lag) at/near the crossover frequency (see the Closing the Loop: Designing the Compensation Circuitry section). There is no equivalent effect on the power modulator zero, fZMOD.

$$
\mathrm{f}_{\mathrm{ZMOD}}=\mathrm{f}_{\mathrm{ZESR}}=\frac{1}{2 \pi \times \mathrm{C}_{\text {OUT }} \times \mathrm{ESR}}
$$

# High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator 

The effect of the inner current loop at higher frequencies is modeled as a double-pole (complex conjugate) frequency term, GSAMPLING(s), as shown:

$$
\operatorname{G}_{S A M P L I N G}(\mathrm{~s})=\frac{1}{\frac{s^{2}}{\left(\pi \times f_{S W}\right)^{2}}+\frac{s}{\pi \times f_{S W} \times Q_{C}}+1}
$$

where the sampling effect quality factor, $Q_{C}$, is:

$$
Q_{C}=\frac{1}{\pi \times\left[K_{S} \times(1-D)-0.5\right]}
$$

And the resonant frequency is:

$$
\omega \text { SAMPLING(S) }=\pi \times \mathrm{fSW}
$$

or:

$$
f_{S A M P L I N G}=\frac{f_{S W}}{2}
$$

Having defined the power modulator's transfer function, the total system transfer can be written as follows (see Figure 3):

$$
\begin{gathered}
\operatorname{Gain}(\mathrm{s})=\operatorname{GFF}(\mathrm{s}) \times \operatorname{GEA}(\mathrm{s}) \times \operatorname{GMOD}(\mathrm{DC}) \times \operatorname{GFILTER}(\mathrm{s}) \times \\
\operatorname{GSAMPLING}(\mathrm{s})
\end{gathered}
$$

where:

$$
G_{F F}(s)=\frac{R 2}{R 1+R 2} \times \frac{\left(s C_{F F} R 1+1\right)}{\left[s C_{F F}(R 1 \| R 2)+1\right]}
$$

Leaving CFF empty, GFF(s) becomes:

Also:

$$
G_{F F}(s)=\frac{R 2}{R 1+R 2}
$$

$$
\mathrm{G}_{E A}(\mathrm{~s})=10^{A_{V E A}(\mathrm{~dB}) / 20} \times \frac{\left(\mathrm{sC}_{\mathrm{C}} \mathrm{R}_{\mathrm{C}}+1\right)}{\left[\mathrm{sC}_{\mathrm{C}}\left(\mathrm{R}_{\mathrm{C}}+\frac{10^{A_{V E A}}(\mathrm{~dB}) / 20}{g_{M V}}\right)+1\right]}
$$

which simplifies to:

$$
\mathrm{G}_{\mathrm{EA}}(\mathrm{~s})=10^{\mathrm{A}} \mathrm{VEA}(\mathrm{~dB}) / 20 \times \frac{\left(\mathrm{sC}_{\mathrm{C}} \mathrm{R}_{\mathrm{C}}+1\right)}{\left[\mathrm{sC}_{\mathrm{C}}\left(\frac{10^{\mathrm{A}_{\mathrm{VEA}}(\mathrm{~dB}) / 20}}{g_{M V}}\right)+1\right]}
$$

when $R_{C} \ll \frac{10^{A_{\text {VEA }}(d B) / 20}}{g_{M V}}$
$\left.G_{\text {FILTER }}(s)=R_{\text {LOAD }} \times \frac{\left(s_{\text {OUT }} E S R+1\right)}{\left(s C_{\text {OUT }}\left\{\frac{1}{R_{\text {LOAD }}}+\frac{\left[K_{S} \times(1-D)-0.5\right]}{f_{S W} \times L}\right\}^{-1}+1\right.}\right)$

The dominant poles and zeros of the transfer loop gain are shown below:

$$
\begin{gathered}
f_{P 1}=\frac{g_{\mathrm{MV}}}{2 \pi \times 10^{A_{\mathrm{VEA}}(\mathrm{~dB}) / 20} \times \mathrm{C}_{\mathrm{C}}} \\
\mathrm{f}_{\mathrm{P} 2}=\frac{1}{2 \pi \times \mathrm{C}_{\mathrm{OUT}}\left\{\frac{1}{R_{\mathrm{LOAD}}}+\frac{\left[\mathrm{K}_{\mathrm{S}} \times(1-\mathrm{D})-0.5\right]}{\mathrm{f}_{\mathrm{SW}} \times \mathrm{L}}\right\}-1} \\
\mathrm{f}_{\mathrm{P} 3}=\frac{1}{2}\left(\mathrm{f}_{\mathrm{SW}}\right) \\
\mathrm{f}_{\mathrm{Z} 1}=\frac{1}{2 \pi \times \mathrm{C}_{\mathrm{C}} \mathrm{R}_{\mathrm{C}}} \\
\mathrm{f}_{\mathrm{Z} 2}=\frac{1}{2 \pi \times \mathrm{C}_{\mathrm{OUT}} \mathrm{ESR}}
\end{gathered}
$$

The order of pole-zero occurrence is:

$$
\mathrm{f}_{\mathrm{P} 1}<\mathrm{f}_{\mathrm{P} 2} \leq \mathrm{f}_{\mathrm{Z} 1}<\mathrm{f}_{\mathrm{CO}} \leq \mathrm{f}_{\mathrm{P} 3}<\mathrm{f}_{\mathrm{Z} 2}
$$

Under heavy load, fp2, approaches fZ1. Figure 3 shows a graphical representation of the asymptotic system closed-loop response, including dominant pole and zero locations.
The loop response's fourth asymptote (in bold, Figure 3) is the one of interest in establishing the desired crossover frequency (and determining the compensation component values). A lower crossover frequency provides for stable closed-loop operation at the expense of a slower load- and line-transient response. Increasing the crossover frequency improves the transient response at the (potential) cost of system instability. A standard rule of thumb sets the crossover frequency between $1 / 10$ and $1 / 5$ of the switching frequency. First, select the passive power and decoupling components that meet the application's requirements. Then, choose the small-signal compensation components to achieve the desired closed-loop frequency response and phase margin as outlined in the Closing the Loop: Designing the Compensation Circuitry section.

## Closing the Loop: Designing the Compensation Circuitry

1) Select the desired crossover frequency. Choose fco approximately $1 / 10$ to $1 / 5$ of the switching frequency (fsw).
2) Determine RC by setting the system transfer's fourth asymptote gain equal to unity (assuming $\mathrm{fCO}>\mathrm{fZ} 1$, fp2, and fP1) where:

# High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator 

$R_{C}=\frac{R 1+R 2}{R 2} \times \frac{\left(1+\frac{R_{L O A D} K_{S}[(1-D)-0.5]}{L \times f_{S W}}\right)}{g_{M V} \times g_{M C} \times R_{L O A D}} \times 2 \pi f_{C O} C_{O U T} \times$

and where the ESR is much smaller than the parallel combination of the equivalent load resistance and the current loop impedance, e.g.,:

$$
E S R \ll \frac{1}{\left(\frac{1}{R_{\text {LOAD }}}+\frac{K_{S}[(1-D)-0.5]}{L \times f_{S W}}\right)}
$$

Rc becomes:

$$
\mathrm{R}_{\mathrm{C}}=\frac{\mathrm{R} 1+\mathrm{R} 2}{\mathrm{R} 2} \times \frac{2 \pi \mathrm{f}_{\mathrm{CO}} \times \mathrm{C}_{\mathrm{OUT}}}{\mathrm{~g}_{\mathrm{MV}} \times \mathrm{g}_{\mathrm{MC}}}
$$

3) Determine CC by selecting the desired first system zero, fZ 1 , based on the desired phase margin. Typically, setting fZ1 below $1 / 5$ of fCO provides sufficient phase margin.

$$
\mathrm{f}_{\mathrm{Z} 1}=\frac{1}{2 \pi \times \mathrm{C}_{\mathrm{C}} \mathrm{R}_{\mathrm{C}}} \leq \frac{\mathrm{f}_{\mathrm{CO}}}{5}
$$

therefore:

$$
\mathrm{C}_{\mathrm{C}} \geq \frac{5}{2 \pi \times \mathrm{f}_{\mathrm{CO}} \times \mathrm{R}_{\mathrm{C}}}
$$

4) For low duty-cycle applications, the addition of a phase-leading capacitor (CFF in Figure 1) helps mitigate the phase lag of the damped half-frequency double pole. Adding a second zero near to but below the desired crossover frequency increases both the closed-loop phase margin and the regulator's unitygain bandwidth (crossover frequency). Select the capacitor as follows:

$$
C_{F F}=\frac{1}{2 \pi \times f_{C O} \times(\mathrm{R} 1 \| \mathrm{R} 2)}
$$

This guarantees the additional phase-leading zero occurs at a frequency lower than fco from:

$$
\mathrm{f}_{\text {PHASE_LEAD }}=\frac{1}{2 \pi \times \mathrm{C}_{\mathrm{FF}} \times \mathrm{R} 1}
$$

Using CFF the zero-pole order is adjusted as follows:

$$
\begin{gathered}
\mathrm{f}_{\mathrm{P} 1}<\mathrm{f}_{\mathrm{P} 2} \leq \mathrm{f}_{\mathrm{Z} 1}<\frac{1}{2 \pi \mathrm{C}_{\mathrm{FF}} R 1}<\frac{1}{2 \pi \mathrm{C}_{\mathrm{FF}}(\mathrm{R} 1 \| \mathrm{R} 2)} \approx \\
\mathrm{f}_{\mathrm{CO}} \leq \mathrm{f}_{\mathrm{P} 3}<\mathrm{f}_{\mathrm{Z} 2}
\end{gathered}
$$

Confirm the desired operation of CFF empirically. The phase lead of CFF diminishes as the output voltage is a smaller multiple of the reference voltage, e.g., below about 1V. Do not use CfF when VOUT = VFB.

## Setting the Soft-Start Time

The soft-start feature ramps up the output voltage slowly, reducing input inrush current during startup. Size the CSS capacitor to achieve the desired soft-start time, tSS, using:

$$
\mathrm{C}_{\mathrm{SS}}=\frac{\mathrm{I}_{\mathrm{SS}} \times \mathrm{t}_{\mathrm{SS}}}{\mathrm{~V}_{\mathrm{FB}}}
$$

ISS, the soft-start current, is $10 \mu \mathrm{~A}$ (typ) and VFB, the output feedback voltage threshold, is 0.6 V (typ). When using large COUT capacitance values, the high-side current limit can trigger during the soft-start period. To ensure the correct soft-start time, tsS, choose CSS large enough to satisfy:

$$
C_{S S} \gg C_{\text {OUT }} \times \frac{V_{\text {OUT }} \times I_{S S}}{\left(I_{H S C L}-I_{\mathrm{OUT}}\right) \times V_{F B}}
$$

IHSCL is the typical high-side MOSFET current-limit value.
An external tracking reference with steady-state value between $O V$ and $\mathrm{VIN}-1.8 \mathrm{~V}$ can be applied to SS/REFIN. In this case, connect an RC network from external tracking reference and SS/REFIN, as shown in Figure 4. The recommended value for RSS is approximately $1 \mathrm{k} \Omega$. RSS is needed to ensure that, during hiccup period, SS/REFIN can be internally pulled down.
When an external reference is connected to SS/REFIN, the soft-start must be provided externally.


Figure 4. RC Network for External Reference at SS/REFIN

# High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator 



Figure 5. Application Circuit for PWM Mode Operation

Power Dissipation
The MAX15053 is available in a 9-bump WLP package and can dissipate up to 1127 mW at $\mathrm{TA}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$. When the die temperature exceeds $+150^{\circ} \mathrm{C}$, the thermal-shutdown protection is activated (see the Thermal-Shutdown Protection section).

## Layout Procedure

Careful PCB layout is critical to achieve clean and stable operation. It is highly recommended to duplicate the MAX15053 Evaluation Kit layout for optimum performance. If deviation is necessary, follow these guidelines for good PCB layout:

1) Connect the signal and ground planes at a single point immediately adjacent to the GND bump of the IC.
2) Place capacitors on $I N$ and SS/REFIN as close as possible to the IC and the corresponding pad using direct traces.
3) Keep the high-current paths as short and wide as possible. Keep the path of switching current short and minimize the loop area formed by LX, the output capacitors, and the input capacitors.
4) Connect $I N, L X$, and GND separately to a large copper area to help cool the IC to further improve efficiency.
5) Ensure all feedback connections are short and direct. Place the feedback resistors and compensation components as close as possible to the IC.
6) Route high-speed switching nodes (such as LX) away from sensitive analog areas (such as FB and COMP).

# High-Efficiency, 2A, Current-Mode <br> Synchronous, Step-Down Switching Regulator 



Figure 6. Application Circuit for Skip Mode Operation

## Chip Information

PROCESS: BiCMOS

## Package Information

For the latest package outline information and land patterns, go to www.maxim-ic.com/packages. Note that a "+", "\#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE <br> TYPE | PACKAGE <br> CODE | OUTLINE <br> NO. | LAND <br> PATTERN NO. |
| :---: | :---: | :---: | :---: |
| 9 WLP | W91E1Z+1 | $\underline{21-0508}$ | Refer to <br> Application <br> Note 1891 |

## High-Efficiency, 2A, Current-Mode Synchronous, Step-Down Switching Regulator

Revision History

| REVISION <br> NUMBER | REVISION <br> DATE | DESCRIPTION | PAGES <br> CHANGED |
| :---: | :---: | :--- | :---: |
| 0 | $5 / 10$ | Initial release | - |
| 1 | $3 / 11$ | Revised Package Information section. | 20 |

