CS61535A CS61535 ## T1/E1 Line Interface ### **Features** - Provides Analog PCM Line Interface for T1 and E1 Applications - Provides Line Driver, and Data and Clock Recovery Functions - Transmit Side Jitter Attenuation Starting at 6 Hz, with > 300 UI of Jitter Tolerance - Low Power Consumption (typically 175 mW) - B8ZS/HDB3/AMI Encoders/Decoders - 14 dB of Transmitter Return Loss - Compatible with SONET, M13, CCITT G.742, and Other Asynchronous Muxes ## **General Description** The CS61535A and CS61535 combine the complete analog transmit and receive line interface for T1 or E1 applications in a low power, 28-pin device operating from a +5V supply. The CS61535A provides additional features and higher performance than the CS61535. Both devices feature a transmitter jitter attenuator making them ideal for use in asynchronous multiplexor systems with gapped transmit clocks. The CS61535A provides a matched, constant impedance output stage to insure signal quality on mismatched, poorly terminated lines. Both ICs use a digital Delay-Locked-Loop clock and data recovery circuit which is continuously calibrated from a crystal reference to provide excellent stability and jitter tolerance. ## **Applications** - Interfacing network transmission equipment such as SONET multiplexor and M13 to a DSX-1 cross connect. - Interfacing customer premises equipment to a CSU. - Interfacing to E1 links. Ordering Information CS61535Ā-IP1 28 Pin Plastic DIP CS61535A-IL1 28 Pin PLCC (j-leads) CS61535-IP1 28 Pin Plastic DIP CS61535-IL1 28 Pin PLCC (j-leads) Crystal Semiconductor Corporation P.O. Box 17847, Austin, TX 78760 (512) 445-7222 FAX: (512) 445-7581 Copyright © Crystal Semiconductor Corporation 1994 (All Rights Reserved) APR '94 DS40F1 3-147 ## **ABSOLUTE MAXIMUM RATINGS** | | Parameter | • | Symbol | Min | Max | Units | |---------------|------------------------------|----------|------------------|----------|--------------------|--------| | DC Supply | (referenced to RGND,TGND=0V) | | RV+<br>TV+ | - | 6.0<br>(RV+) + 0.3 | V<br>V | | Input Voltage | . Anv Pin | (Note 1) | Vin | RGND-0.3 | (RV+) + 0.3 | V | | Input Current | | (Note 2) | lin | -10 | 10 | mA | | | rating Temperature | | TA | -40 | 85 | °C | | Storage Tem | | | T <sub>stq</sub> | -65 | 150 | °C | WARNING: Operations at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes. Notes: 1. Excluding RTIP, RRING, which must stay within -6V to (RV+) + 0.3V. 2. Transient currents of up to 100 mA will not cause SCR latch-up. Also TTIP, TRING, TV+ and TGND can withstand a continuous current of 100 mA. ## RECOMMENDED OPERATING CONDITIONS | | Parameter | | Symbol | Min | Тур | Max | Units | |----------------------|-----------|-------------|----------|------|-----|------|-------| | DC Supply | | (Note 3) | RV+, TV+ | 4.75 | 5.0 | 5.25 | V | | Ambient Operating Te | mperature | | TA | -40 | 25 | 85 | °C | | Power Consumption | CS61535 | (Notes 4,5) | Pc | - | 620 | 760 | mW | | l ower consumption | CS61535A | (Notes 4,5) | | - | 290 | 350 | mW | | Power Consumption | CS61535 | (Notes 4,6) | Pc | - | 400 | - | mW | | | CS61535A | (Notes 4,6) | | - | 175 | - | mW | Notes: 3. TV+ must not exceed RV+ by more than 0.3V. - Power consumption while driving line load over operating temperature range. Includes IC and load. Digital input levels are within 10% of the supply rails and digital outputs are driving a 50 pF load. - 5. Assumes 100% ones density and maximum line length at 5.25V. - 6. Assumes 50% ones density and 300ft. line length at 5.0V. ## DIGITAL CHARACTERISTICS (TA = -40°C to 85°C; TV+, RV+ = 5.0V ±5%; GND = 0V) | Parameter | Symbol | Min | Тур | Max | Units | |-----------------------------------------------------------|-------------------|-------------|-----|-----|-------| | High-Level Input Voltage (Notes 7, 8 | 3) | | | | | | CS61535 Pins 1-5, 23-28 | ViH | 2.0 | - | - | V | | CS61535A Pins 1-4, 17, 18, 23-28 (Note 9 | ) | 2.0 | | - | V | | Low-Level Input Voltage (Notes 7, 8 | 3) | | | | | | CS61535 Pins 1-5, 23-28 | ´ VIL | - | • | 0.8 | v | | CS61535A Pins 1-4, 17, 18, 23-28 (Note 9 | ) | - | - | 0.8 | V | | High-Level Output Voltage (IOUT = -40 μA) (Notes 7, 8, 10 | )) | | | , | | | CS61535 Pins 6-8, 11, 12, 25 | ´ Voн | 2.4 | - | - | V | | CS61535A Pins 6-8, 11, 12, 25 | | 4.0 | - | | V | | Low-Level Output Voltage (IOUT = 1.6 mA) (Notes 7, 8, 10 | )) | | | | | | CS61535 Pins 6-8, 11, 12, 23, 25 | VOL | - | - | 0.4 | l v | | CS61535A Pins 6-8, 11, 12, 23, 25 | | <u> </u> | - | 0.4 | V | | Input Leakage Current (Except Pin 5) | | - | - | ±10 | μА | | CS61535A Low-Level Input Voltage, Pin 5 | VIL | - | - | 0.2 | V | | CS61535A High-Level Input Voltage, Pin 5 | ViH | (RV+) - 0.2 | - | _ | V | | CS61535A Mid-Level Input Voltage, Pin 5 (Note 1 | ) V <sub>IM</sub> | 2.3 | • | 2.7 | V | - Notes: 7. This specification guarantees TTL compatibility (V<sub>OH</sub> = 2.4V @ I<sub>OUT</sub> = -40μA). - 8. In Host Mode, pin 23 is an open drain output and pin 25 is a tristate output. - 9. Pins 17 and 18 of the CS61535A are digital inputs in the Extended Hardware Mode. - 10. Output drivers will drive CMOS logic levels into a CMOS load. - 11. As an alternative to supplying a 2.3-to-2.7V input, this pin may be left floating. ## ANALOG SPECIFICATIONS (TA = -40°C to 85°C; TV+, RV+ = $5.0V \pm 5\%$ ; GND = 0V) | Parameter | | Min | Тур | Max | Units | |--------------------------------------------------------------|------------------------------|-----|-----|-----|-------| | Jitter Attenuator | | | | | • | | Jitter Attenuation Curve Corner Frequency | (Notes 12) | • | 6 | • | Hz | | T1 Jitter Attenuation in Remote Loopback Jitter Freg. [Hz] A | (Note 13)<br>mplitude [Ulpp] | | | | | | 10 | 10 | 3.0 | 6.0 | - | dB | | 100 | 10 | 20 | 30 | - | dB | | 500 | 10 | 35 | 35 | - | dB | | 1k | 5 | 40 | 50 | - | dB | | 10k, 40k | 0.3 | 40 | 50 | - | dB | | E1 Jitter Attenuation in Remote Loopback | (Note 14) | | | | | | Jitter Freq. [Hz] A | mplitude [Ulpp] | | | | | | . 10 | 1.5 | 3.0 | 6.0 | - | d₿ | | 100 | 1.5 | 20 | 32 | - | dB | | 400 | 1.5 | 30 | 43 | - | l dB | | 1k | 1.5 | 35 | 50 | _ | dB | | 10k, 100k | 0.2 | 35 | 50 | - | dB | | Attenuator Input Jitter Tolerance | (Note 15) | 12 | 23 | - | UI | Notes: 12. Not production tested. Parameters guaranteed by design and characterization. - 13. Attenuation measured at the demodulator output of an HP3785B with input jitter equal to 3/4 of measured jitter tolerance using a measurement bandwidth of 1 Hz (10<f<100Hz), 4Hz (100<f<1000 Hz) and 10 Hz (f> 1kHz) centered around the jitter frequency. With a 2<sup>15</sup>-1 PRBS data pattern. Crystal must meet specifications in CXT6176 datasheet. - 14. Jitter measured at the demodulator output of an HP3785A using a measurement bandwidth not to exceed 20 Hz centered around the jitter frequency. With a 2<sup>15</sup>-1 PRBS data pattern. Crystal must meet specifications in CXT8192 datasheet. - 15. Output jitter increases significantly when attenuator input jitter tolerance is exceeded. **DS40F1** 3-149 ## ANALOG SPECIFICATIONS (TA = $-40^{\circ}$ C to 85°C; TV+, RV+ = 5.0V ±5%; GND = 0V) | Parameter | Min | Тур | Max | Units | |------------------------------------------------------|------------|----------|-------|--------| | Transmitter | | | | | | AMI Output Pulse Amplitudes (Note | 16) | | | | | E1, 75 Ω (Note | 17) 2.14 | 2.37 | 2.6 | V | | E1. 120 Ω (Note | 2.7 | 3.0 | 3.3 | V | | T1, FCC Part 68 (Note | 19) 2.7 | 3.0 | 3.3 | V | | T1, DSX-1 (Note | 20) 2.4 | 3.0 | 3.6 | V | | E1 Zero (space) level (LEN2/1/0 = 0/0/0) | 1 | | | | | 75Ω application (Note | -0.237 | - | 0.237 | V | | 120Ω application (Note | 18) -0.3 | | 0.3 | V | | Recommended Output Load at TTIP and TRING | | | | | | CS61535 | - | 25 | - | Ω | | CS61535A | - | 75 | - | Ω | | Jitter Added During Remote Loopback (Note | e 21) | | | | | 10Hz - 8kHz | ` • | 0.005 | 0.02 | UI | | 8kHz - 40kHz | - | 0.008 | 0.025 | UI | | 10Hz - 40kHz | - | 0.010 | 0.025 | UI | | Broad Band | - | 0.015 | 0.05 | UI | | Power in 2kHz band about 772kHz (Notes 12 | , 16) 12.6 | 15 | 17.9 | dBm | | Power in 2kHz band about 1.544MHz (Notes 12 | . 16) -29 | -38 | - | dB | | (referenced to power in 2kHz band at 772kHz) | | | | | | Positive to Negative Pulse Imbalance (Notes 12 | 2, 16) | İ | | | | T1, DSX-1 | - | 0.2 | 0.5 | dB | | E1 amplitude at center of pulse | -5 | - | 5 | % | | E1 pulse width at 50% of nominal ampl | itude -5 | - | 5 | % | | CS61535A Transmitter Return Loss (Notes 12, 16 | 6, 22) | | | | | 51 kHz to 102 kHz | 8 | - | - | dB | | 102 kHz to 2.048 MHz | 14 | - | - | dB | | 2.048 MHz to 3.072 MHz | 10 | | | dB | | CS61535A Transmitter Short Circuit Current (Notes 12 | 2, 23) - | <u> </u> | · 50 | mA RMS | Notes: 16. Using a 0.47 μF capacitor in series with the primary of a transformer recommended in the Applications Section. 17. Amplitude measured at the transformer (CS61535A-1:1 or 1:1.26, CS61535-1:2) output across a 75 $\Omega$ load for line length setting LEN2/1/0 = 0/0/0. The CS61535 requires a 4.4 $\Omega$ resistor in series with the TTIP or TRING pin for this application. 18. Amplitude measured at the transformer (CS61535A-1:1.26, CS61535-1:2) output across a 120 $\Omega$ load for line length setting LEN2/1/0 = 0/0/0. 19. Amplitude measured at the transformer (CS61535A-1:1.15, CS61535-1:2) output across a 100 $\Omega$ load for line length setting LEN2/1/0 = 0/1/0. 20. Amplitude measured across a 100 $\Omega$ load at the DSX-1 cross-connect for line length settings LEN2/1/0 = 0/1/1, 1/0/0, 1/0/1, 1/1/0 and 1/1/1 after the length of #22 AWG ABAM equivalent cable specified in Table 3. The CS61535A requires a 1:1.15 transformer and the CS61535 requires a 1:2. 21. Input signal to RTIP/RRING is jitter free. Values will reduce slightly if jitter free clock is input to TCLK. 22. Return loss = 20 $\log_{10}$ ABS((z<sub>1</sub> +z<sub>0</sub>)/(z<sub>1</sub>-z<sub>0</sub>)) where z<sub>1</sub> = impedance of the transmitter, and z<sub>0</sub> = impedance of line load. Measured with a repeating 1010 data pattern with LEN2/1/0 = 0/0/0 and a 1:1 transformer terminated with a 75 $\Omega$ load, or a 1:1.26 transformer terminated with a 120 $\Omega$ load. 23. Measured broadband through a $0.5~\Omega$ resistor across the secondary of a 1:1.26 transformer during the transmission of an all ones data pattern for LEN2/1/0 = 0/0/0. ## **ANALOG SPECIFICATIONS** (TA = -40°C to 85°C; TV+, RV+ = $5.0V \pm 5\%$ ; GND = 0V) | Parameter | | Min | Тур | Max | Units | |--------------------------------------------------------------------------------------|-------------------------------------|-------------------|----------------|----------------|-------------------------------------| | Driver Performance Monitor | | | | | | | CS61535A MTIP/MRING Sensitivity: Differential Voltage Required for Detection | | - | 0.60 | - | V | | Receiver | | | | | | | CS61535A RTIP/RRING Input Impedance | | | 50k | - | Ω | | Sensitivity Below DSX (0dB = 2.4V)<br>CS61535<br>CS61535A | | -10<br>-13.6 | - | - | dB<br>dB | | CS61535A Data Decision Threshold<br>T1, DSX-1<br>T1, DSX-1<br>T1, FCC Part 68 and E1 | (Note 24)<br>(Note 25)<br>(Note 26) | 60<br>53<br>45 | 65<br>65<br>50 | 70<br>77<br>55 | % of peak<br>% of peak<br>% of peak | | CS61535 Data Decision Threshold | T1<br>E1 | - | 65<br>50 | - | % of peak<br>% of peak | | Allowable Consecutive Zeros before LOS | | 160 | 175 | 190 | bits | | Receiver Input Jitter Tolerance<br>10kHz - 100kHz<br>2kHz<br>10Hz and below | (Note 27) | 0.4<br>6.0<br>300 | -<br>-<br>- | -<br>-<br>- | UI<br>UI<br>UI | | Loss of Signal Threshold<br>CS61535A<br>CS61535 | (Note 28) | 0.25 | 0.30<br>0.30 | 0.50 | V<br>V | Notes: 24. For input amplitude of 1.2 Vpk to 4.14 Vpk. - 25. For input amplitude of 0.5 Vpk to 1.2 Vpk and from 4.14 Vpk to RV+. - 26. For input amplitude of 1.05 Vpk to 3.3 Vpk. - 27. Jitter tolerance increases at lower frequencies. See Figure 11. - 28. LOS goes high after 160 to 190 consecutive zeros are received. A zero is output on RPOS and RNEG (or RDATA) for each bit period where the input signal amplitude remains below the data decision threshold. The analog input squelch circuit operates when the input signal amplitude above ground on the RTIP and RRING pins falls within the squelch range long enough for the internal slicing threshold to decay within this range. Operation of the squelch causes zeros to be output on RPOS and RNEG as long as the input amplitude remains below 0.25V. During receive LOS, pulses greater than 0.25V in amplitude may be output on RPOS and RNEG. LOS returns low after the ones density reaches 12.5% (based upon 175 bit periods starting with a one and containing less than 100 consecutive zeros) as prescribed in ANSI T1.231-1993. ## T1 SWITCHING CHARACTERISTICS (TA = -40°C to 85°C; TV+, RV+ = $5.0V \pm 5\%$ ; GND = 0V; Inputs: Logic 0 = 0V, Logic 1 = RV+; See Figures 1, 2, & 3) | Parameter | | Symbol | Min | Тур | Max | Units | |--------------------------------------------------|-----------------------------|------------------------------------------------------------|-------------------|-------------------|-------------------|----------------| | Crystal Frequency | (Note 29) | fc | • | 6.176000 | - | MHz | | ACLKI Duty Cycle | | tpwh3/tpw3 | 40 | • | 60 | % | | ACLKI Frequency | (Note 30) | faciki | - | 1.544 | | MHz | | RCLK Duty Cycle | (Notes 31, 32) | tpwh1/tpw1 | - | 78<br>29 | <u>.</u><br>- | % | | CS61535A RCLK Cycle Width | (Note 32) | t <sub>pw1</sub><br>t <sub>pwh1</sub><br>t <sub>pwl1</sub> | 320<br>130<br>100 | 648<br>190<br>458 | 980<br>240<br>850 | ns<br>ns<br>ns | | CS61535 RCLK Cycle Width | (Note 32) | t <sub>pw1</sub><br>t <sub>pwh1</sub><br>t <sub>pwl1</sub> | 348<br>-<br>100 | 648<br>508<br>140 | 980<br>-<br>- | ns<br>ns<br>ns | | Rise Time, All Digital Outputs | (Note 33) | tr | - | - | 85 | пѕ | | Fall Time, All Digital Outputs | (Note 33) | tf | · - | - | 85 | ns | | TPOS/TNEG (TDATA) to TCLK Falling Setu | p Time | tsu2 | 25 | - | | ns | | TCLK Falling to TPOS/TNEG (TDATA) Hold | Time | th2 | 25 | | | ns | | RPOS/RNEG Valid Before RCLK Falling | (Note 34) | tsu1 | 150 | 274 | - | ns | | RDATA Valid Before RCLK Falling | (Note 35) | tsu1 | 150 | 274 | - | ns | | RPOS/RNEG Valid Before RCLK Rising | (Note 31) | t <sub>su1</sub> | 150 | 274 | - | ns | | RPOS/RNEG Valid After RCLK Falling | (Note 34) | th1 | 150 | 274 | - | ns | | RDATA Valid After RCLK Falling | (Note 35) | th1 | 150 | 274 | | ns | | RPOS/RNEG Valid After RCLK Rising | (Note 31) | th1 | 150 | 274 | - | ns | | TCLK Frequency | | f <sub>tclk</sub> | - | 1.544 | - | MHz | | TCLK Pulse Width CS61535<br>CS61535A<br>CS61535A | (Notes 31, 34)<br>(Note 35) | t <sub>pwh2</sub> | 150<br>80<br>150 | -<br>- | 500<br>500<br>500 | ns<br>ns | Notes: 29. Crystal must meet specifications described in CXT6176/CXT8192 data sheet. - 30. ACLKI provided by an external source or TCLK, but not RCLK. - 31. Hardware Mode, or Host Mode (CLKE = 0). - 32. RCLK cycle width will vary with extent by which pulses displaced by jitter. Specified under worst case jitter conditions: 0.4 UI AMI data displacement for T1 and 0.2 UI AMI data displacement for E1. - 33. At max load of 1.6 mA and 50 pF. - 34. Host Mode (CLKE = 1). - 35. Extended Hardware Mode. Figure 1. Recovered Clock and Data Switching Characteristics ## E1 SWITCHING CHARACTERISTICS (TA = -40°C to 85°C; TV+, RV+ = 5.0V $\pm 5\%$ ; GND = 0V; Inputs: Logic 0 = 0V, Logic 1 = RV+; See Figures 1, 2, & 3) | Parameter | | Symbol | Min | Тур | Max | Units | |--------------------------------------------------|------------------------------------------|------------------------|------------------|-------------------|-------------------|----------------| | Crystal Frequency | (Note 29) | fc | - | 8.192000 | | MHz | | ACLKI Duty Cycle | | tpwn3/tpw3 | 40 | - | 60 | % | | ACLKI Frequency | (Note 30) | f <sub>aclki</sub> | - | 2.048 | - | MHz | | RCLK Duty Cycle CS61535<br>CS61535A | (Notes 31, 32)<br>(Notes 31, 32) | tpwh1/tpw1 | -<br>- | 71<br>29 | -<br>- | % | | CS61535A RCLK Cycle Width | (Note 32) | tpw1<br>tpwh1<br>tpwl1 | 310<br>90<br>120 | 488<br>140<br>348 | 670<br>190<br>500 | ns<br>ns<br>ns | | CS61535 RCLK Cycle Width | (Note 32) | | 320<br>-<br>100 | 488<br>348<br>140 | 670<br>-<br>- | ns<br>ns<br>ns | | Rise Time, All Digital Outputs | (Note 33) | tr | - | - | 85 | ns | | Fall Time, All Digital Outputs | (Note 33) | tf | - | - | 85 | ns | | TPOS/TNEG (TDATA) to TCLK Falling Setu | p Time | t <sub>su2</sub> | 25 | - | - | ns | | TCLK Falling to TPOS/TNEG (TDATA) Hold | Time | th2 | 25 | - | - | ns | | RPOS/RNEG Valid Before RCLK Falling | (Note 34) | tsu1 | 100 | 194 | | ns | | RDATA Valid Before RCLK Falling | (Note 35) | tsu1 | 100 | 194 | - | ns | | RPOS/RNEG Valid Before RCLK Rising | (Note 31) | t <sub>su1</sub> | 100 | 194 | - | ns | | RPOS/RNEG Valid After RCLK Falling | (Note 34) | tht | 100 | 194 | | ns | | RDATA Valid After RCLK Falling | (Note 35) | t <sub>h1</sub> | 100 | 194 | - | ns | | RPOS/RNEG Valid After RCLK Rising | (Note 31) | t <sub>h1</sub> | 100 | 194 | | ns | | TCLK Frequency | | ftclk | - | 2.048 | _ | MHz | | TCLK Pulse Width CS61535<br>CS61535A<br>CS61535A | (Note 36)<br>(Notes 34, 31)<br>(Note 35) | tpwh2 | 215<br>80<br>150 | - | 258<br>340<br>340 | ns<br>ns<br>ns | Notes: 36. The transmitted pulse width for LEN2/1/0 = 0/0/0 depends on the TCLK duty cycle for the CS61535. Figure 2. Signal Rise and Fall Characteristics Figure 3a. Transmit Clock and Data Switching Characteristics Figure 3b. Alternate External Clock Characteristics 3-153 ## SWITCHING CHARACTERISTICS (TA = -40° to 85°C; TV+, RV+ = ±5%; Inputs: Logic 0 = 0V, Logic 1 = RV+) | Parameter | | Symbol | Min | Тур | Max | Units | |---------------------------------------|-----------|------------------|-----|-----|-----|-------| | SDI to SCLK Setup Time | | tdc | 50 | - | - | ns | | SCLK to SDI Hold Time | | tedh | 50 | - | - | ns | | SCLK Low Time | | t <sub>cl</sub> | 240 | _ | | ns | | SCLK High Time | | tch | 240 | - | - | ns_ | | SCLK Rise and Fall Time | | tr, tr | - | _ | 50 | ns | | CS to SCLK Setup Time | | tcc | 50 | - | - | ns | | SCLK to CS Hold Time | (Note 37) | toch | 50 | - | - | ns | | CS Inactive Time | | tcwh | 250 | - | - | ns | | SCLK to SDO Valid | (Note 38) | t <sub>cdv</sub> | - | - | 200 | ns | | CS to SDO High Z | | tcdz | - | 100 | | ns | | Input Valid To PCS Falling Setup Time | (Note 39) | t <sub>su4</sub> | 50 | - | | ns | | PCS Rising to Input Invalid Hold Time | (Note 39) | th4 | 50 | - | - | ns | | PCS Active Low Time | (Note 39) | tpcsl | 250 | - | - | ns | Notes: 37. For CLKE = 0, $\overline{\text{CS}}$ must remain low at least 50 ns after the 16<sup>th</sup> falling edge of SCLK. 38. Output load capacitance = 50pF. 39. CS61535A only. Figure 4. Serial Port Write Timing Diagram Figure 5. Serial Port Read Timing Diagram Figure 6. Extended Hardware Mode Parallel Chip Select Timing Diagram #### THEORY OF OPERATION #### Enhancements in CS61535A The CS61535A provides higher performance and more features than the CS61535 including: - 50% lower power consumption, - Internally matched transmitter output impedance for improved signal quality, - Optional AMI, B8ZS, HDB3 encoder/decoder or external line coding support, - Receiver AIS (unframed all ones) detection, - ANSI T1.231-1993 compliant receiver Loss of Signal (LOS) handling, - Transmitter TTIP and TRING outputs are forced low when TCLK is static, - The Driver Performance Monitor operates over a wider range of input signal levels. - Elimination of the requirement that a reference clock be input on the ACLKI pin. Existing designs using the CS61535 can be converted to the higher performance, pin-compatible CS61535A if the transmit transformer is replaced by a pin-compatible transformer with a new turns ratio. #### MODE **EXTENDED** HARDWARE HARDWARE\* HOST CS61535A CS61535A SUPPORTED BY: CS61535A CS61535 CS61535 MODE-PIN FLOAT, or >(RV+) - 0.2V <0.2V 2.5V INPUT LEVEL INDIVIDUAL SERIAL INDIVIDUAL CONTROL CONTROL CONTROL LINES & u-PROCESSOF METHOD **PORT** LINES PARALLEI CHIP SELECT LINE CODE AMI. **ENCODER &** NONE B8ZS. NONE HDB3 DECODER YES NO AIS DETECTION NO DRIVER PERFORMANCE YES NO YE\$ MONITOR 3-156 #### Table 1. Differences in Operating Modes #### Introduction to Operating Modes The CS61535A supports three operating modes and the CS61535 supports two operating modes which are selected by the level of the MODE pin as shown in Tables 1 and 2, Figure 7, and Figures A1-A3 of the Applications section. The CS61535A modes are Hardware Mode, Extended Hardware Mode, and Host Mode. The CS61535 supports the Host and Hardware Modes. In Hardware and Extended Hardware Modes, discrete pins are used to configure and monitor the device. The Extended Hardware Mode provides a parallel chip select input which latches the control inputs allowing individual ICs to be configured using a common set of control lines. In the Host Mode, an external processor monitors and configures the device through a serial interface. There are thirteen multi-function pins whose functionality is determined by the operating mode (see Table 2). | | | | MODE | | |--------------|-----|----------|--------------------|-------| | FUNCTION | PIN | HARDWARE | EXTENDED HARDWARE* | HOST | | TDANICMITTED | 3 | TPOS | TDATA | TPOS | | TRANSMITTER | 4 | TNEG | TCODE | TNEG | | | 6 | RNEG | BPV | RNEG | | | 7 | RPOS | RDATA | RPOS | | RECEIVER/DPM | 11 | DPM | AIS | DPM | | | 17 | MTIP | RCODE | MTIP | | | 18 | MRING | | MRING | | | 18 | - | PCS | • | | • | 23 | LENO | LEN0 | INT | | CONTROL | 24 | LEN1 | LEN1 | SDI | | CONTROL | 25 | LEN2 | LEN2 | SDO | | | 26 | RLOOP | RLOOP | CS | | | 27 | LLOOP | LLOOP | SCLK | | 1 | 28 | TAOS | TAOS | CLKE | <sup>\*</sup> CS61535A only Table 2. Pin Definitions <sup>\*</sup>CS61535A only #### HARDWARE MODE LEN0/1/2 TAOS LLOOP RLOOP CONTROL TTIP TPO5 TRANSMIT JITTER LINE DRIVER TRING TRANSFORMER TNEG ATTENUATOR MRING MTIP CS2180B DRIVER MONITOR CS61535A FRAMER CS61535 ► DPM CIRCUIT RTIP RPOS RECEIVE LINE RECEIVER RNEG RRING TRANSFORMER #### EXTENDED HARDWARE MODE Figure 7. Overview of Operating Modes #### **Transmitter** The transmitter takes data from a T1 (or E1) terminal, attenuates jitter, and produces pulses of appropriate shape. The transmit clock, TCLK, and transmit data, TPOS & TNEG or TDATA, are supplied synchronously. Data is sampled on the falling edge of the input clock, TCLK. Either T1 (DSX-1 or Network Interface) or E1 G.703 pulse shapes may be selected. Pulse shaping and signal level are determined by "line length select" inputs as shown in Table 3. The CS61535A line driver is designed to drive a 75 $\Omega$ equivalent load. The CS61535 drives a 25 $\Omega$ load. For T1 DSX-1 applications, line lengths from 0 to 655 feet (as measured from the transmitter to the DSX-1 cross connect) are selectable. The five partition arrangement meets ANSI T1.102-1993 requirements when using ABAM cable. A typical output pulse is shown in Figure 8. These pulse settings can also be used to meet CCITT pulse shape requirements for 1.544 MHz operation. For T1 Network Interface applications, additional options are provided. Note that the optimal pulse width for Part 68 (324 ns) is narrower than the optimal pulse width for DSX-1 (350 ns). The CS61535 and CS61535A automatically adjust the pulse width based upon the "line length" selection made. | LEN2 | LEN1 | LEN0 | OPTION SELECTED | APPLICATION | |------|------|------|-------------------------------|--------------| | 0 | 1 | 1 | 0-133 FEET | DSX-1 | | 1 | 0 | 0 | 133-266 FEET | ABAM | | 1 | 0 | 1 | 266-399 FEET | (AT&T 600B | | 11 | 1 | 0 | 399-533 FEET | or 600C) | | 1 | 1 | 1 | 533-655 FEET | | | 0 | 0 | 1 | AT&T CB113<br>(CS61535A only) | REPEATER | | 0 | 0 | 0 | CCITT G.703 | 2.048 MHz E1 | | 0 | 1 | 0 | FCC Part 68, Option A | CSU NETWORK | | 0 | 1 | 1 | ANSI T1.403 | INTERFACE | Table 3. Line Length Selection Figure 8. Typical Pulse Shape at DSX-1 Cross Connect The E1 G.703 pulse shape is supported with line length selection LEN2/1/0=0/0/0. The pulse width will meet the G.703 pulse shape template shown in Figure 9, and specified in Table 4. Figure 9. Mask of the Pulse at the 2048 kbps Interface For E1 applications, the CS61535A driver provides 14 dB of return loss during the transmission of both marks and spaces. This improves signal quality by minimizing reflections off the transmitter. Similar levels of return loss are provided for T1 applications. The CS61535A transmitter will detect a failed TCLK, and will force the TTIP and TRING outputs low. If the clock signal is removed from TCLK on the CS61535, TPOS and TNEG should both be low during the last falling edge of TCLK. To place the CS61535 in a low power dissipation mode (i.e., to disable the drive), TPOS and TNEG (or TDATA) should be held low while TCLK continues to be input. When any transmit control pin (TAOS, LEN0-2 or LLOOP) is toggled, the transmitter stabilizes within 22 bit periods. The transmitter will take longer to stabilize when RLOOP is selected because the timing circuitry must adjust to the new frequency. #### **Jitter Attenuator** The jitter attenuator is designed to reduce wander and jitter in the transmit clock signal. It consists of a 32 bit FIFO, a crystal oscillator, a set of load capacitors for the crystal, and control logic. The jitter attenuator exceeds the jitter attenuation requirements of Publications 43802 and REC. G.742. A typical jitter attenuation curve is shown in Figure 10. The jitter attenuator works in the following manner. Data on TPOS and TNEG (or TDATA) are written into the jitter attenuator's FIFO by TCLK. The rate at which data is read out of the FIFO and transmitted is determined by the oscillator. Logic circuits adjust the capacitive loading on the crystal to set its oscillation frequency to the average of the TCLK frequency. Signal jitter is absorbed in the FIFO. Figure 10. Typical Jitter Attenuation Curve | | For coaxial cable,<br>75Ω load and<br>transformer specified<br>in Application Section. | | | |---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------|--| | Nominal peak voltage of a mark (pulse) | 2.37 V | 3 V | | | Peak voltage of a space (no pulse) | 0 ±0.237 V | 0 ±0.30 V | | | Nominal pulse width | 244 | ns | | | Ratio of the amplitudes of positive and negative pulses at the center of the pulse interval | 0.95 to 1.05* | | | | Ratio of the widths of positive and negative pulses at the nominal half amplitude | 0.95 to 1.05* | | | <sup>\*</sup> When configured with a 0.47 µF nonpolarized capacitor in series with the TX transformer primary as shown in Figures A1, A2 and A3. Table 4. CCITT G.703 Specifications DS40F1 3-159 #### Jitter Tolerance of Jitter Attenuator The FIFO in the jitter attenuator is designed to neither overflow nor underflow. If the jitter amplitude becomes very large, the read and write pointers may get very close together. Should the pointers attempt to cross, the oscillator's divide by four circuit adjusts by performing a divide by 3 1/2 or divide by 4 1/2 to prevent the overflow or underflow. When a divide by 3 1/2 or 4 1/2 occurs, the data bit will be driven on to the line either an eighth bit period early or an eighth bit period late. When the TCLK frequency is close to the center frequency of the crystal oscillator, the high frequency iitter tolerance is 23 UI before the divide by 3 1/2 or 4 1/2 circuitry is activated. As the center frequency of the oscillator and the TCLK frequency deviate from one another, the jitter tolerance is reduced. As this frequency deviation becomes large, the maximum jitter tolerance at high frequencies is reduced to 12 UI before the underflow/overflow circuitry is activated. In application, it is unlikely that the oscillator center frequency will be precisely aligned with the TCLK frequency due to allowable TCLK tolerance, part to part variations, crystal to crystal variations, and crystal temperature drift. The oscillator tends to track low frequency jitter so jitter tolerance increases as jitter frequency decreases. The crystal frequency must be 4 times the nominal signal frequency: 6.176 MHz for 1.544 MHz operation; 8.192 MHz for 2.048 MHz applications. Internal capacitors load the crystal, controlling the oscillation frequency. The crystal must be designed so that over operating temperature, the oscillator frequency range exceeds the system frequency tolerance. Crystal Semiconductor offers the CXT6176 & CXT8192 crystals, which yield optimum performance with the CS61535 and CS61535A. #### Transmit All Ones Select The transmitter provides for all ones insertion at the frequency of ACLKI. Transmit all ones is selected when TAOS goes high, and causes continuous ones to be transmitted on the line (TTIP and TRING). In this mode, the TPOS and TNEG (or TDATA) inputs are ignored. A TAOS request will be ignored if Remote loopback is in effect. ACLKI jitter will be attenuated. TAOS is not available on the CS61535A when ACLKI is grounded. #### Receiver The receiver extracts data and clock from an AMI (Alternate Mark Inversion) coded signal and outputs clock and synchronized data. The receiver is sensitive to signals over the entire range of cable lengths and requires no equalization or ALBO (Automatic Line Build Out) circuits. The signal is received on both ends of a center-tapped, centergrounded transformer. The transformer is center-tapped on the IC side. The clock and data recovery circuit exceeds the jitter tolerance specifications of Publications 43802, 43801, 62411 amended, TR-TSY-000170, and CCITT REC. G.823. A block diagram of the receiver is shown in Figure 11. The two leads of the transformer (RTIP and RRING) have opposite polarity allowing the receiver to treat RTIP and RRING as unipolar signals. Comparators are used to detect pulses on RTIP and RRING. The comparator thresholds are dynamically established at a percent of the peak level (50% of peak for E1, 65% of peak for T1; with the slicing level selected by LEN2/1/0). The receiver uses an edge detector and a continuously calibrated delay line to generate the recovered clock. The delay line divides its reference clock, ACLKI or the jitter attenuator's oscillator, into 13 equal divisions or phases. Continuous calibration assures timing accuracy, even if temperature or power supply voltage fluctuate. Figure 11. Receiver Block Diagram The leading edge of an incoming data pulse triggers the clock phase selector. The phase selector chooses one of the 13 available phases which the delay line produces for each bit period. The output from the phase selector feeds the clock and data recovery circuits which generate the recovered clock and sample the incoming signal at appropriate intervals to recover the data. The jitter tolerance of the receiver exceeds that shown in Figure 12. The CS61535 device outputs a clock at RCLK after the first signal is input to RTIP/RRING. The CS61535A outputs a clock immediately upon power-up. In either case, the clock recovery circuit is calibrated, and the device will lock onto the AMI data input immediately. If loss of signal occurs, the RCLK frequency will equal the ACLKI frequency. In the Hardware Mode, data at RPOS and RNEG is stable and may be sampled on the rising edge of the recovered clock. In the Extended Hardware Mode, data at RDATA is stable and may be sampled on the falling edge of the recovered clock. In the Host Mode, CLKE determines the clock polarity for which output data is stable and valid as shown in Table 5. Figure 12. Input Jitter Tolerance of Receiver | MODE<br>(pin 5) | CLKE<br>(pin 28) | DATA | CLOCK | Clock Edge for<br>Valid Data | |----------------------|------------------|---------------------|----------------------|------------------------------| | LOW<br>(<0.2v) | x | RPOS<br>RNEG | RCLK<br>RCLK | Rising<br>Rising | | HIGH<br>(>(V+)-0.2V) | LOW | RPOS<br>RNEG<br>SDO | RCLK<br>RCLK<br>SCLK | Rising<br>Rising<br>Falling | | HIGH<br>(>(V+)-0.2V) | HIGH | RPOS<br>RNEG<br>SDO | RCLK<br>RCLK<br>SCLK | Falling<br>Falling<br>Rising | | MIDDLE<br>(2.5v) | × | RDATA | RCLK | Falling | X= Don't care Table 5. Data Output/Clock Relationship 3-161 #### Jitter and Recovered Clock The CS61535 and CS61535A are designed for error free clock and data recovery from an AMI encoded data stream in the presence of more than 0.4 unit intervals of jitter at high frequency. The clock recovery circuit is also tolerant of long strings of zeros. The edge of an incoming data bit causes the circuitry to choose a phase from the delay line which most closely corresponds with the arrival time of the data edge, and that clock phase triggers a pulse which is typically 140 ns in duration. This phase of the delay line will continue to be selected until a data bit arrives which is closer to another of the 13 phases, causing a new phase to be selected. The largest jump allowed along the delay line is six phases. When an input signal is jitter free, the phase selection will occasionally jump between two adjacent phases resulting in RCLK jitter with an amplitude of 1/13 UIpp. These single phase jumps are due to differences in frequency of the incoming data and the calibration clock input to ACLKI. For T1 operation of the CS61535 or CS61535A, the instantaneous period can be 14/13 \* 648 ns = 698 ns (1,662,769 Hz) or 12/13 \* 648 ns = 598 ns (1,425,231 Hz) when adjacent clock phases are chosen. As long as the same phase is chosen, the period will be 648 ns. Similar calculations hold for the E1 rate. The clock recovery circuit is designed to accept at least 0.4 UI of jitter at the receiver. Since the data stream contains information only when ones are transmitted, a clock/data recovery circuit must assume a zero when no signal is measured during a bit period. Likewise, when zeros are received, no information is present to update the clock recovery circuit regarding the trend of a signal which is jittered. The result is that two ones that are separated by a string of zeros can exhibit maximum deviation in pulse arrival time. For example, one half of a period of jitter at 100 kHz occurs in 5 µs, which is 7.7 T1 bit periods. If the jitter ampli- tude is 0.4 UI, then a one preceded by seven zeros can have maximum displacement in arrival time, i.e. either 0.4 UI too early or 0.4 UI too late. For the CS61535 and CS61535A, the data recovery circuit correctly assigns a received bit to its proper clock period if it is displaced by less than 6/13 of a bit period from its optimal location. Theoretically, this would give a jitter tolerance of 0.46 UI. The actual jitter tolerance of the CS61535 and CS61535A is only slightly less than the ideal. In the event of a maximum jitter hit, the RCLK clock period immediately adjusts to align itself with the incoming data and prepare to accurately place the next one, whether it arrives one period later, or after another string of zeros and is displaced by jitter. For a maximum early jitter hit, RCLK will have a period of 7/13 \* 648 ns = 349 ns (2,865,961 Hz). For a maximum late jitter hit, RCLK will have a period of 19/13 \* 648 ns = 947 ns (1,055,880 Hz). ## Loss of Signal Receiver loss of signal is indicated upon receiving 175 consecutive zeros. A digital counter counts received zeros based on RCLK cycles. A zero input is determined either when zeros are received, or when the received signal amplitude drops below a 0.3 V peak threshold. The receiver reports loss of signal by setting the Loss of Signal pin, LOS, high. If the serial interface is used, the LOS bit will be set and an interrupt issued on INT. LOS will go low (and flag the INT pin again if serial I/O is used) when a valid signal is detected. Note that in the Host Mode, LOS is simultaneously available from both the register and pin 12. In a loss of signal state, the RCLK frequency will be equal to the ACLKI frequency since ACLKI is being used to calibrate the clock recovery circuit. Received data is output on RPOS and RNEG (or RDATA) regardless of LOS status. In the 3-162 DS40F1 CS61535, LOS returns to a logic zero upon receipt of the first bit at the RTIP and RRING inputs. In the CS61535A, LOS returns to logic zero when the ones density reaches 12.5% (based upon 175 bit periods staring with a one and containing less than 100 consecutive zeros) as prescribed in ANSI T1.231-1993. Also, a power-up or manual reset will set LOS high on the CS61535A. #### Local Loopback The local loopback mode takes clock and data presented on TCLK, TPOS, and TNEG (or TDATA) and outputs it at RCLK, RPOS and RNEG (or RDATA). Local loopback is selected by taking pin 27 high, or LLOOP may be selected using the serial interface. The data on the transmitter inputs is transmitted on the line unless TAOS is selected to cause the transmission of an all ones signal instead. Receiver inputs are ignored when local loopback is in effect. The jitter attenuator is not included in the local loopback data path. Selection of local loopback overrides the chip's loss of signal response. ## Remote Loopback In remote loopback, the recovered clock and data input on RTIP and RRING are sent through the jitter attenuator and back out on the line via TTIP and TRING. The recovered incoming signals are also sent to RCLK, RPOS and RNEG (or RDATA). Remote loopback is selected by taking pin 26 high, or RLOOP may be selected using the serial interface. Simultaneous selection of local and remote loopback modes is not valid (see Reset). In the CS61535A Extended Hardware Mode, remote loopback occurs before the line code encoder/decoder, insuring that the transmitted signal matches the received signal, even in the presence of received bipolar violations. The recovered data will also be decoded and output on RDATA if $\overline{RCODE}$ is low. #### **Driver Performance Monitor** To aid in early detection and easy isolation of nonfunctioning links, the Hardware and Host Modes of the CS61535 and CS61535A are able to monitor transmit drive performance and report when the driver is no longer operational. This feature can be used to monitor either the device's performance or the performance of a neighboring driver. The driver performance monitor indicator is normally at a low (zero) logic level, and goes to high level upon detecting driver failure. In the Host Mode, DPM is available from both the register and pin 11. The driver performance monitor consists of an activity detector that monitors the transmitted signal when MTIP is connected to TTIP and MRING is connected to TRING. DPM will go high if the absolute difference between MTIP and MRING does not transition above or below a threshold level within a time-out period. Whenever more than one line interface IC resides on the same circuit board, the effectiveness of the driver performance monitor can be maximized by having each IC monitor performance of a neighboring device, rather than having it monitor its own performance. Note that a CS61535 can not be used to monitor a CS61535A due to output stage differences. For the CS61535 only, the DPM should be averaged externally in hardware or software for approximately 500 ms to filter short assertions caused by very low ones density before action is taken to respond to the driver failure. #### Line Code Encoder/Decoder In the CS61535A Extended Hardware Mode, three line codes are available: AMI, B8ZS and HDB3. The input to the encoder is TDATA. The outputs from the decoder are RDATA and BPV (Bipolar Violation Strobe). The encoder and decoder are selected using pins LEN2, LEN1, LEN0, TCODE and RCODE as shown in Table 6. #### Alarm Indication Signal In the CS61535A Extended Hardware Mode, the receiver sets the output pin AIS high when less than 9 zeros are detected out of 8192 bit periods. AIS returns low when 9 or more zeros are detected out of 8192 bits. #### Parallel Chip Select In the CS61535A Extended Hardware Mode, PCS can be used to gate the digital control inputs: TCODE, RCODE, LEN0, LEN1, LEN2, RLOOP, LLOOP and TAOS. Inputs are accepted on these pins only when PCS is low. Changes in inputs will immediately change the operating state of the device. Therefore, when cycling PCS to update the operating state, the digital control inputs should be stable for the entire PCS low period. The control inputs are ignored when PCS is high. #### Power On Reset / Reset Upon power-up, the CS61535 and CS61535A are held in a static state until the supply crosses a threshold of approximately three Volts. When this threshold is crossed, the device will delay for about 10 ms to allow the power supply to reach operating voltage. After this delay, calibration of the delay lines used in the transmit and receive sections commences. The delay lines can be calibrated only if a reference clock is present. The reference clock for the receiver is provided by ACLKI (or by the crystal oscillator if ACLKI is not present with the CS61535A). The reference clock for the transmitter is provided by TCLK. | | | LEN 2/1/0 | | | |-----------------------|------|-----------------|-----------------|--| | | | 000 | 010-111 | | | TCODE | LOW | HDB3 | B8ZS | | | (Transmit | LOW | Encoder | Encoder | | | Encoder<br>Selection) | HIGH | AMI<br>Encoder | | | | RCODE<br>(Receiver | LOW | HDB3<br>Decoder | B8ZS<br>Decoder | | | Decoder<br>Selection) | HIGH | AMI<br>Decoder | | | Table 6. Selection of Encoder/Decoder The initial calibration should take less than 20 ms. In operation, the delay lines are continuously calibrated, making the performance of the device independent of power supply or temperature variations. The continuous calibration function foregoes any requirement to reset the line interface when in operation. However, a reset function is available which will clear all registers. In the Hardware and Extended Hardware modes, a reset request is made by simultaneously setting both RLOOP and LLOOP high for at least 200 ns. Reset will initiate on the falling edge of the reset request (falling edge of RLOOP and LLOOP). In the Host Mode, a reset is initiated by simultaneously writing RLOOP and LLOOP to the register. In either mode, a reset will set all registers to 0. In the CS61535A, a reset will set LOS high. #### Serial Interface In the Host Mode, pins 23 through 28 serve as a microprocessor/microcontroller interface. One eight-bit register can be written to via the SDI pin or read from the SDO pin at the clock rate determined by SCLK. Through this register, a host controller can be used to control operational characteristics and monitor device status. The serial port read/write timing is independent of the system transmit and receive timing. Figure 13. Input/Output Timing Data transfers are initiated by taking the chip select input, $\overline{CS}$ , low ( $\overline{CS}$ must initially be high). SCLK may be either high or low when $\overline{CS}$ initially goes low. Address and input data bits are clocked in on the rising edge of SCLK. Data on SDO is valid and stable on the falling edge of SCLK when CLKE is low, and on the rising edge of SCLK when CLKE is high. Data transfers are terminated by setting $\overline{CS}$ high. $\overline{CS}$ may go high no sooner than 50 ns after the rising edge of the SCLK cycle corresponding to the last write bit. For a serial data read, $\overline{CS}$ may go high any time to terminate the output. Figure 13 shows the timing relationships for data transfers when CLKE = 1. When CLKE = 0, data output from the serial port, SDO, is valid on the falling edge of SCLK. For CLKE = 1, data bit D7 is held to the falling edge of the 16th clock cycle; for CLKE = 0, data bit D7 is held to the rising edge of the 17th clock cycle. SDO goes to a high impedance state either after bit D7 is output or at the end of the hold period of data bit D7. An address/command byte, shown in Table 7, precedes a data register. The first bit of the address/command byte determines whether a read or a write is requested. The next six bits contain the address. The CS61535 and CS61535A respond to address 16 (0010000). The last bit is ignored. The data register, shown in Table 8, can be written to the serial port. Data is input on the eight clock cycles immediately following the address/command byte. Bits 0 and 1 are used to clear an interrupt issued from the INT pin, which occurs in response to a loss of signal or a problem | LSB, first bit | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | ADD1<br>ADD2 | Read/Write Select; 0 = write, 1 = read<br>LSB of address. Must be 0<br>Must be 0<br>Must be 0<br>Must be 0<br>Must be 1<br>Reserved - Must be 0<br>Don't Care | |----------------|--------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| |----------------|--------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| Table 7. Address/Command Byte | LSB: first-bit | 0 | cir LOS | Clear Loss Of Signal | |----------------|-----|---------|----------------------------------| | in | - 1 | cir DPM | Clear Driver Performance Monitor | | | 2 | LEN0 | Bit 0 - Line Length Select | | | 3 | LEN1 | Bit 1 - Line Length Select | | | 4 | LEN2 | Bit 2 - Line Length Select | | | 5 | RLOOP | Remote Loopback | | | 6 | LLOOP | Local Loopback | | MSB: last | 7 | TAOS | Transmit All Ones Select | | bit in | | | | NOTE: Setting bits 5,6 & 7 to 101 or 111 puts the CS61535 into a factory test mode. **Table 8. Input Data Register** with the output driver. If bits 0 or 1 are true, the corresponding interrupt is suppressed. So if a loss of signal interrupt is cleared by writing a 1 to bit 0, the interrupt will be reenabled by writing a 0 to bit 0. This holds for DPM as well. Writing a "1" to either "Clear LOS" or "Clear DPM" over the serial interface has three effects: - 1) the current interrupt on the serial interface will be cleared. (Note that simply reading the register bits will not clear the interrupt), - 2) output data bits 5, 6 and 7 will be reset as appropriate, - 3) future interrupts for the corresponding LOS or DPM will be prevented from occuring). Writing a "0" to either "Clear LOS" or "Clear DPM" enables the corresponding interrupt for LOS or DPM. Output data from the serial interface is presented as shown in Tables 9 and 10. Bits 2, 3 and 4 can be read to verify line length selection. Bits 5, 6 and 7 must be decoded. Codes 101, 110 and 111 (bits 5, 6 and 7) indicate LOS and DPM state changes. Writing a "1" to the "Clear LOS" and/or "Clear DPM" bits in the register also resets status bits 5, 6, and 7. SDO goes to a high impedance state when not in use. SDO and SDI may be tied together in applications where the host processor has a bidirectional I/O port. #### Power Supply The device operates from a single +5 Volt supply. Separate pins for transmit and receive supplies provide internal isolation. These pins should be connected externally near the device and decoupled to their respective grounds. TV+ must not exceed RV+ by more than 0.3V. Decoupling and filtering of the power supplies is crucial for the proper operation of the analog circuits in both the transmit and receive paths. A 1.0 $\mu F$ capacitor should be connected between TV+ and TGND, and a 0.1 $\mu F$ capacitor should be connected between RV+ and RGND. Use mylar or ceramic capacitors and place them as closely as possible to their respective power supply pins. A 68 $\mu F$ tantalum capacitor should be added close to the RV+/RGND supply. Wire wrap breadboarding of the line interface is not recommended because lead resistance and inductance serve to defeat the function of the decoupling capacitors. | LSB: first bit<br>in | 0<br>1<br>2<br>3<br>4 | LOS<br>DPM<br>LEN0<br>LEN1<br>LEN2 | Loss Of Signal Driver Performance Monitor Bit 0 - Line Length Select Bit 1 - Line Length Select Bit 2 - Line Length Select | |----------------------|-----------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------| |----------------------|-----------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------| Table 9. Output Data Bits 0 - 4 | Schematic & Layout Review Service | |----------------------------------------------------------------| | Confirm Optimum Schematic & Layout Before Building Your Board. | | For Our Free Review Service Call Applications Engineering. | | Call: (512)445-7222 | | | Bits | | Status | |---|------|-----|------------------------------------------------------------------------| | 5 | 6 | 7 | Status | | 0 | 0 | 0 | Reset has occurred or no program input. | | 0 | 0 | 1 | TAOS in effect. | | 0 | 1 | 0 | LLOOP in effect. | | 0 | 1 | 1 | TAOS/LLOOP in effect. | | 1 | 0 | 0 | RLOOP in effect. | | 1 | 0 | 1 | DPM changed state since last "clear DPM" occurred. | | 1 | 1 | . 0 | LOS changed state since last "clear LOS" occurred. | | 1 | 1 | 1 | LOS and DPM have changed state since last "clear LOS" and "clear DPM". | Table 10. Coding for Serial Output Bits 5, 6, 7 #### PIN DESCRIPTIONS #### Hardware Mode ## Extended Hardware Mode (CS61535A only) #### Host Mode #### **Power Supplies** #### **RGND - Ground, Pin 22.** Power supply ground for all subcircuits except the transmit driver; typically 0 Volts. ### RV+ - Power Supply, Pin 21. Power supply for all subcircuits except the transmit driver; typically +5 Volts. ## TGND - Ground, Transmit Driver, Pin 14. Power supply ground for the transmit driver; typically 0 Volts. ## TV+ - Power Supply, Transmit Driver, Pin 15. Power supply for the transmit driver; typically +5 Volts. TV+ must not exceed RV+ by more than 0.3 V. #### **Oscillator** ## XTALIN, XTALOUT - Crystal Connections, Pins 9 and 10. A 6.176 MHz (or 8.192 MHz) crystal should be connected across these pins. If a 1.544 MHz (or 2.048 MHz) clock is provided on ACLKI (pin 1), the jitter attenuator may be disabled by tying XTALIN, Pin 9 to RV+ through a 1 k $\Omega$ resistor, and floating XTALOUT, Pin 10. Overdriving the oscillator with an external clock is not supported. #### Control ## ACLKI - Alternate External Clock Input, Pin 1. For the CS61535 a 1.544 MHz (or 2.048 MHz for E1) clock must be input to ACLKI, which is used to calibrate the receiver clock recovery circuit. In a loss of signal state, the clock output, RCLK will equal the ACLKI frequency. Transmit All Ones Mode frequency is set by ACLKI. ACLKI may not be provided by RCLK. The CS61535A does not require a clock signal to be input on ACLKI when a crystal is connected between pins 9 and 10. If a clock is not provided on ACLKI, this input must be grounded. If ACLKI is grounded, the oscillator in the jitter attenuator is used to calibrate the clock recovery circuit and TAOS is not available. ## CLKE - Clock Edge, Pin 28. (Host Mode) Setting CLKE to logic 1 causes RPOS and RNEG to be valid on the falling edge of RCLK, and SDO to be valid on the rising edge of SCLK. Conversely, setting CLKE to logic 0 causes RPOS and RNEG to be valid on the rising edge of RCLK, and SDO to be valid on the falling edge of SCLK. #### CS - Chip Select, Pin 26. (Host Mode) This pin must transition from high to low to read or write the serial port. ## INT - Receive Alarm Interrupt, Pin 23. (Host Mode) Goes low when LOS or DPM change state to flag the host processor. INT is cleared by writing "Clear LOS" or "Clear DPM" to the register. INT is an open drain output and should be tied to the power supply through a resistor. # LEN0, LEN1, LEN2 - Line Length Selection, Pins 23, 24 and 25. (Hardware and Extended Hardware Modes\*) Determines the shape and amplitude of the transmitted pulse to accommodate several cable types and lengths. See Table 3 for information on line length selection. Also controls the receiver slicing level and the line code in Extended Hardware Mode\*. ## LLOOP - Local Loopback, Pin 27. (Hardware and Extended Hardware Modes\*) Setting LLOOP to a logic 1 routes the transmit clock and data through to the receive clock and data pins. TPOS/TNEG (or TDATA) are still transmitted unless overridden by a TAOS request. Inputs on RTIP and RRING are ignored. #### MODE - Mode Select, Pin 5. Driving the MODE pin high puts the CS61535A or CS61535 line interface in the Host Mode. In the host mode, a serial control port is used to control the CS61535A or CS61535 line interface and determine its status. Grounding the MODE pin puts the CS61535A or CS61535 line interface in the Hardware Mode, where configuration and status are controlled by discrete pins. Floating the MODE pin or driving it to +2.5 V puts the CS61535A in Extended Hardware Mode, where configuration and status are controlled by discrete pins. When floating MODE, there should be no external load on the pin. MODE defines the status of 13 pins (see Table 2). ## PCS - Parallel Chip Select, Pin 18. (Extended Hardware Mode\*) Setting PCS high causes the CS61535A line interface to ignore the TCODE, RCODE, LEN0, LEN1, LEN2, RLOOP, LLOOP and TAOS inputs. ## RCODE - Receiver Decoder Select, Pin 17. (Extended Hardware Mode\*) <u>Setting RCODE</u> low enables B8ZS or HDB3 zero substitution in the receiver decoder. Setting RCODE high enables the AMI receiver decoder (see Table 8). ## RLOOP - Remote Loopback, Pin 26. (Hardware and Extended Hardware Modes\*) Setting RLOOP to a logic 1 causes the recovered clock and data to be sent through the jitter attenuator (if active) and through the driver back to the line. The recovered signal is also sent to RCLK and RPOS/RNEG (or RDATA). Any TAOS request is ignored. In the Host Mode, simultaneous selection of RLOOP & TAOS enables a factory test mode for the CS61535. Simultaneously taking RLOOP and LLOOP high for at least 200 ns initiates a device reset. #### SCLK - Serial Clock, Pin 27. (Host Mode) Clock used to read or write the serial port registers. SCLK can be either high or low when the line interface is selected using the $\overline{\text{CS}}$ pin. \* Extended Hardware Mode available in CS61535A only. ## SDI - Serial Data Input, Pin 24. (Host Mode) Data for the on-chip register. Sampled on the rising edge of SCLK. ## SDO - Serial Data Output, Pin 25. (Host Mode) Status and control information from the on-chip register. If CLKE is high SDO is valid on the rising edge of SCLK. If CLKE is low SDO is valid on the falling edge of SCLK. This pin goes to a high-impedance state when the serial port is being written to or after bit D7 is output. ## TAOS - Transmit All Ones Select, Pin 28. (Hardware and Extended Hardware Modes\*) Setting TAOS to a logic 1 causes continuous ones to be transmitted at the frequency determined by ACLKI. In the Host Mode, simultaneous selection of RLOOP & TAOS enables a factory test mode for the CS61535. ## TCODE - Transmitter Encoder Select, Pin 4. (Extended Hardware Mode\*) #### Data #### RCLK - Recovered Clock, Pin 8. The receiver recovered clock is output on this pin. ## RDATA - Receive Data - Pin 7. (Extended Hardware Mode\*) Data recovered from the RTIP and RRING inputs is output at this pin, after being decoded by the line code decoder. RDATA is NRZ. RDATA is stable and valid on the falling edge of RCLK. # RPOS, RNEG - Receive Positive Data, Receive Negative Data, Pins 6 and 7. (Hardware and Host Modes) The receiver recovered NRZ digital data is output on these pins. In the Hardware Mode, RPOS and RNEG are stable and valid on the rising edge of RCLK. In the Host Mode, CLKE determines the clock edge for which RPOS and RNEG are stable and valid. See Table 5. A positive pulse (with respect to ground) received on the RTIP pin generates a logic 1 on RPOS, and a positive pulse received on the RRING pin generates a logic 1 on RNEG. ## RTIP, RRING - Receive Tip, Receive Ring, Pins 19 and 20. The AMI receive signal is input to these pins. A center-tapped, center-grounded, 2:1, step-up transformer is required on these inputs, as shown in Figure A1 in the *Applications* section. Data and clock are recovered and output on RCLK and RPOS/RNEG or RDATA. #### TCLK - Transmit Clock, Pin 2. The 1.544 MHz (or 2.048 MHz) transmit clock is input on this pin. TPOS/TNEG or TDATA are sampled on the falling edge of TCLK. \* Extended Hardware Mode available in CS61535A only. DS40F1 3-172 ## TDATA - Transmit Data, Pin 3. (Extended Hardware Mode\*) Transmitter NRZ input data which passes through the line code encoder, and is then driven on to the line through TTIP and TRING. TDATA is sampled on the falling edge of TCLK. Used only in the extended hardware mode of the CS61535A. ## TPOS, TNEG - Transmit Positive Data, Transmit Negative Data, Pins 3 and 4. (Hardware and Host Modes) Inputs for clock and data to be transmitted. The signal is driven on to the line through TTIP and TRING. TPOS and TNEG are sampled on the falling edge of TCLK. A TPOS input causes a positive pulse to be transmitted, while a TNEG input causes a negative pulse to be transmitted. ## TTIP, TRING - Transmit Tip, Transmit Ring, Pins 13 and 16. The AMI signal is driven to the line through these pins. In the CS61535A, this output is designed to drive a 75 $\Omega$ load. A 1:1, 1:1.15 or 1:1.26 transformer is required as shown in Figure A1. In the CS61535, this output is designed to drive a 25 $\Omega$ load. A 1:2 step-up transformer is required as shown in Figure A1. When driving 75 $\Omega$ coax cable, a 4.4 $\Omega$ resistor should be added in series with the CS61535 transformer primary. The transmitter will drive twisted-pair cable, terminated with 100 $\Omega$ or 120 $\Omega$ , without additional components. #### **Status** ## AIS - Alarm Indication Signal, Pin 11. (Extended Hardware Mode\*) AIS goes high when unframed all-ones condition (blue alarm) is detected, using the detection criteria of less than 9 zeros out of 8192 bit periods. ## BPV- Bipolar Violation Strobe, Pin 6. (Extended Hardware Mode\*) BPV goes high for one bit period when a bipolar violation is detected in the received signal. B8ZS (or HDB3) zero substitutions are not flagged as bipolar violations if the B8ZS (or HDB3) decoder has been enabled. ## DPM - Driver Performance Monitor, Pin 11. (Hardware and Host Modes) DPM goes high if no activity is detected on MTIP and MRING. #### LOS - Loss of Signal, Pin 12. LOS goes high when 175 consecutive zeros have been received. For the CS61535A, LOS returns low when the ones density reaches 12.5% (based upon 175 bit periods starting with a one and containing less than 100 consecutive zeros) as prescribed by ANSI T1.231-1993. For the CS61535, LOS returns to low on the first bit received. #### MTIP, MRING - Monitor Tip, Monitor Ring, Pins 17 and 18. (Hardware and Host Modes) These pins are normally connected to TTIP and TRING and monitor the output of a CS61535A or CS61535. If the $\overline{\text{INT}}$ pin in the host mode is used, and the monitor is not used, writing "Clear DPM" to the serial interface will prevent an interrupt from the driver performance monitor. \* Extended Hardware Mode available in CS61535A only. #### APPLICATIONS | DEVICE | FREQUENCY<br>MHz | CABLE<br>Ω | R1&2<br>Ω | <b>R3</b><br>Ω | Transmit Transformer | |----------|------------------|------------|-----------|----------------|----------------------| | CS61535 | 1.544 | 100 | 200 | 0 | 1:2 | | | 2.048 | 120 | 240 | 0 | 1:2 | | | 2.048 | 75 | 150 | 4.4 | 1:2 | | CS61535A | 1.544 | 100 | 200 | 0 | 1:1.15 | | | 2.048 | 120 | 240 | 0 | 1:1.26 | | | 2.048 | 75 | 150 | 0 | 1:1 | Figure A1. Host Mode Configuration ## Line Interface Figures A1-A3 show the typical configurations for interfacing the I.C. to a line through transmit and receive transformers. Note that the CS61535A transmitter transformer requirements have changed from those of the CS61535. This new transformer allows the CS61535A's lower power driver to be implemented. The receiver transformer is center tapped and center grounded with resistors between the center tap and each leg on the I.C. side. These resistors provide the termination for the line. Figures A1-A3 show a 0.47 µF capacitor in series with the transmit transformer primary. This capacitor is needed to prevent any buildup in the core of the transformer due to any DC imbalance that may be present at the differential outputs, TTIP and TRING. If DC saturates the transformer, a DC offset will result during the transmission of a space (zero) as the transformer Figure A2. Hardware Mode Configuration Figure A3. Extended Hardware Mode Configuration **■** 2546324 0006842 978 **|** tries to dump the charge and return to equilibrium. The blocking capacitor will keep DC current from flowing in the transformer. ### Selecting an Oscillator Crystal Specific crystal parameters are required for proper operation of the CS61535A and CS61535. It is recommended that the CXT6176 from Crystal Semiconductor be used for T1 applications, and that the CXT8192 be used for E1 applications. ## Interfacing The CS61535A With the CS2180B T1 Transceiver To interface with the CS2180B, connect the devices as shown in Figure A4. In this case, the CS61535A and CS2180B are in Host Mode controlled by a microprocessor serial interface. If the CS61535A is used in Hardware Mode, then the CS61535A RCLK output must be inverted before being input to the CS2180B. If the CS61535A RCLK output does not need to be inverted before being input to the CS2180B. ## CS61534 Compatibility Figure A4. - Interfacing the CS61535A with the CS2180B (Host Mode) The CS61535 and CS61535A are pin compatible with the CS61534. The CS61535 and CS61535A have greater jitter tolerance for both transmitter and receiver, and they provide more jitter attenuation starting at jitter frequencies of 6 Hz. The greater jitter tolerance and attenuation in the transmit path makes the CS61535 and CS61535A more suitable for CCITT demultiplexing applications where eight bits can be dropped from the clock/data stream at once. Similarly, these parts can be used in SONET applications with the addition of some external circuitry. The main differences between the CS61535 and CS61535A relative to the CS61534 are: - 1) On the CS61535 and CS61535A, selection of LEN 2/1/0 = 0/0/0 changes the voltage at which the receiver accepts an input as a pulse (slicing level) from 65% to 50% of the peak pulse amplitude. Lowering the data slicing level will improve receiver sensitivity at long cable lengths when the data is jittered. A 50% slicing level will also improve crosstalk sensitivity for channels where received pulses do not have undershoot. - 2) There are differences in the functionality of the ACLKI (ACLK) input on the CS61534, CS61535 and CS61535A. ACKLI (ACLK) is used as the transmit clock in the transmit all ones (TAOS) mode. On the CS61535 and CS61535A, ACLKI is used as a calibration reference for the receiver clock recovery circuit and therefore may not be supplied by RCLK. On the CS61534, ACLK may be supplied by RCLK . If an external clock is not provide on the ACLKI input of the CS61535A, the crystal oscillator is used to calibrate the receiver clock recovery circuit. ACLKI on the CS61535 must be connected to an external timing reference. - 3) On the CS61535 and CS61535A, the Host Mode status register bits 5, 6 and 7 are encoded so that state changes on LOS and DPM may be reported. - 4) RCLK on the CS61534 has a 50% duty cycle, while RCLK on the CS61535 and CS61535A has a duty cycle which is typically 30% or 70%. Also, the CS61535 and CS61535A RCLK duty cycle and instantaneous frequency vary with received jitter and may exhibit 1/13 UIpp quantization jitter even when the incoming signal is jitter free. - 5) The CS61535 and CS61535A require 25 ns of setup time on TPOS and TNEG before the falling edge of TCLK and 25 ns of hold time on these inputs after the falling edge of TCLK. The CS61534 requires 50 ns of hold time on TPOS and TNEG after the falling edge of TCL, and 0 ns of setup time. - 6) LOS occurs after 31 consecutive zeros on the CS61534. For the CS61535A and CS61535 LOS occurs after 175 zeros. - 7) Since the CS61535A and CS61535 receivers are continuously calibrated, there is no need to issue a reset to initialize the receiver timing as with the CS61534. #### Using the CS61535A for SONET The CS61535A can be applied to SONET VT1.5 and VT2.0 interface circuits as shown in Fig- ure A5. The SONET data rate is 51.84 MHz, and has 6480 bits per frame (125 us per frame). An individual T1 frame (193 bits per frame) or PCM-30 frame (256 bits per frame) has its data mapped into the 6480 bit SONET frame. The mapping does not result in a uniform spacing between successive T1 (or E1) bits. Rather, for locked VT applications, gaps as large as 24 T1 bit periods or 32 E1 bit periods can exist between successive bits. With floating VTs, the gaps can be even larger. The circuit in Figure A5 eliminates the demultiplexing jitter in a two-step approach. The first step uses a FIFO which is filled at a 51.84 MHz rate (when T1 or E1 bits are present), and which is emptied at a sub-multiple of the 51.84 rate. The FIFO is emptied only when it contains data. When the FIFO is empty the output clock is not pulsed. The sub-multiple rate chosen should be slightly faster than the target rate (1.544 or 2.048 MHz), but as close to the target rate as possible. For locked VT operation, Table A1 shows potential sub-multiple data rates, and the impact on those rates on the maximum gap in the output clock of the FIFO, and depth of FIFO required. FIFO depth will have to be increased for floating VT Figure A5.-SONET Application **D\$40F1** operation, with 8 bits of FIFO depth being added for each pointer alignment change that can occur. The objective that should be met in picking a FIFO depth and clock divider is keep the maximum gap on the output of the FIFO at 12 bits or less. Twelve bits is the maximum jitter which can be input to the CS61535A's jitter attenuator without causing the overflow/undeflow protection circuit to operate. The CS61535A then removes the remaining jitter from the signal. The receive path also requires a bit mapping (from 193 or 256 bits to 6480 bits). This mapping requires an input buffer with the same depth as use on the transmit path. This buffer also absorbs the output jitter generated by the CS61535A's digital clock recovery. CS61535A are shown in Table A2. The transformers in Table A3 have been tested and recommended for use with the CS61535. The transformers in Table A4 have been tested and recommended for use with the CS61535A. Refer to the "Telecom Transformer Selection Guide" for detailed schematics which show how to connect the line interface IC with a particular transformer. In applications with the CS61535A where it is advantageous to use a single transmitter transformer for both $75\Omega$ and $120\Omega$ E1 applications, a 1:1.26 transforer may be used. Although transmitter return loss will be reduced for $75\Omega$ applications, the pulse amplitude will be correct across a 75 $\Omega$ load. #### **Transformers** Recommended transmitter and receiver transformer specifications for the CS61535 and | Target Rate | Clock | Resultant | Maximu | um Gap | FIFO Depth | |-------------|---------|------------|--------|--------|------------| | (MHz) | Divider | Rate (MHz) | (μs) | bits | Required | | 1.544 | 32 | 1.620 | 6.2 | 10 | 21 | | 1.544 | 33 | 1.571 | 3.9 | 6 | 26 | | 2.048 | 25 | 2.074 | 3.4 | 7 | 34 | Table A1. Locked VT FIFO Analysis | Parameter | CS61535 Receiver & Transmitter<br>CS61535A Receiver | CS61535A Transmitter 1:1 ± 1.5 % for 120 $\Omega$ E1 1:1.15 ± 5 % for 100 $\Omega$ T1 1:1.26 ± 1.5 % for 75 $\Omega$ E1 | | |------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--| | Turns Ratio | 1:2 CT ± 5% | | | | Primary Inductance | 600 μH min. @ 772 kHz | 1.5 mH min. @ 772 kHz | | | Primary Leakage Inductance | 1.3 μH max. @ 772 kHz | 0.3 μH max. @ 772 kHz | | | Secondary Leakage Inductance | 0.4 μH max. @ 772 kHz | 0.4 μH max. @ 772 kHz | | | Interwinding Capacitance | 23 pF max. | 18 pF max. | | | ET-constant | 16 V-μs min. for T1<br>12 V-μs min. for E1 | 16 V-μs min. for T1<br>12 V-μs min. for E1 | | **Table A2. Transformer Specifications** | Turns<br>Ratio(s) | Manufacturer | Part Number | Package Type | | |-------------------|-------------------|--------------|--------------------------------------------------------|--| | 1:2CT | Pulse Engineering | PE-65351 | 1.5 kV through-hole, single | | | | Schott | 67129300 | <b>.</b> . <b>.</b> | | | | Bel Fuse | 0553-0013-HC | | | | dual Pulse | Pulse Engineering | PE-64951 | 1.5 kV through-hole, dual | | | 1:2CT | Bel Fuse | 0553-0013-1J | | | | dual | Pulse Engineering | PE-65761 | 1.5 kVsurface-mount, dual | | | 1:2CT | Bel Fuse | S553-0013-03 | , | | | 1:2CT | Pulse Engineering | PE-65835 | 3 kV through-hole, single<br>EN60950, EN41003 approved | | Table A3. Recommended Transformers For The CS61535 | Application | Turns<br>Ratio(s) | Manufacturer | Part Number | Package Type | |------------------------|-------------------|-------------------|--------------|--------------------------------------------------------| | RX: | 1:2CT | Pulse Engineering | PE-65351 | 1.5 kV through-hole, single | | T1 & E1 | | Schott | 67129300 | _ | | | | Bel Fuse | 0553-0013-HC | | | TX: | 1:1.15 | Pulse Engineering | PE-65388 | 1.5 kV through-hole, single | | T1 | | Schott | 67129310 | | | | | Bel Fuse | 0553-0013-RC | | | TX: | 1:1.26 | Pulse Engineering | PE-65389 | 1.5 kV through-hole, single | | E1 (75 & 120 Ω) | 1:1 | Schott | 67129320 | | | ` | | Bel Fuse | 0553-0013-SC | | | RX &TX: | 1:2CT | Pulse Engineering | PE-65565 | 1.5 kV through-hole, dual | | T1 | 1:1.15 | Bel Fuse | 0553-0013-7J | <del>-</del> | | RX &TX: | 1:2CT | Pulse Engineering | PE-65566 | 1.5 kV through-hole, dual | | E1 (75 & 120 Ω) | 1:1.26<br>1:1 | Bel Fuse | 0553-0013-8J | - · · | | RX &TX: | 1:2CT | Pulse Engineering | PE-65765 | 1.5 kVsurface-mount, dual | | T1 | 1:1.15 | Bel Fuse | S553-0013-06 | | | RX &TX: | 1:2CT | Pulse Engineering | PE-65766 | 1.5 kV surface-mount, dual | | E1 (75 & 120 Ω) | 1:1.26<br>1:1 | Bel Fuse | S553-0013-07 | | | RX :<br>T1 & E1 | 1:2CT | Pulse Engineering | PE-65835 | 3 kV through-hole, single<br>EN60950, EN41003 approved | | TX:<br>E1 (75 & 120 Ω) | 1:1.26<br>1:1 | Pulse Engineering | PE-65839 | 3 kV through-hole, single<br>EN60950, EN41003 approved | Table A4. Recommended Transformers For The CS61535A