## INTEGRATED CIRCUITS



Product data sheet Supersedes data of 2003 May 05 2004 Oct 01



### PCA9551



#### FEATURES

- 8 LED drivers (on, off, flashing at a programmable rate)
- 2 selectable, fully programmable blink rates (frequency and duty cycle) between 0.148 Hz and 38 Hz (6.74 and 0.026 seconds)
- Input/outputs not used as LED drivers can be used as regular GPIOs
- Internal oscillator requires no external components
- I<sup>2</sup>C-bus interface logic compatible with SMBus
- Internal power-on reset
- Noise filter on SCL/SDA inputs
- Active-LOW reset input
- 8 open drain outputs directly drive LEDs to 25 mA
- Edge rate control on outputs
- No glitch on power-up
- Supports hot insertion
- Low stand-by current
- Operating power supply voltage range of 2.3 V to 5.5 V
- 0 to 400 kHz clock frequency
- ESD protection exceeds 2000 V HBM per JESD22-A114, 150 V MM per JESD22-A115 and 1000 V CDM per JESD22-C101
- Latch-up testing is done to JESDEC Standard JESD78 which exceeds 100 mA
- Packages offered: SO16, TSSOP16, HVQFN16

#### **ORDERING INFORMATION**

| PACKAGES             | TEMPERATURE RANGE | ORDER CODE | TOPSIDE MARK | DRAWING NUMBER |  |
|----------------------|-------------------|------------|--------------|----------------|--|
| 16-pin plastic SO    | –40 °C to +85 °C  | PCA9551D   | PCA9551D     | SOT109-1       |  |
| 16-pin plastic TSSOP | –40 °C to +85 °C  | PCA9551PW  | PCA9551      | SOT403-1       |  |
| 16-pin plastic HVQFN | –40 °C to +85 °C  | PCA9551BS  | 9551         | SOT629-1       |  |

DESCRIPTION

per package.

The PCA9551 LED Blinker blinks LEDs in I<sup>2</sup>C-bus and SMBus applications where it is necessary to limit bus traffic or free up the I<sup>2</sup>C Master's (MCU, MPU, DSP, chipset, etc.) timer. The uniqueness of this device is the internal oscillator with two programmable blink rates. To blink LEDs using normal I/O Expanders like the PCF8574 or PCA9554, the bus master must send repeated commands to turn the LED on and off. This greatly increases the amount of traffic on the I<sup>2</sup>C-bus and uses up one of the master's timers. The PCA9551 LED Blinker instead requires only the initial set up command to

program BLINK RATE 1 and BLINK RATE 2 (i.e., the frequency and duty cycle) for each individual output. From then on, only one

command from the bus master is required to turn each individual

open drain output ON, OFF, or to cycle at BLINK RATE 1 or BLINK

RATE 2. Maximum output sink current is 25 mA per bit and 100 mA

Any bits not used for controlling the LEDs can be used for General

The active-LOW hardware reset pin (RESET) and Power-On Reset

Three hardware address pins on the PCA9551 allow eight devices

(POR) initializes the registers to their default state, all zeroes,

Purpose Parallel Input/Output (GPIO) expansion.

causing the bits to be set HIGH (LED off).

to operate on the same bus.

Standard packing quantities and other packaging data are available at www.standardproducts.philips.com/packaging. I<sup>2</sup>C is a trademark of Philips Semiconductors Corporation.

16 V<sub>DD</sub>

15 SDA

#### PIN CONFIGURATION — SO, TSSOP

A0 1

A1 2



Figure 1. Pin configuration — SO, TSSOP

#### **PIN DESCRIPTION**

| SO, TSSOP<br>PIN<br>NUMBER | HVQFN<br>PIN<br>NUMBER | SYMBOL          | FUNCTION               |
|----------------------------|------------------------|-----------------|------------------------|
| 1                          | 15                     | AO              | Address input 0        |
| 2                          | 16                     | A1              | Address input 1        |
| 3                          | 1                      | A2              | Address input 2        |
| 4, 5, 6, 7                 | 2, 3, 4, 5             | LED0 to LED3    | LED drivers 0–3        |
| 8                          | 6                      | V <sub>SS</sub> | Supply ground          |
| 9, 10, 11, 12              | 7, 8, 9, 10            | LED4 to LED7    | LED drivers 4–7        |
| 13                         | 11                     | RESET           | Active-LOW reset input |
| 14                         | 12                     | SCL             | Serial clock line      |
| 15                         | 13                     | SDA             | Serial data line       |
| 16                         | 14                     | V <sub>DD</sub> | Supply voltage         |

#### **PIN CONFIGURATION — HVQFN**



Figure 2. Pin configuration — HVQFN





Figure 3. Block diagram

### PCA9551

#### **DEVICE ADDRESSING**

Following a START condition the bus master must output the address of the slave it is accessing. The address of the PCA9551 is shown in Figure 4. To conserve power, no internal pull-up resistors are incorporated on the hardware selectable address pins and they must be pulled HIGH or LOW.



Figure 4. Slave address

The last bit of the address byte defines the operation to be performed. When set to logic 1 a read is selected while a logic 0 selects a write operation.

#### **CONTROL REGISTER**

Following the successful acknowledgement of the slave address, the bus master will send a byte to the PCA9551 which will be stored in the Control Register.



Figure 5. Control register

The lowest 3 bits are used as a pointer to determine which register will be accessed.

If the auto-increment flag is set, the three low order bits of the Control Register are automatically incremented after a read or write. This allows the user to program the registers sequentially. The contents of these bits will rollover to '000' after the last register is accessed.

When auto-increment flag is set (AI = 1) and a read sequence is initiated, the sequence must start by reading a register different from '0' (B2 B1 B0  $\neq$  0 0 0)

Only the 3 least significant bits are affected by the AI flag.

Unused bits must be programmed with zeroes.

#### **CONTROL REGISTER DEFINITION**

| B2 | B1 | B0 | REGISTER<br>NAME | TYPE           | REGISTER<br>FUNCTION     |
|----|----|----|------------------|----------------|--------------------------|
| 0  | 0  | 0  | INPUT            | READ           | INPUT<br>REGISTER        |
| 0  | 0  | 1  | PSC0             | READ/<br>WRITE | FREQUENCY<br>PRESCALER 0 |
| 0  | 1  | 0  | PWM0             | READ/<br>WRITE | PWM<br>REGISTER 0        |
| 0  | 1  | 1  | PSC1             | READ/<br>WRITE | FREQUENCY<br>PRESCALER 1 |
| 1  | 0  | 0  | PWM1             | READ/<br>WRITE | PWM<br>REGISTER 1        |
| 1  | 0  | 1  | LS0              | READ/<br>WRITE | LED0-LED3<br>SELECTOR    |
| 1  | 1  | 0  | LS1              | READ/<br>WRITE | LED4–LED7<br>SELECTOR    |

#### **REGISTER DESCRIPTION**

#### INPUT — INPUT REGISTER

|         | LED<br>7 | LED<br>6 | LED<br>5 | LED<br>4 | LED<br>3 | LED<br>2 | LED<br>1 | LED<br>0 |
|---------|----------|----------|----------|----------|----------|----------|----------|----------|
| bit     | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
| default | Х        | Х        | Х        | Х        | Х        | Х        | Х        | Х        |

The INPUT register reflects the state of the device pins. Writes to this register will be acknowledged but will have no effect.

**NOTE:** The default value "X" is determined by the externally applied logic level, normally '1' when used for directly driving LED with pull-up to  $V_{DD}$ .

#### PSC0 — FREQUENCY PRESCALER 0<sup>1</sup>

| bit     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|---|---|---|---|---|---|
| default | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

PSC0 is used to program the period of the PWM output.

The period of BLINK0 = 
$$\frac{(PSC0 + 1)}{38}$$

NOTE:

 Prescaler calculation is different between the PCA9551 and other PCA955x LED Blinkers. A divider ratio of 38 instead of 44 is used. This different divider ratio causes the blinking frequency to be 13% (1 – 38/44) lower when the same 8-bit word is used. The programmed value of the FREQUENCY PRESCALER must be adjusted to compensate for this difference in applications where the PCA9551 is used in conjunction with other PCA955x LED Blinkers and the observed blinking frequencies need to be the same.

#### PWM0 - PWM REGISTER 0

| bit     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|---|---|---|---|---|---|
| default | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

The PWM0 register determines the duty cycle of BLINK0. The outputs are HIGH (LED off) when the count is less than the value in PWM0 and HIGH when it is greater. If PWM0 is programmed with 00h, then the PWM0 output is always LOW.

The duty cycle of BLINK0 is:  $\frac{256 - PWM0}{256}$ 

### PCA9551

#### PSC1 — FREQUENCY PRESCALER 1<sup>1</sup>

| bit     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|---|---|---|---|---|---|
| default | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

PSC1 is used to program the period of PWM output.

The period of BLINK1 =  $\frac{(PSC1 + 1)}{38}$ 

#### NOTE:

 Prescaler calculation is different between the PCA9551 and other PCA955x LED Blinkers. A divider ratio of 38 instead of 44 is used. This different divider ratio causes the blinking frequency to be 13% (1 – 38/44) lower when the same 8-bit word is used. The programmed value of the FREQUENCY PRESCALER must be adjusted to compensate for this difference in applications where the PCA9551 is used in conjunction with other PCA955x LED Blinkers and the observed blinking frequencies need to be the same.

#### PWM1 — PWM REGISTER 1

| bit     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|---|---|---|---|---|---|
| default | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

The PWM1 register determines the duty cycle of BLINK1. The outputs are LOW (LED off) when the count is less than the value in PWM1 and HIGH when it is greater. If PWM1 is programmed with 00h, then the PWM1 output is always LOW (LED off).

The duty cycle of BLINK1 is:  $\frac{256 - PWM1}{256}$ 

LS0 — LED0-3 SELECTOR

|         | LED 3 |   | LED 2 |   | LED 1 |   | LED 0 |   |
|---------|-------|---|-------|---|-------|---|-------|---|
| bit     | 7     | 6 | 5     | 4 | 3     | 2 | 1     | 0 |
| default | 0     | 1 | 0     | 1 | 0     | 1 | 0     | 1 |

LS1 — LED4–7 SELECTOR

|         | LED 7 |   | LED 6 |   | LED 5 |   | LED 4 |   |
|---------|-------|---|-------|---|-------|---|-------|---|
| bit     | 7     | 6 | 5     | 4 | 3     | 2 | 1     | 0 |
| default | 0     | 1 | 0     | 1 | 0     | 1 | 0     | 1 |

The LSx LED select registers determine the source of the LED data.

00 = Output is set LOW (LED on)

01 = Output is set Hi-Z (LED off - default)

10 = Output blinks at PWM0 rate

11 = Output blinks at PWM1 rate

#### **PINS USED AS GENERAL PURPOSE I/Os**

LED pins not used to control LEDs can be used as general purpose  $\ensuremath{\text{I/Os.}}$ 

For use as input: Set LEDx to high-impedance (01) and then read the pin state via the input register.

For use as output: Connect external pull-up resistor to the pin and size it according to the DC recommended operating characteristics. LED output pin is HIGH when the output is programmed as high-impedance, and LOW when the output is programmed LOW through the "LED selector" register. The output can be pulse-width controlled when PWM0 or PWM1 are used.

#### **POWER-ON RESET**

When power is applied to V<sub>DD</sub>, an internal Power-On Reset holds the PCA9551 in a reset condition until V<sub>DD</sub> has reached V<sub>POR</sub>. At this point, the reset condition is released and the PCA9551 registers are initialized to their default states, all the outputs in the off state. Thereafter, V<sub>DD</sub> must be lowered below 0.2 V to reset the device.

#### **EXTERNAL RESET**

A reset can be accomplished by holding the  $\overline{\text{RESET}}$  pin LOW for a minimum of  $t_W$ . The PCA9551 registers and I^2C state machine will be held in their default state until the  $\overline{\text{RESET}}$  input is once again HIGH.

This input requires a pull-up resistor to  $\mathsf{V}_{\mathsf{D}\mathsf{D}}$  if no active connection is used.

### PCA9551

#### CHARACTERISTICS OF THE I<sup>2</sup>C-BUS

The I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### **Bit transfer**

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals (see Figure 6).



Figure 6. Bit transfer

#### Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P) (see Figure 7).

#### System configuration

A device generating a message is a transmitter: a device receiving is the receiver. The device that controls the message is the master and the devices which are controlled by the master are the slaves (see Figure 8).



Figure 7. Definition of start and stop conditions



Figure 8. System configuration

PCA9551

#### Acknowledge

The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge related clock pulse.

A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse, set-up and hold times must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a stop condition.



Figure 9. Acknowledgement on the I<sup>2</sup>C-bus

**Bus transactions** 







#### Figure 11. READ from register



#### NOTES:

1. This figure assumes the command byte has previously been programmed with 00h.

#### Figure 12. READ input port register

### PCA9551



Figure 13. Typical application

#### Minimizing I<sub>DD</sub> when the I/O is used to control LEDs

When the I/Os are used to control LEDs, they are normally connected to  $V_{DD}$  through a resistor as shown in Figure 13. Since the LED acts as a diode, when the LED is off the I/O  $V_{IN}$  is about 1.2 V less than  $V_{DD}$ . The supply current,  $I_{DD}$ , increases as  $V_{IN}$  becomes lower than  $V_{DD}$  and is specified as  $\Delta I_{DD}$  in the DC characteristics table.

Designs needing to minimize current consumption, such as battery power applications, should consider maintaining the I/O pins greater than or equal to  $V_{DD}$  when the LED is off. Figure 14 shows a high value resistor in parallel with the LED. Figure 15 shows  $V_{DD}$  less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O  $V_{IN}$  at or above  $V_{DD}$  and prevents additional supply current consumption when the LED is off.



Figure 14. High value resistor in parallel with the LED



Figure 15. Device supplied by a lower voltage

### Programming example

The following example will show how to set LED0 to LED3 on. It will then set LED4 and LED5 to blink at 1 Hz at a 50% duty cycle. LED6 and LED7 will be set to blink at 4 Hz and at a 25% duty cycle.

#### Table 1.

|                                                                                                                       | I <sup>2</sup> C-bus |
|-----------------------------------------------------------------------------------------------------------------------|----------------------|
| Start                                                                                                                 | S                    |
| PCA9551 address with A0–A2 = LOW                                                                                      | C0h                  |
| PSC0 subaddress + auto-increment                                                                                      | 11h                  |
| Set prescaler PSC0 to achieve a period of 1 second:<br>Blink period = $1 = \frac{PSC0 + 1}{38}$<br>PSC0 = 37          | 25h                  |
| Set PWM0 duty cycle to 50%:<br>$\frac{256 - PWM0}{256} = 0.5$                                                         | 80h                  |
| PWM0 = 128                                                                                                            |                      |
| Set prescaler PCS1 to achieve a period of 0.25<br>seconds:<br>Blink period = $0.25 = \frac{PSC1 + 1}{38}$<br>PSC1 = 9 | 09h                  |
| Set PWM1 output duty cycle to 25%:<br>$\frac{256 - PWM1}{256} = 0.25$ $PWM1 = 192$                                    | C0h                  |
| Set LED0 to LED3 on                                                                                                   | 00h                  |
| Set LED4 and 5 to PWM0, and LED6 or 7 to PWM1                                                                         | FAh                  |
| Stop                                                                                                                  | Р                    |

PCA9551

#### **ABSOLUTE MAXIMUM RATINGS**

In accordance with the Absolute Maximum Rating System (IEC 134)

| SYMBOL           | PARAMETER                     | CONDITIONS | MIN                   | MAX  | UNIT |
|------------------|-------------------------------|------------|-----------------------|------|------|
| V <sub>DD</sub>  | Supply voltage                |            | -0.5                  | 6.0  | V    |
| V <sub>I/O</sub> | DC voltage on an I/O          |            | V <sub>SS</sub> – 0.5 | 5.5  | V    |
| I <sub>I/O</sub> | DC output current on an I/O   |            | —                     | ±25  | mA   |
| I <sub>SS</sub>  | Supply current                |            | —                     | 100  | mA   |
| P <sub>tot</sub> | Total power dissipation       |            | —                     | 400  | mW   |
| T <sub>stg</sub> | Storage temperature range     |            | -65                   | +150 | °C   |
| T <sub>amb</sub> | Operating ambient temperature |            | -40                   | +85  | °C   |

#### HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take precautions appropriate to handling MOS devices. Advice can be found in Data Handbook IC24 under "Handling MOS devices".

#### **DC CHARACTERISTICS**

 $V_{DD}$  = 2.3 V to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. TYP at 3.3 V and 25 °C.

| SYMBOL           | PARAMETER CONDITIONS                 |                                                                                                               | MIN                 | TYP | MAX                   | UNIT |  |
|------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------|-----|-----------------------|------|--|
| Supplies         | •                                    |                                                                                                               |                     |     |                       |      |  |
| V <sub>DD</sub>  | Supply voltage                       |                                                                                                               | 2.3                 | —   | 5.5                   | V    |  |
| I <sub>DD</sub>  | Supply current                       | Operating mode; $V_{DD} = 5.5 \text{ V}$ ;<br>$V_I = V_{DD} \text{ or } V_{SS}$ ; $f_{SCL} = 100 \text{ kHz}$ | -                   | 350 | 500                   | μΑ   |  |
| I <sub>stb</sub> | Standby current                      | Standby mode; $V_{DD} = 5.5 V$ ;<br>$V_I = V_{DD}$ or $V_{SS}$ ; $f_{SCL} = 0 \text{ kHz}$                    | -                   | 1.9 | 3.0                   | μΑ   |  |
| $\Delta I_{DD}$  | Additional standby current           | Standby mode; $V_{DD}$ = 5.5 V; Every<br>LED I/O at $V_{IN}$ = 4.3 V; $f_{SCL}$ = 0 kHz                       | -                   | —   | 800                   | μΑ   |  |
| V <sub>POR</sub> | Power-on reset voltage (Note 1)      | No load; $V_I = V_{DD}$ or $V_{SS}$                                                                           | —                   | 1.7 | 2.2                   | V    |  |
| Input SCL;       | input/output SDA                     |                                                                                                               |                     |     |                       |      |  |
| V <sub>IL</sub>  | LOW-level input voltage              |                                                                                                               | -0.5                | —   | 0.3 V <sub>DD</sub>   | V    |  |
| V <sub>IH</sub>  | HIGH-level input voltage             |                                                                                                               | 0.7 V <sub>DD</sub> |     | 5.5                   | V    |  |
| I <sub>OL</sub>  | LOW-level output current             | V <sub>OL</sub> = 0.4 V                                                                                       | 3                   | 6.5 | —                     | mA   |  |
| ١L               | Leakage current                      | $V_{I} = V_{DD} = V_{SS}$                                                                                     | -1                  |     | +1                    | μΑ   |  |
| CI               | Input capacitance                    | $V_1 = V_{SS}$                                                                                                | —                   | 3.7 | 5                     | pF   |  |
| /Os              | •                                    |                                                                                                               |                     |     |                       |      |  |
| V <sub>IL</sub>  | LOW-level input voltage              |                                                                                                               | -0.5                | —   | 0.8                   | V    |  |
| VIH              | HIGH-level input voltage             |                                                                                                               | 2.0                 | —   | 5.5                   | V    |  |
|                  | LOW-level output current             | V <sub>OL</sub> = 0.4 V; V <sub>DD</sub> = 2.3 V; Note 2                                                      | 6                   | 9   | —                     | mA   |  |
|                  |                                      | V <sub>OL</sub> = 0.4 V; V <sub>DD</sub> = 3.0 V; Note 2                                                      | 8                   | 11  | —                     | mA   |  |
| 1-1              |                                      | V <sub>OL</sub> = 0.4 V; V <sub>DD</sub> = 5.0 V; Note 2                                                      | 10                  | 14  | —                     | mA   |  |
| IOL              |                                      | $V_{OL} = 0.7 \text{ V}; V_{DD} = 2.3 \text{ V}; \text{ Note } 2$                                             | 11                  | 14  | —                     | mA   |  |
|                  |                                      | $V_{OL} = 0.7 \text{ V}; V_{DD} = 3.0 \text{ V}; \text{ Note } 2$                                             | 14                  | 18  | —                     | mA   |  |
|                  |                                      | $V_{OL} = 0.7 V$ ; $V_{DD} = 5.0 V$ ; Note 2                                                                  | 17                  | 24  | —                     | mA   |  |
| ۱L               | Input leakage current                | $V_{DD} = 3.6 \text{ V}; V_{I} = 0 \text{ or } V_{DD}$                                                        | -1                  | _   | 1                     | μΑ   |  |
| CIO              | Input/output capacitance             |                                                                                                               | —                   | 2.1 | 5                     | pF   |  |
| Select Inpu      | ts A0, A1, A2 / RESET                |                                                                                                               |                     |     |                       |      |  |
| V <sub>IL</sub>  | LOW-level input voltage              |                                                                                                               | -0.5                | _   | 0.8                   | V    |  |
| VIH              | HIGH-level input voltage; A0 / RESET |                                                                                                               | 2.0                 | —   | 5.5                   | V    |  |
| V <sub>IH</sub>  | HIGH-level input voltage; A1 / A2    |                                                                                                               | 2.0                 | —   | V <sub>DD</sub> + 0.5 | V    |  |
| I <sub>LI</sub>  | Input leakage current                |                                                                                                               | -1                  | —   | 1                     | μA   |  |
| Cl               | Input capacitance                    | $V_1 = V_{SS}$                                                                                                | -                   | 2.3 | 5                     | pF   |  |

NOTES:

1.  $V_{DD}$  must be lowered to 0.2 V in order to reset part.

2. Each I/O must be externally limited to a maximum of 25 mA and the device must be limited to a maximum current of 100 mA.

#### **AC SPECIFICATIONS**

| SYMBOL                               | PARAMETER                                                                 | STANDARD MODE<br>I <sup>2</sup> C-BUS |          | FAST MODE<br>I <sup>2</sup> C-BUS         |      | UNITS |  |
|--------------------------------------|---------------------------------------------------------------------------|---------------------------------------|----------|-------------------------------------------|------|-------|--|
|                                      |                                                                           | MIN                                   | MAX      | MIN                                       | MAX  |       |  |
| f <sub>SCL</sub> Operating frequency |                                                                           |                                       | 100      | 0                                         | 400  | kHz   |  |
| t <sub>BUF</sub>                     | Bus free time between STOP and START conditions                           | 4.7                                   |          | 1.3                                       | _    | μs    |  |
| <sup>t</sup> HD;STA                  | Hold time after (repeated) START condition                                | 4.0                                   |          | 0.6                                       | _    | μs    |  |
| t <sub>SU;STA</sub>                  | Repeated START condition set-up time                                      | 4.7                                   | <u> </u> | 0.6                                       | _    | μs    |  |
| t <sub>SU;STO</sub>                  | Set-up time for STOP condition                                            | 4.0                                   | <u> </u> | 0.6                                       | _    | μs    |  |
| t <sub>HD;DAT</sub>                  | Data in hold time                                                         | 0                                     | <u> </u> | 0                                         | —    | ns    |  |
| t <sub>VD;ACK</sub>                  | Valid time for ACK condition <sup>2</sup>                                 | _                                     | 600      | —                                         | 600  | ns    |  |
| t <sub>VD;DAT</sub> (L)              | Data out valid time <sup>3</sup>                                          |                                       | 600      | _                                         | 600  | ns    |  |
| t <sub>VD;DAT</sub> (H)              | Data out valid time <sup>3</sup>                                          | _                                     | 1500     | - 1                                       | 600  | ns    |  |
| t <sub>SU;DAT</sub>                  | Data set-up time                                                          | 250                                   | - 1      | 100                                       | —    | ns    |  |
| t <sub>LOW</sub>                     | Clock LOW period                                                          | 4.7                                   | - 1      | 1.3                                       | —    | μs    |  |
| t <sub>HIGH</sub>                    | Clock HIGH period                                                         | 4.0                                   | - 1      | 0.6                                       | —    | μs    |  |
| t <sub>F</sub>                       | Clock/Data fall time                                                      | _                                     | 300      | 20 + 0.1 C <sub>b</sub> <sup>1</sup>      | 300  | ns    |  |
| t <sub>R</sub>                       | Clock/Data rise time                                                      | _                                     | 1000     | ) $20 + 0.1  \text{C}_{\text{b}}^{1}$ 300 |      | ns    |  |
| t <sub>SP</sub>                      | Pulse width of spikes that must be suppressed by the - 50 - input filters |                                       | -        | 50                                        | ns   |       |  |
| Port Timing                          | •                                                                         |                                       | •        |                                           |      |       |  |
| t <sub>PV</sub>                      | Output data valid                                                         | — 200 — 200                           |          | 200                                       | ns   |       |  |
| t <sub>PS</sub>                      | Input data set-up time                                                    | 100                                   |          | 100                                       | 00 — |       |  |
| t <sub>PH</sub>                      | t <sub>PH</sub> Input data hold time 1 —                                  |                                       | 1 —      |                                           | μs   |       |  |
| Reset                                | · · · ·                                                                   |                                       | •        | •                                         |      | -     |  |
| t <sub>W</sub>                       | Reset pulse width                                                         | 6                                     |          | 6                                         | —    | ns    |  |
| t <sub>REC</sub>                     | Reset recovery time                                                       | 0                                     | _        | 0                                         | —    | ns    |  |
| t <sub>RESET</sub> 4,5               | Time to reset                                                             | 400                                   | <u> </u> | 400                                       | _    | ns    |  |

NOTES:

NOTES:
 C<sub>b</sub> = total capacitance of one bus line in pF.
 t<sub>VD;ACK</sub> = time for Acknowledgement signal from SCL LOW to SDA (out) LOW.
 t<sub>VD;DAT</sub> = minimum time for SDA data out to be valid following SCL LOW.
 Resetting the device while actively communicating on the bus may cause glitches or errant STOP conditions.
 Upon reset, the full delay will be the sum of t<sub>RESET</sub> and the RC time constant of the SDA bus.

Product data sheet



Figure 16. Typical frequency variation over process at  $V_{DD}$  = 2.3 V to 3.0 V







Figure 18. Definition of RESET timing



Figure 19. Definition of timing



Figure 20. I<sup>2</sup>C-bus timing diagram; rise and fall times refer to  $V_{IL}$  and  $V_{IH}$ 



Figure 21. Test circuitry for switching times

# 2004 Oct 01

**Note** 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

|          |        | (,,             |       |  |            |                                  |
|----------|--------|-----------------|-------|--|------------|----------------------------------|
| OUTLINE  |        | REFERENCES EURO |       |  | EUROPEAN   | ISSUE DATE                       |
| VERSION  | IEC    | JEDEC           | JEITA |  | PROJECTION | 1550E DATE                       |
| SOT109-1 | 076E07 | MS-012          |       |  |            | <del>-99-12-27</del><br>03-02-19 |







# HVQFN16: plastic thermal enhanced very thin quad flat package; no leads; 16 terminals; body 4 x 4 x 0.85 mm

| REVISION        | LICTODY |
|-----------------|---------|
| <b>NEVISION</b> | HISTORI |

| Rev | Date     | Description                                                                                                                                                                                                                                       |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _5  | 20041001 | Product data sheet (9397 750 13726). Supersedes data of 2003 May 05 (9397 750 11462).                                                                                                                                                             |
|     |          | Modifications:                                                                                                                                                                                                                                    |
|     |          | <ul> <li>"Features" section on page 2:</li> <li>second bullet: change from " between 0.15625 and 40 Hz (6.4 and 0.025 seconds)" to " between 0.148 Hz and 38 Hz (6.74 and 0.026 seconds)"</li> </ul>                                              |
|     |          | • "Register description" section on page 5:                                                                                                                                                                                                       |
|     |          | <ul> <li>section "PCS0—Frequency Prescaler 0": remove " and PCA953x LED Dimmers" from Note 1 (2 places).</li> <li>section "PCS1—Frequency Prescaler 1": remove " and PCA953x LED Dimmers" from Note 1 (2 places).</li> </ul>                      |
|     |          | <ul> <li>Add note to section "Input—Input Register" on page 5</li> </ul>                                                                                                                                                                          |
|     |          | <ul> <li>Add section "Pins used as General Purpose I/Os" on page 6.</li> </ul>                                                                                                                                                                    |
|     |          | <ul> <li>Section "Power-on Reset" on page 6 re-written.</li> </ul>                                                                                                                                                                                |
|     |          | <ul> <li>Section "External Reset" on page 6: second paragraph changed from "This input requires a pull-up resistor to V<sub>DD</sub>." to "This input requires a pull-up resistor to V<sub>DD</sub> if no active connection is used.".</li> </ul> |
|     |          | <ul> <li>Figure 13 on page 10: add resistor values</li> </ul>                                                                                                                                                                                     |
|     |          | <ul> <li>DC Characteristics table on page 12: add (new) Note 1 and its reference at V<sub>POR</sub>.</li> </ul>                                                                                                                                   |
|     |          | <ul> <li>Add Figures 20 and 21.</li> </ul>                                                                                                                                                                                                        |
| _4  | 20030505 | Product data (9397 750 11462); ECN 853-2343 29858 dated 24 April 2003.<br>Supersedes data of 24 February 2003 (9397 750 11155).                                                                                                                   |
| _3  | 20030224 | Product data (9397 750 11155); ECN 853-2343 29331 of 20 December 2002; supersedes data of 2002 Sep 09 (9397 750 10328).                                                                                                                           |
| _2  | 20020927 | Product data (9397 750 10328); ECN 853-2343 28878 of 09 September 2002.                                                                                                                                                                           |

PCA9551

### 8-bit I<sup>2</sup>C LED driver with programmable blink rates



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specifications defined by Philips. This specification can be ordered using the code 9398 393 40011.

#### Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2] [3]</sup> | Definitions                                                                                                                                                                                                                                                                                    |
|-------|----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data sheet             | Development                          | This data sheet contains data from the objective specification for product development.<br>Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                 |
| II    | Preliminary data sheet           | Qualification                        | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data sheet               | Production                           | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### Definitions

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: -

Fax: +31 40 27 24825

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com All rights reserved. Printed in U.S.A.

© Koninklijke Philips Electronics N.V. 2004

Date of release: 10-04 9397 750 13726

Let's make things better.



Document number:

