## Features

- Pin-compatible and functionally equivalent to ZBT ${ }^{\text {TM }}$
- Supports $\mathbf{2 5 0 - M H z}$ bus operations with zero wait states - Available speed grades are 250, 200 and 167 MHz
- Internally self-timed output buffer control to eliminate the need to use asynchronous $\overline{O E}$
- Fully registered (inputs and outputs) for pipelined operation
- Byte Write capability
- Single 2.5 V power supply
- $2.5 \mathrm{~V} / 1.8 \mathrm{~V}$ I/O supply ( $\mathrm{V}_{\mathrm{DDQ}}$ )
- Fast clock-to-output times
- 3.0 ns (for $250-\mathrm{MHz}$ device)
- Clock Enable ( $\overline{\mathrm{CEN}})$ pin to suspend operation
- Synchronous self-timed writes
- CY7C1470V25, CY7C1472V25 available in JEDEC-standard lead-free 100-pin TQFP, lead-free and non-lead-free 165-ball FBGA package. CY7C1474V25 available in lead-free and non-lead-free 209 ball FBGA package
- IEEE 1149.1 JTAG Boundary Scan compatible
- Burst capability—linear or interleaved burst order
- "ZZ" Sleep Mode option and Stop Clock option


## Functional Description

The CY7C1470V25/CY7C1472V25/CY7C1474V25 are 2.5V, $2 \mathrm{M} \times 36 / 4 \mathrm{M} \times 18 / 1 \mathrm{M} \times 72$ Synchronous pipelined burst SRAMs with No Bus Latency ${ }^{\text {TM }}$ ( $\mathrm{NoBL}^{\text {TM }}$ ) logic, respectively. They are designed to support unlimited true back-to-back Read/Write operations with no wait states. The CY7C1470V25/CY7C1472V25/CY7C1474V25 are equipped with the advanced (NoBL) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data in systems that require frequent Write/Read transitions. The CY7C1470V25/CY7C1472V25/CY7C1474V25 are pin-compatible and functionally equivalent to ZBT devices.
All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The clock input is qualified by the Clock Enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Write operations are controlled by the Byte Write Selects ( $\overline{B W}_{\mathrm{a}}-\overline{\mathrm{BW}}_{\mathrm{h}}$ for CY7C1474V25, $\overline{\mathrm{BW}}_{\mathrm{a}}-\overline{\mathrm{BW}}_{\mathrm{d}}$ for CY7C1470V25 and BW ${ }_{\mathrm{a}}-\mathrm{BW}_{\mathrm{b}}$ for CY7C1472V25) and a Write Enable ( $\overline{\mathrm{WE}}$ ) input. All writes are conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables ( $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}$ ) and an asynchronous Output Enable (OE) provide for easy bank selection and output tri-state control. In order to avoid bus contention, the output drivers are synchronously tri-stated during the data portion of a write sequence.

## Logic Block Diagram-CY7C1470V25 (2M x 36)



Logic Block Diagram-CY7C1472V25 (4M x 18)


Logic Block Diagram-CY7C1474V25 (1M x 72)


## Selection Guide

|  | $\mathbf{2 5 0} \mathbf{~ M H z}$ | $\mathbf{2 0 0} \mathbf{~ M H z}$ | $\mathbf{1 6 7} \mathbf{~ M H z}$ |  |
| :--- | :---: | :---: | :---: | :---: |
| Maximum Access Time | 3.0 | 3.0 | 3.4 | $\mathbf{n n i t}$ |
| Maximum Operating Current | 450 | 450 | 400 |  |
| Maximum CMOS Standby Current | 120 | 120 | 120 | mA |

CY7C1472V25
CY7C1474V25

## Pin Configurations

## 100-pin TQFP Pinout



Pin Configurations (continued)

> 165-ball FBGA (15 x $17 \times 1.4 \mathrm{~mm})$ Pinout
> CY7C1470V25 (2M x 36)

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | NC/576M | A | $\overline{\mathrm{CE}}_{1}$ | $\overline{\mathrm{BW}}_{\mathrm{c}}$ | $\overline{\mathrm{BW}}_{\mathrm{b}}$ | $\overline{\mathrm{CE}}_{3}$ | $\overline{\mathrm{CEN}}$ | ADV/ $\overline{L D}$ | A | A | NC |
| B | NC/1G | A | CE2 | $\overline{\mathrm{BW}}_{\mathrm{d}}$ | $\overline{\mathrm{BW}}_{\mathrm{a}}$ | CLK | $\overline{\mathrm{WE}}$ | $\overline{\mathrm{OE}}$ | A | A | NC |
| C | $\mathrm{DQP}_{\mathrm{c}}$ | NC | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $V_{\text {DDQ }}$ | NC | $\mathrm{DQP}_{\mathrm{b}}$ |
| D | $\mathrm{DQ}_{\mathrm{c}}$ | $\mathrm{DQ}_{\mathrm{c}}$ | $V_{\text {DDQ }}$ | $V_{\text {DD }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{b}}$ | $\mathrm{DQ}_{\mathrm{b}}$ |
| E | $\mathrm{DQ}_{\mathrm{c}}$ | $\mathrm{DQ}_{\mathrm{c}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $V_{D D}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{b}}$ | $\mathrm{DQ}_{\mathrm{b}}$ |
| F | $\mathrm{DQ}_{\mathrm{c}}$ | $\mathrm{DQ}_{\mathrm{c}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $V_{D D}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{b}}$ | $\mathrm{DQ}_{\mathrm{b}}$ |
| G | $\mathrm{DQ}_{\mathrm{c}}$ | $\mathrm{DQ}_{\mathrm{c}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $V_{D D}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $V_{D D}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{b}}$ | $\mathrm{DQ}_{\mathrm{b}}$ |
| H | NC | NC | NC | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | NC | NC | ZZ |
| J | $\mathrm{DQ}_{\mathrm{d}}$ | $\mathrm{DQ}_{\mathrm{d}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{a}}$ | $\mathrm{DQ}_{\mathrm{a}}$ |
| K | $\mathrm{DQ}_{\mathrm{d}}$ | $\mathrm{DQ}_{\mathrm{d}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{a}}$ | $\mathrm{DQ}_{\mathrm{a}}$ |
| L | $\mathrm{DQ}_{\mathrm{d}}$ | $\mathrm{DQ}_{\mathrm{d}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{a}}$ | $\mathrm{DQ}_{\mathrm{a}}$ |
| M | $\mathrm{DQ}_{\mathrm{d}}$ | $\mathrm{DQ}_{\mathrm{d}}$ | $V_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{a}}$ | $\mathrm{DQ}_{\mathrm{a}}$ |
| N | $\mathrm{DQP}_{\mathrm{d}}$ | NC | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{V}_{\text {SS }}$ | NC | NC | NC | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | NC | $\mathrm{DQP}_{\mathrm{a}}$ |
| P | NC/144M | A | A | A | TDI | A1 | TDO | A | A | A | NC/288M |
| R | MODE | A | A | A | TMS | A0 | TCK | A | A | A | A |

CY7C1472V25 (4M x 18)

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | NC/576M | A | $\overline{\mathrm{CE}}_{1}$ | $\overline{\mathrm{BW}}_{\mathrm{b}}$ | NC | $\overline{\mathrm{CE}}_{3}$ | $\overline{\mathrm{CEN}}$ | ADV/ $\overline{L D}$ | A | A | A |
| B | NC/1G | A | CE2 | NC | $\overline{B W}_{\text {a }}$ | CLK | $\overline{W E}$ | $\overline{\mathrm{OE}}$ | A | A | NC |
| C | NC | NC | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {DDQ }}$ | NC | DQPa |
| D | NC | $\mathrm{DQ}_{\mathrm{b}}$ | $V_{\text {DDQ }}$ | $V_{\text {DD }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $V_{\text {DD }}$ | $V_{\text {DDQ }}$ | NC | DQa |
| E | NC | $\mathrm{DQ}_{\mathrm{b}}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $V_{S S}$ | $V_{\text {DD }}$ | $V_{\text {DDQ }}$ | NC | $\mathrm{DQ}_{\mathrm{a}}$ |
| F | NC | $\mathrm{DQ}_{\mathrm{b}}$ | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DD }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DDQ }}$ | NC | $\mathrm{DQ}_{\mathrm{a}}$ |
| G | NC | $\mathrm{DQ}_{\mathrm{b}}$ | $V_{\text {DDQ }}$ | $V_{\text {DD }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $V_{S S}$ | $V_{\text {DD }}$ | $V_{\text {DDQ }}$ | NC | DQa |
| H | NC | NC | NC | $\mathrm{V}_{\text {DD }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{DD}}$ | NC | NC | ZZ |
| J | $\mathrm{DQ}_{\mathrm{b}}$ | NC | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DD }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{a}}$ | NC |
| K | $\mathrm{DQ}_{\mathrm{b}}$ | NC | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DD }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{a}}$ | NC |
| L | $\mathrm{DQ}_{\mathrm{b}}$ | NC | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DD }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{a}}$ | NC |
| M | $\mathrm{DQ}_{\mathrm{b}}$ | NC | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DD }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{a}}$ | NC |
| N | $\mathrm{DQP}_{\mathrm{b}}$ | NC | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{SS}}$ | NC | NC | NC | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {DDQ }}$ | NC | NC |
| P | NC/144M | A | A | A | TDI | A1 | TDO | A | A | A | NC/288M |
| R | MODE | A | A | A | TMS | A0 | TCK | A | A | A | A |

Pin Configurations (continued)
209-ball FBGA ( $14 \times 22 \times 1.76 \mathrm{~mm}$ ) Pinout
CY7C1474V25 (1M x 72)

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | DQg | DQg | A | $\mathrm{CE}_{2}$ | A | ADV/LD | A | $\overline{\mathrm{CE}}_{3}$ | A | DQb | DQb |
| B | DQg | DQg | $\overline{\mathrm{BWS}}_{\mathrm{c}}$ | $\overline{\mathrm{BWS}}_{\mathrm{g}}$ | NC | $\overline{\mathrm{WE}}$ | A | $\overline{\mathrm{BWS}}_{\mathrm{b}}$ | $\overline{\mathrm{BWS}}_{\mathrm{f}}$ | DQb | DQb |
| C | DQg | DQg | $\overline{B W S}_{h}$ | $\overline{B W S}_{d}$ | NC/576M | $\overline{\mathrm{CE}}_{1}$ | NC | $\overline{B W S}_{e}$ | $\overline{\mathrm{BWS}}_{\mathrm{a}}$ | DQb | DQb |
| D | DQg | DQg | $\mathrm{V}_{\mathrm{SS}}$ | NC | NC/1G | $\overline{\mathrm{OE}}$ | NC | NC | $\mathrm{V}_{\mathrm{SS}}$ | DQb | DQb |
| E | DQPg | DQPc | $\mathrm{V}_{\mathrm{DDQ}}$ | $V_{\text {DDQ }}$ | $V_{\text {DD }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $V_{D D}$ | $V_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | DQPf | DQPb |
| F | DQc | DQc | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\text {SS }}$ | NC | $\mathrm{V}_{\text {Ss }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\text {SS }}$ | DQf | DQf |
| G | DQc | DQc | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DDQ }}$ | $V_{\text {DD }}$ | NC | $\mathrm{V}_{\mathrm{DD}}$ | $V_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | DQf | DQf |
| H | DQc | DQc | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | NC | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | DQf | DQf |
| J | DQc | DQc | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | NC | $V_{\text {DD }}$ | $V_{\text {DDQ }}$ | $V_{\text {DDQ }}$ | DQf | DQf |
| K | NC | NC | CLK | NC | $\mathrm{V}_{\text {SS }}$ | $\overline{C E N}$ | $\mathrm{V}_{\text {SS }}$ | NC | NC | NC | NC |
| L | DQh | DQh | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | NC | $V_{\text {DD }}$ | $V_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | DQa | DQa |
| M | DQh | DQh | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | NC | $\mathrm{V}_{\text {Ss }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | DQa | DQa |
| N | DQh | DQh | $V_{\text {DDQ }}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | NC | $V_{\text {DD }}$ | $V_{\text {DDQ }}$ | $V_{\text {DDQ }}$ | DQa | DQa |
| P | DQh | DQh | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | ZZ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\text {Ss }}$ | DQa | DQa |
| R | DQPd | DQPh | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | $V_{\text {DD }}$ | $V_{\text {DD }}$ | $V_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | DQPa | DQPe |
| T | DQd | DQd | $\mathrm{V}_{\text {SS }}$ | NC | NC | MODE | NC | NC | $\mathrm{V}_{\text {SS }}$ | DQe | DQe |
| U | DQd | DQd | NC/144M | A | A | A | A | A | NC/288M | DQe | DQe |
| V | DQd | DQd | A | A | A | A1 | A | A | A | DQe | DQe |
| W | DQd | DQd | TMS | TDI | A | AO | A | TDO | TCK | DQe | DQe |

## Pin Definitions

| Pin Name | I/O Type | Pin Description |
| :---: | :---: | :---: |
| $\begin{array}{\|l} \hline \text { A0 } \\ \text { A1 } \\ \text { A } \end{array}$ | Input- <br> Synchronous | Address Inputs used to select one of the address locations. Sampled at the rising edge of the CLK. |
| $\begin{aligned} & \overline{\mathrm{BW}}_{\mathrm{a}} \\ & \overline{\mathrm{BW}}_{\mathrm{b}} \\ & \frac{\mathrm{BW}}{\mathrm{c}} \\ & \frac{\mathrm{BW}}{\mathrm{~d}} \\ & \frac{\mathrm{BW}}{\mathrm{e}} \\ & \frac{\mathrm{BW}_{\mathrm{f}}}{\frac{B W}{\mathrm{BW}}_{\mathrm{h}}} \end{aligned}$ | Input- <br> Synchronous | Byte Write Select Inputs, active LOW. Qualified with $\overline{\text { WE }}$ to conduct writes to the SRAM. Sampled on the rising edge of $\underline{C L K}$. $\overline{B W}_{a}$ controls $\mathrm{DQ}_{\mathrm{a}}$ and $\mathrm{DQP}_{\mathrm{a}}, \overline{B W}_{b}$ controls $\mathrm{DQ}_{\mathrm{b}}$ and $D \mathrm{BP}_{\mathrm{b}}$, $\overline{B W}_{c}$ controls $\mathrm{DQ}_{c}$ and $\mathrm{DQP}_{c}, \overline{B W}_{d}$ controls $\mathrm{DQ}_{d}$ and $\mathrm{DQP}_{d}, \widehat{B W}_{e}$ controls $\mathrm{DQ}_{e}$ and $\mathrm{DQP}_{e}, \mathrm{BW}_{f}$ controls $\mathrm{DQ}_{\mathrm{f}}$ and $\mathrm{DQP}_{\mathrm{f}}, \overline{\mathrm{BW}}_{\mathrm{g}}$ controls $\mathrm{DQ}_{\mathrm{g}}$ and $\mathrm{DQP}_{\mathrm{g}}, \overline{\mathrm{BW}}_{\mathrm{h}}$ controls $\mathrm{DQ}_{\mathrm{h}}$ and $\mathrm{DQP}_{\mathrm{h}}$. |
| $\overline{\mathrm{WE}}$ | Input- <br> Synchronous | Write Enable Input, active LOW. Sampled on the rising edge of CLK if $\overline{\mathrm{CEN}}$ is active LOW. This signal must be asserted LOW to initiate a write sequence. |

Pin Definitions (continued)

| Pin Name | I/O Type | Pin Description |
| :---: | :---: | :---: |
| ADV/ $\overline{L D}$ | InputSynchronous | Advance/Load Input used to advance the on-chip address counter or load a new address. When HIGH (and CEN is asserted LOW) the internal burst counter is advanced. When LOW, a new address can be loaded into the device for an access. After being deselected, ADV/LD should be driven LOW in order to load a new address. |
| CLK | InputClock | Clock Input. Used to capture all synchronous inputs to the device. CLK is qualified with $\overline{\mathrm{CEN}}$. CLK is only recognized if CEN is active LOW. |
| $\overline{\mathrm{CE}}_{1}$ | Input- <br> Synchronous | Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\mathrm{CE}_{2}$ and $\mathrm{CE}_{3}$ to select/deselect the device. |
| $\mathrm{CE}_{2}$ | InputSynchronous | Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\mathrm{CE}_{1}$ and $\mathrm{CE}_{3}$ to select/deselect the device. |
| $\overline{\mathrm{CE}}_{3}$ | InputSynchronous | Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\mathrm{CE}_{1}$ and $\mathrm{CE}_{2}$ to select/deselect the device. |
| $\overline{\mathrm{OE}}$ | InputAsynchronous | Output Enable, active LOW. Combined with the synchronous logic block inside the device to control the direction of the I/O pins. When LOW, the I/O pins are allowed to behave as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as input data pins. $\overline{\mathrm{OE}}$ is masked during the data portion of a write sequence, during the first clock when emerging from a deselected state and when the device has been deselected. |
| $\overline{\text { CEN }}$ | InputSynchronous | Clock Enable Input, active LOW. When asserted LOW the clock signal is recognized by the SRAM. When deasserted HIGH the clock signal is masked. Since deasserting CEN does not deselect the device, CEN can be used to extend the previous cycle when required. |
| $\mathrm{DQ}_{\mathrm{s}}$ | I/O- <br> Synchronous | Bidirectional Data I/O lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by $A_{[18: 0]}$ during the previous clock rise of the read cycle. The direction of the pins is controlled by OE and the internal control logic. When $\overline{\mathrm{OE}}$ is asserted LOW, the pins can behave as outputs. When HIGH, $\mathrm{DQ}_{\mathrm{a}}-\mathrm{DQ}_{\mathrm{h}}$ are placed in a tri-state condition. The outputs are automatically tri-stated during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected, regardless of the state of OE. |
| $\mathrm{DQP}_{\mathrm{X}}$ | I/O- <br> Synchronous | Bidirectional Data Parity I/O lines. Functionally, these signals are identical to $\mathrm{DQ}_{[71: 0]}$. During write sequences, $\mathrm{DQP}_{\mathrm{a}}$ is controlled by $\mathrm{BW}_{a}, \mathrm{DQP}_{b}$ is controlled $b y \overline{B W}_{b}, \mathrm{DQP}_{c}$ is controlled by $\overline{\mathrm{BW}}_{\mathrm{c}}$, and $\mathrm{DQP} \mathrm{P}_{\mathrm{d}}$ is controlled by $\overline{\mathrm{BW}}_{\mathrm{d}}, \mathrm{DQP}_{\mathrm{e}}$ is controlled by $\overline{\mathrm{BW}}_{\mathrm{e}}, \mathrm{DQP}_{\mathrm{f}}$ is controlled by $\overline{\mathrm{BW}}_{\mathrm{f}}$, $\mathrm{DQP}_{\mathrm{g}}$ is controlled by $\overline{\mathrm{BW}}_{\mathrm{g}}, \mathrm{DQP}_{\mathrm{h}}$ is controlled by $\overline{\mathrm{BW}}_{\mathrm{h}}$. |
| MODE | Input Strap Pin | Mode Input. Selects the burst order of the device. Tied HIGH selects the interleaved burst order. Pulled LOW selects the linear burst order. MODE should not change states during operation. When left floating MODE will default HIGH, to an interleaved burst order. |
| TDO | JTAG Serial Output Synchronous | Serial data-out to the JTAG circuit. Delivers data on the negative edge of TCK. |
| TDI | JTAG Serial Input Synchronous | Serial data-In to the JTAG circuit. Sampled on the rising edge of TCK. |
| TMS | Test Mode Select Synchronous | This pin controls the Test Access Port state machine. Sampled on the rising edge of TCK. |
| TCK | JTAG Clock | Clock input to the JTAG circuitry. |
| $\mathrm{V}_{\mathrm{DD}}$ | Power Supply | Power supply inputs to the core of the device. |
| $\mathrm{V}_{\text {DDQ }}$ | I/O Power Supply | Power supply for the I/O circuitry. |
| $\mathrm{V}_{\text {SS }}$ | Ground | Ground for the device. Should be connected to ground of the system. |
| NC | - | No connects. This pin is not connected to the die. |
| $\begin{aligned} & \mathrm{NC}(144 \mathrm{M}, \\ & 288 \mathrm{M}, \\ & 576 \mathrm{M}, 1 \mathrm{G}) \end{aligned}$ | - | These pins are not connected. They will be used for expansion to the $144 \mathrm{M}, 288 \mathrm{M}, 576 \mathrm{M}$ and 1G densities. |
| ZZ | InputAsynchronous | ZZ "Sleep" Input. This active HIGH input places the device in a non-time critical "sleep" condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull-down. |

## Functional Overview

The CY7C1470V25/CY7C1472V25/CY7C1474V25 are synchronous-pipelined Burst NoBL SRAMs designed specifically to eliminate wait states during Write/Read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock signal is qualified with the Clock Enable input signal ( $\overline{\mathrm{CEN}})$. If $\overline{\mathrm{CEN}}$ is HIGH, the clock signal is not recognized and all internal states are maintained. All synchronous operations are qualified with $\overline{\text { CEN }}$. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $\mathrm{t}_{\mathrm{CO}}$ ) is 3.0 ns ( $250-\mathrm{MHz}$ device).
Accesses can be initiated by asserting all three Chip Enables $\left(\overline{C E}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}\right)$ active at the rising edge of the clock. If Clock Enable ( $\overline{\mathrm{CEN}})$ is active LOW and ADV/LD is asserted LOW, the address presented to the device will be latched. The access can either be a Read or Write operation, depending on the status of the Write Enable ( $\overline{\mathrm{WE}}) . \overline{\mathrm{BW}}_{[x]}$ can be used to conduct Byte Write operations.
Write operations are qualified by the Write Enable ( $\overline{\mathrm{WE}})$. All writes are simplified with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables $\left(\overline{C E}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}\right)$ and an asynchronous Output Enable ( $\overline{\mathrm{OE}}$ ) simplify depth expansion. All operations (Reads, Writes, and Deselects) are pipelined. ADV/LD should be driven LOW once the device has been deselected in order to load a new address for the next operation.

## Single Read Accesses

A Read access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{\mathrm{CEN}}$ is asserted LOW, (2) $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}$, and $\overline{C E}_{3}$ are ALL asserted active, (3) the Write Enable input signal $\overrightarrow{W E}$ is deasserted HIGH, and (4) ADV/LD is asserted LOW. The address presented to the address inputs is latched into the Address Register and presented to the memory core and control logic. The control logic determines that a Read access is in progress and allows the requested data to propagate to the input of the output register. At the rising edge of the next clock the requested data is allowed to propagate through the output register and onto the data bus within 2.6 ns ( $250-\mathrm{MHz}$ device) provided $\overline{\mathrm{OE}}$ is active LOW. After the first clock of the Read access the output buffers are controlled by $\overline{\mathrm{OE}}$ and the internal control logic. $\overline{\mathrm{OE}}$ must be driven LOW in order for the device to drive out the requested data. During the second clock, a subsequent operation (Read/Write/Deselect) can be initiated. Deselecting the device is also pipelined. Therefore, when the SRAM is deselected at clock rise by one of the chip enable signals, its output will tri-state following the next clock rise.

## Burst Read Accesses

The CY7C1470V25/CY7C1472V25/CY7C1474V25 have an on-chip burst counter that allows the user the ability to supply a single address and conduct up to four Reads without reasserting the address inputs. ADV/LD must be driven LOW in order to load a new address into the SRAM, as described in the Single Read Access section above. The sequence of the burst counter is determined by the MODE input signal. A LOW input on MODE selects a linear burst mode, a HIGH selects an interleaved burst sequence. Both burst counters use A0 and A1 in the burst sequence, and will wrap-around when incremented sufficiently. A HIGH input on ADV/LD will increment
the internal burst counter regardless of the state of chip enables inputs or $\overline{W E}$. $\overline{W E}$ is latched at the beginning of a burst cycle. Therefore, the type of access (Read or Write) is maintained throughout the burst sequence.

## Single Write Accesses

Write accesses are initiated when the following conditions are satisfied at clock rise: (1) $\overline{C E N}$ is asserted LOW, (2) $\overline{C E}_{1}, \mathrm{CE}_{2}$, and $\overline{\mathrm{CE}}_{3}$ are ALL asserted active, and (3) the Write signal WE is asserted LOW. The address presented to the address inputs is loaded into the Address Register. The Write signals are latched into the Control Logic block.
On the subsequent clock rise the data lines are automatically tri-stated regardless of the state of the $\overline{\mathrm{OE}}$ input signal. This allows the external logic to present the data on DQ and DQP ( $\mathrm{DQ}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}, \mathrm{e}, \mathrm{f}, \mathrm{h}, \mathrm{h}} / \mathrm{DQP}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}, \mathrm{e}, \mathrm{f}, \mathrm{g}, \mathrm{h}}$ for CY7C1474V25, $\mathrm{DQ}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}} / \mathrm{DQP} \mathrm{a}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}}$ for CY7C1470V25 and $\mathrm{DQ}_{\mathrm{a}, \mathrm{b}} / \mathrm{DQP}_{\mathrm{a}, \mathrm{b}}$ for CY7C1472V25). In addition, the address for the subsequent access (Read/Write/Deselect) is latched into the Address Register (provided the appropriate control signals are asserted).
On the next clock rise the data presented to DQ and DQP ( $\mathrm{DQ}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}, \mathrm{e}, \mathrm{f}, \mathrm{q}, \mathrm{h}} \mathrm{DDQP}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}, \mathrm{e}, \mathrm{f}, \mathrm{h}}$ for CY7C1474V25, $\mathrm{DQ}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}} \mathrm{DQ} \mathrm{P}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}} \mathrm{for} \mathrm{CY} 7 \mathrm{C} 1470 \mathrm{~V} 25 \& \mathrm{DQ}_{\mathrm{a}, \mathrm{b}} / \mathrm{DQP}_{\mathrm{a}, \mathrm{b}}$ for CY7C1472V25) (or a subset for Byte Write operations, see Write Cycle Description table for details) inputs is latched into the device and the Write is complete.
The data written during the Write operation is controlled by $\overline{\mathrm{BW}}$ ( $\overline{B W}_{a, b, c, d, e, f, g, h}$ for CY7C1474V25, $\overline{B W}_{a, b, c, d}$ for CY7C1470V25 and BW ${ }_{\text {a,b }}$ for CY7C1472V25) signals. The CY7C1470V25/CY7C1472V25/CY7C1474V25 provides Byte Write capability that is described in the Write Cycle Description table. Asserting the Write Enable input ( $\overline{\mathrm{WE}})$ with the selected Byte Write Select ( $\overline{\mathrm{BW}}$ ) input will selectively write to only the desired bytes. Bytes not selected during a Byte Write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the Write operations. Byte Write capability has been included in order to greatly simplify Read/Modify/Write sequences, which can be reduced to simple Byte Write operations.
Because the CY7C1470V25/CY7C1472V25/CY7C1474V25 are common I/O devices, data should not be driven into the device while the outputs are active. The Output Enable ( $\overline{\mathrm{OE}}$ ) can be deasserted HIGH before presenting data to the DQ and DQP ( $\mathrm{DQ}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}, \mathrm{e}, \mathrm{f}, \mathrm{g}, \mathrm{h}} / \mathrm{DQP}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}, \mathrm{e}, \mathrm{f}, \mathrm{g}, \mathrm{h}}$ for CY7C1474V25, $\mathrm{DQ}_{a, b, c, \mathrm{~d}} / \mathrm{DQP} \mathrm{a}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}}$ for CY 7 C 1470 V 25 and $\mathrm{DQ}_{\mathrm{a}, \mathrm{b}} / \mathrm{DQP}_{\mathrm{a}, \mathrm{b}}$ for CY7C1472V25) inputs. Doing so will tri-state the output drivers. As a safety precaution, DQ and DQP $\left(D Q_{a, b, c, d, e, f, g, h} / D Q P_{a, b, c, d, e, f, g, h}\right.$ for CY7C1474V25, $\mathrm{DQ}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}} / \mathrm{DQP} \mathrm{P}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}}$ for CY7C1470V25 and $\mathrm{DQ}_{\mathrm{a}, \mathrm{b}} / \mathrm{DQP}_{\mathrm{a}, \mathrm{b}}$ for CY7C1472V25) are automatically tri-stated during the data portion of a Write cycle, regardless of the state of $\overline{O E}$.

## Burst Write Accesses

The CY7C1470V25/CY7C1472V25/CY7C1474V25 has an on-chip burst counter that allows the user the ability to supply a single address and conduct up to four Write operations without reasserting the address inputs. ADV/ $\overline{\mathrm{LD}}$ must be driven LOW in order to load the initial address, as described in the Single Write Access section above. When ADV/ $\overline{\mathrm{LD}}$ is driven HIGH on the subsequent clock rise, the Chip Enables $\left(\overline{C E}_{1}, \mathrm{CE}_{2}\right.$, and $\left.\overline{\mathrm{CE}}_{3}\right)$ and $\overline{\mathrm{WE}}$ inputs are ignored and the burst counter is incremented. The correct $\overline{\mathrm{BW}}\left(\overline{\mathrm{BW}}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}, \mathrm{e}, \mathrm{f}, \mathrm{g}, \mathrm{h}}\right.$ for

CY7C1474V25, $\overline{\mathrm{BW}}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}}$ for CY7C1470V25 and $\overline{\mathrm{BW}}_{\mathrm{a}, \mathrm{b}}$ for CY7C1472V25) inputs must be driven in each cycle of the burst write in order to write the correct bytes of data.

## Sleep Mode

The $Z Z$ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}$, and $\overline{\mathrm{CE}}_{3}$, must remain inactive for the duration of $\mathrm{t}_{\text {ZZREC }}$ after the ZZ input returns LOW.

## Linear Burst Address Table (MODE = GND)

| First <br> Address | Second <br> Address | Third <br> Address | Fourth <br> Address |
| :---: | :---: | :---: | :---: |
| $\mathrm{A} 1, \mathrm{~A} 0$ | $\mathrm{~A} 1, \mathrm{~A} 0$ | A1,A0 | A1,A0 |
| 00 | 01 | 10 | 11 |
| 01 | 10 | 11 | 00 |
| 10 | 11 | 00 | 01 |
| 11 | 00 | 01 | 10 |

Interleaved Burst Address Table (MODE = Floating or $\mathrm{V}_{\mathrm{DD}}$ )

| First <br> Address | Second <br> Address | Third <br> Address | Fourth <br> Address |
| :---: | :---: | :---: | :---: |
| $\mathrm{A} 1, \mathrm{~A} 0$ | $\mathrm{~A} 1, \mathrm{~A} 0$ | $\mathrm{~A} 1, \mathrm{~A} 0$ | $\mathrm{~A} 1, \mathrm{~A} 0$ |
| 00 | 01 | 10 | 11 |
| 01 | 00 | 11 | 10 |
| 10 | 11 | 00 | 01 |
| 11 | 10 | 01 | 00 |

## ZZ Mode Electrical Characteristics

| Parameter | Description | Test Conditions | Min. | Max. | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DDZZ}}$ | Sleep mode standby current | $\mathrm{ZZ} \geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$ |  | 120 | mA |
| $\mathrm{t}_{\mathrm{ZZS}}$ | Device operation to ZZ | $\mathrm{ZZ} \geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$ |  | $2 \mathrm{t}_{\mathrm{CYC}}$ | ns |
| $\mathrm{t}_{\mathrm{ZZREC}}$ | ZZ recovery time | $\mathrm{ZZ} \leq 0.2 \mathrm{~V}$ | $2 \mathrm{t}_{\mathrm{CYC}}$ |  | ns |
| $\mathrm{t}_{\mathrm{ZZI}}$ | ZZ active to sleep current | This parameter is sampled |  | $2 \mathrm{t}_{\mathrm{CYC}}$ | ns |
| $\mathrm{t}_{\text {RZZI }}$ | ZZ Inactive to exit sleep current | This parameter is sampled | 0 |  | ns |

Truth Table ${ }^{[1,2,3,4,5,6,7]}$

| Operation <br> Used | $\overline{\mathbf{C E}}$ | $\mathbf{Z Z}$ | ADVILD | $\overline{\mathbf{W E}}$ | $\overline{\mathbf{B W}}_{\mathbf{x}}$ | $\overline{\mathbf{O E E}}$ | $\overline{\mathbf{C E N}}$ | $\mathbf{C L K}$ | DQ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Deselect Cycle | None | H | L | L | X | X | X | L | $\mathrm{L}-\mathrm{H}$ | Tri-State |
| Continue Deselect Cycle | None | X | L | H | X | X | X | L | $\mathrm{L}-\mathrm{H}$ | Tri-State |
| Read Cycle (Begin Burst) | External | L | L | L | H | X | L | L | $\mathrm{L}-\mathrm{H}$ | Data Out (Q) |
| Read Cycle (Continue Burst) | Next | X | L | H | X | X | L | L | $\mathrm{L}-\mathrm{H}$ | Data Out (Q) |
| NOP/Dummy Read (Begin Burst) | External | L | L | L | H | X | H | L | $\mathrm{L}-\mathrm{H}$ | Tri-State |
| Dummy Read (Continue Burst) | Next | X | L | H | X | X | H | L | $\mathrm{L}-\mathrm{H}$ | Tri-State |
| Write Cycle (Begin Burst) | External | L | L | L | L | L | X | L | $\mathrm{L}-\mathrm{H}$ | Data In (D) |
| Write Cycle (Continue Burst) | Next | X | L | H | X | L | X | L | $\mathrm{L}-\mathrm{H}$ | Data In (D) |
| NOP/Write Abort (Begin Burst) | None | L | L | L | L | H | X | L | $\mathrm{L}-\mathrm{H}$ | Tri-State |
| Write Abort (Continue Burst) | Next | X | L | H | X | H | X | L | $\mathrm{L}-\mathrm{H}$ | Tri-State |
| Ignore Clock Edge (Stall) | Current | X | L | X | X | X | X | H | $\mathrm{L}-\mathrm{H}$ | - |
| Sleep Mode | None | X | H | X | X | X | X | X | X | Tri-State |

[^0]Partial Write Cycle Description ${ }^{[1,2,3,8]}$

| Function (CY7C1470V25) | $\overline{\text { WE }}$ | $\overline{B W}_{\text {d }}$ | $\overline{B W}_{\text {c }}$ | $\overline{\mathrm{BW}}_{\mathrm{b}}$ | $\overline{B W}_{\text {a }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Read | H | X | X | X | X |
| Write - No bytes written | L | H | H | H | H |
| Write Byte a - ( $\mathrm{DQ}_{\mathrm{a}}$ and $\left.\mathrm{DQP}_{\mathrm{a}}\right)$ | L | H | H | H | L |
| Write Byte b-( $\mathrm{DQ}_{\mathrm{b}}$ and $\left.\mathrm{DQP}_{\mathrm{b}}\right)$ | L | H | H | L | H |
| Write Bytes b, a | L | H | H | L | L |
| Write Byte c - ( $\mathrm{DQ}_{\mathrm{c}}$ and $\mathrm{DQP}_{\mathrm{c}}$ ) | L | H | L | H | H |
| Write Bytes c, a | L | H | L | H | L |
| Write Bytes c, b | L | H | LL | L | H |
| Write Bytes c, b, a | L | H | L | L | L |
| Write Byte d-( $\mathrm{DQ}_{\mathrm{d}}$ and $\left.\mathrm{DQP}_{\mathrm{d}}\right)$ | L | L | H | H | H |
| Write Bytes d, a | L | L | H | H | L |
| Write Bytes d, b | L | L | H | L | H |
| Write Bytes d, b, a | L | L | H | L | L |
| Write Bytes d, c | L | L | L | H | H |
| Write Bytes d, c, a | L | L | L | H | L |
| Write Bytes d, c, b | L | L | L | L | H |
| Write All Bytes | L | L | L | L | L |


| Function (CY7C1472V25) | $\overline{\mathbf{W E}}$ | $\overline{\mathbf{B W}}_{\mathbf{b}}$ | $\overline{\mathbf{B W W}}_{\mathbf{a}}$ |
| :--- | :---: | :---: | :---: |
| Read | H | x | x |
| Write - No Bytes Written | L | H | H |
| Write Byte $\mathrm{a}-\left(\mathrm{DQ}_{\mathrm{a}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{a}}\right)$ | L | H | L |
| Write Byte $\mathrm{b}-\left(\mathrm{DQ}_{\mathrm{b}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{b}}\right)$ | L | L | H |
| Write Both Bytes | L | L | L |


| Function (CY7C1474V25) | $\overline{\text { WE }}$ | $\overline{\mathrm{BW}}_{\mathbf{x}}$ |
| :--- | :---: | :---: |
| Read | H | x |
| Write - No Bytes Written | L | H |
| Write Byte $X-\left(\mathrm{DQ}_{\mathrm{x}}\right.$ and DQP $\left._{\mathrm{x})}\right)$ | L | L |
| Write All Bytes | L | $\mathrm{All} \overline{\mathrm{BW}}=\mathrm{L}$ |

[^1]
## IEEE 1149.1 Serial Boundary Scan (JTAG)

The CY7C1470V25/CY7C1472V25/CY7C1474V25 incorporates a serial boundary scan test access port (TAP). This port operates in accordance with IEEE Standard 1149.1-1990 but does not have the set of functions required for full 1149.1 compliance. These functions from the IEEE specification are excluded because their inclusion places an added delay in the critical speed path of the SRAM. Note that the TAP controller functions in a manner that does not conflict with the operation of other devices using 1149.1 fully compliant TAPs. The TAP operates using JEDEC-standard 2.5 V or 1.8 V I/O logic levels.
The CY7C1470V25/CY7C1472V25/CY7C1474V25 contains a TAP controller, instruction register, boundary scan register, bypass register, and ID register.

## Disabling the JTAG Feature

It is possible to operate the SRAM without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW $\left(\mathrm{V}_{\mathrm{SS}}\right)$ to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be connected to $V_{D D}$ through a pull-up resistor. TDO should be left unconnected. Upon power-up, the device will come up in a reset state which will not interfere with the operation of the device.

## TAP Controller State Diagram



The 0/1 next to each state represents the value of TMS at the rising edge of TCK.

## Test Access Port (TAP)

## Test Clock (TCK)

The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK.

## Test MODE SELECT (TMS)

The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. It is allowable to leave this ball unconnected if the TAP is not used. The ball is pulled up internally, resulting in a logic HIGH level.
Test Data-In (TDI)
The TDI ball is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see the TAP Controller State Diagram. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) of any register. (See Tap Controller Block Diagram.)

## Test Data-Out (TDO)

The TDO output ball is used to serially clock data-out from the registers. The output is active depending upon the current state of the TAP state machine. The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register. (See Tap Controller State Diagram.)

## TAP Controller Block Diagram



## Performing a TAP Reset

A RESET is performed by forcing TMS HIGH ( $V_{D D}$ ) for five rising edges of TCK. This RESET does not affect the operation of the SRAM and may be performed while the SRAM is operating.
At power-up, the TAP is reset internally to ensure that TDO comes up in a High-Z state.

## TAP Registers

Registers are connected between the TDI and TDO balls and allow data to be scanned into and out of the SRAM test circuitry. Only one register can be selected at a time through the instruction register. Data is serially loaded into the TDI ball on the rising edge of TCK. Data is output on the TDO ball on the falling edge of TCK.

## Instruction Register

Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO balls as shown in the Tap Controller Block Diagram. Upon power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as described in the previous section.
When the TAP controller is in the Capture-IR state, the two least significant bits are loaded with a binary "01" pattern to allow for fault isolation of the board-level serial test data path.

## Bypass Register

To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between the TDI and TDO balls. This allows data to be shifted through the SRAM with minimal delay. The bypass register is set LOW $\left(V_{S S}\right)$ when the BYPASS instruction is executed.

## Boundary Scan Register

The boundary scan register is connected to all the input and bidirectional balls on the SRAM.
The boundary scan register is loaded with the contents of the RAM I/O ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO balls when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD and SAMPLE Z instructions can be used to capture the contents of the I/O ring.
The Boundary Scan Order tables show the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The MSB of the register is connected to TDI and the LSB is connected to TDO.

## Identification (ID) Register

The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in the Identification Register Definitions table.

## TAP Instruction Set

## Overview

Eight different instructions are possible with the three-bit instruction register. All combinations are listed in the Instruction Codes table. Three of these instructions are listed as RESERVED and should not be used. The other five instructions are described in detail below.
The TAP controller used in this SRAM is not fully compliant to the 1149.1 convention because some of the mandatory 1149.1 instructions are not fully implemented.
The TAP controller cannot be used to load address data or control signals into the SRAM and cannot preload the I/O buffers. The SRAM does not implement the 1149.1 commands EXTEST or INTEST or the PRELOAD portion of SAMPLE/PRELOAD; rather, it performs a capture of the I/O ring when these instructions are executed.

Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO balls. To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state.

## EXTEST

EXTEST is a mandatory 1149.1 instruction which is to be executed whenever the instruction register is loaded with all Os. EXTEST is not implemented in this SRAM TAP controller, and therefore this device is not compliant to 1149.1. The TAP controller does recognize an all-0 instruction.
When an EXTEST instruction is loaded into the instruction register, the SRAM responds as if a SAMPLE/PRELOAD instruction has been loaded. There is one difference between the two instructions. Unlike the SAMPLE/PRELOAD instruction, EXTEST places the SRAM outputs in a High-Z state.

## IDCODE

The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO balls and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state.
The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state.

## SAMPLE Z

The SAMPLE $Z$ instruction causes the boundary scan register to be connected between the TDI and TDO balls when the TAP controller is in a Shift-DR state. It also places all SRAM outputs into a High-Z state.

## SAMPLE/PRELOAD

SAMPLE/PRELOAD is a 1149.1 mandatory instruction. The PRELOAD portion of this instruction is not implemented, so the device TAP controller is not fully 1149.1 compliant.
When the SAMPLE/PRELOAD instruction is loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and bidirectional balls is captured in the boundary scan register.
The user must be aware that the TAP controller clock can only operate at a frequency up to 20 MHz , while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output will undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible.
To guarantee that the boundary scan register will capture the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture set-up plus hold time ( $\mathrm{t}_{\mathrm{CS}}$ plus $\mathrm{t}_{\mathrm{CH}}$ ).
The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still
possible to capture all other signals and simply ignore the value of the CLK captured in the boundary scan register.
Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO balls.
Note that since the PRELOAD part of the command is not implemented, putting the TAP to the Update-DR state while performing a SAMPLE/PRELOAD instruction will have the same effect as the Pause-DR command.

## BYPASS

When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO balls. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board.

## Reserved

These instructions are not implemented but are reserved for future use. Do not use these instructions.

## TAP Timing



TAP AC Switching Characteristics Over the Operating Range ${ }^{[9,10]}$

| Parameter | Description | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Clock |  |  |  |  |
| $\mathrm{t}_{\text {TCYC }}$ | TCK Clock Cycle Time | 50 |  | ns |
| $\mathrm{t}_{\text {TF }}$ | TCK Clock Frequency |  | 20 | MHz |
| $\mathrm{t}_{\text {TH }}$ | TCK Clock HIGH time | 20 |  | ns |
| $\mathrm{t}_{\text {TL }}$ | TCK Clock LOW time | 20 |  | ns |
| Output Times |  |  |  |  |
| $\mathrm{t}_{\text {TDOV }}$ | TCK Clock LOW to TDO Valid |  | 10 | ns |
| $\mathrm{t}_{\text {TDOX }}$ | TCK Clock LOW to TDO Invalid | 0 |  | ns |
| Set-up Times |  |  |  |  |
| $\mathrm{t}_{\text {TMSS }}$ | TMS Set-up to TCK Clock Rise | 5 |  | ns |
| $\mathrm{t}_{\text {TDIS }}$ | TDI Set-up to TCK Clock Rise | 5 |  | ns |
| $\mathrm{t}_{\mathrm{CS}}$ | Capture Set-up to TCK Rise | 5 |  | ns |
| Hold Times |  |  |  |  |
| $\mathrm{t}_{\text {TMSH }}$ | TMS Hold after TCK Clock Rise | 5 |  | ns |
| $\mathrm{t}_{\text {TDIH }}$ | TDI Hold after Clock Rise | 5 |  | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | Capture Hold after Clock Rise | 5 |  | ns |

## Notes:

9. $\mathrm{t}_{\mathrm{CS}}$ and $\mathrm{t}_{\mathrm{CH}}$ refer to the set-up and hold time requirements of latching data from the boundary scan register.
10. Test conditions are specified using the load in TAP AC Test Conditions. $\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}=1 \mathrm{~ns}$.

### 2.5V TAP AC Test Conditions

Input pulse levels $\qquad$ $\mathrm{V}_{\mathrm{SS}}$ to 2.5 V
Input rise and fall time. $\qquad$ 1 ns
Input timing reference levels .........................................1.25V
Output reference levels $\qquad$ .1.25V
Test load termination supply voltage .............................1.25V

### 2.5V TAP AC Output Load Equivalent



### 1.8V TAP AC Test Conditions

Input pulse levels
0.2 V to $\mathrm{V}_{\mathrm{DDQ}}-0.2$

Input rise and fall time .. 1 ns
Input timing reference levels........................................... 0.9 V
Output reference levels ................................................... 0.9 V
Test load termination supply voltage .............................. 0.9 V

### 1.8V TAP AC Output Load Equivalent



## TAP DC Electrical Characteristics And Operating Conditions

$\left(0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V} \pm 0.125 \mathrm{~V}\right.$ unless otherwise noted $){ }^{[11]}$

| Parameter | Description | Test Conditions |  | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH} 1}$ | Output HIGH Voltage | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ | 1.7 |  | V |
| $\mathrm{V}_{\mathrm{OH} 2}$ | Output HIGH Voltage | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ | 2.1 |  | V |
|  |  |  | $\mathrm{V}_{\text {DDQ }}=1.8 \mathrm{~V}$ | 1.6 |  | V |
| $\mathrm{V}_{\text {OL1 }}$ | Output LOW Voltage | $\mathrm{I}_{\mathrm{OL}}=1.0 \mathrm{~mA}$ | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ |  | 0.4 | V |
| $\mathrm{V}_{\text {OL2 }}$ | Output LOW Voltage | $\mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ |  | 0.2 | V |
|  |  |  | $\mathrm{V}_{\text {DDQ }}=1.8 \mathrm{~V}$ |  | 0.2 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ | 1.7 | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
|  |  |  | $\mathrm{V}_{\text {DDQ }}=1.8 \mathrm{~V}$ | 1.26 | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| VIL | Input LOW Voltage |  | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ | -0.3 | 0.7 | V |
|  |  |  | $\mathrm{V}_{\mathrm{DDQ}}=1.8 \mathrm{~V}$ | -0.3 | 0.36 | V |
| IX | Input Load Current | $\mathrm{GND} \leq \mathrm{V}_{1} \leq \mathrm{V}_{\mathrm{DDQ}}$ |  | -5 | 5 | $\mu \mathrm{A}$ |

## Identification Register Definitions

| Instruction Field | CY7C1470V25 <br> $(\mathbf{2 M ~ x ~ 3 6 ) ~}$ | CY7C1472V25 <br> $\mathbf{( 4 M} \mathbf{~ x ~ 1 8 )}$ | CY7C1474V25 <br> $\mathbf{( 1 M ~ x ~ 7 2 )}$ | Description |
| :--- | :---: | :---: | :---: | :--- |
| Revision Number (31:29) | 000 | 000 | 000 | Describes the version number |
| Device Depth (28:24) | 01011 | 01011 | 01011 | Reserved for internal use |
| Architecture/Memory Type(23:18) | 001000 | 001000 | 001000 | Defines memory type and archi- <br> tecture |
| Bus Width/Density(17:12) | 100100 | 010100 | 110100 | Defines width and density |
| Cypress JEDEC ID Code (11:1) | 00000110100 | 00000110100 | 00000110100 | Allows unique identification of <br> SRAM vendor |
| ID Register Presence Indicator (0) | 1 | 1 | 1 | Indicates the presence of an ID <br> register |

## Note:

11. All voltages referenced to $\mathrm{V}_{\mathrm{SS}}$ (GND).

## Scan Register Sizes

| Register Name | Bit Size (x36) | Bit Size (x18) | Bit Size (x72) |
| :--- | :---: | :---: | :---: |
| Instruction | 3 | 3 | 3 |
| Bypass | 1 | 1 | 1 |
| ID | 32 | 32 | 32 |
| Boundary Scan Order-165FBGA | 71 | 52 | - |
| Boundary Scan Order-209BGA | - | - | 110 |

## Identification Codes

| Instruction | Code | Description |
| :--- | :---: | :--- |
| EXTEST | 000 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. <br> Forces all SRAM outputs to High-Z state. This instruction is not 1149.1-compliant. |
| IDCODE | 001 | Loads the ID register with the vendor ID code and places the register between TDI and TDO. <br> This operation does not affect SRAM operations. |
| SAMPLE Z | 010 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. <br> Forces all SRAM output drivers to a High-Z state. |
| RESERVED | 011 | Do Not Use: This instruction is reserved for future use. |
| SAMPLE/PRELOAD | 100 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. <br> Does not affect SRAM operation. This instruction does not implement 1149.1 preload function <br> and is therefore not 1149.1-compliant. |
| RESERVED | 101 | Do Not Use: This instruction is reserved for future use. |
| RESERVED | 110 | Do Not Use: This instruction is reserved for future use. |
| BYPASS | 111 | Places the bypass register between TDI and TDO. This operation does not affect SRAM opera- <br> tions. |

## Boundary Scan Exit Order (2M x 36)

| Bit \# | 165-Ball ID | Bit \# | 165-Ball ID |
| :---: | :---: | :---: | :---: |
| 1 | C1 | 21 | R3 |
| 2 | D1 | 22 | P2 |
| 3 | E1 | 23 | R4 |
| 4 | D2 | 24 | P6 |
| 5 | E2 | 25 | R6 |
| 6 | F1 | 26 | R8 |
| 7 | G1 | 27 | P3 |
| 8 | F2 | 28 | P4 |
| 9 | G2 | 29 | P8 |
| 10 | J1 | 30 | P9 |
| 11 | K1 | 31 | P10 |
| 12 | L1 | 32 | R9 |
| 13 | J2 | 33 | R10 |
| 14 | M1 | 34 | R11 |
| 15 | N1 | 35 | N11 |
| 16 | K2 | 36 | M11 |
| 17 | L2 | 37 | L11 |
| 18 | M2 | 38 | M10 |
| 19 | R1 | 39 | L10 |
| 20 | R2 | 40 | K11 |


| Bit \# | 165-Ball ID |
| :---: | :---: |
| 41 | J11 |
| 42 | K10 |
| 43 | J10 |
| 44 | H11 |
| 45 | G11 |
| 46 | F11 |
| 47 | E11 |
| 48 | D10 |
| 49 | D11 |
| 50 | C11 |
| 51 | G10 |
| 52 | F10 |
| 53 | E10 |
| 54 | A9 |
| 55 | B9 |
| 56 | A10 |
| 57 | B10 |
| 58 | A8 |
| 59 | B8 |
| 60 | A7 |


| Bit \# | 165-Ball ID |
| :---: | :---: |
| 61 | B7 |
| 62 | B6 |
| 63 | A6 |
| 64 | B5 |
| 65 | A5 |
| 66 | A4 |
| 67 | B4 |
| 68 | B3 |
| 69 | A3 |
| 70 | A2 |
| 71 | B2 |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

Boundary Scan Exit Order (4M x 18)

| Bit \# | 165-Ball ID |
| :---: | :---: |
| 1 | D2 |
| 2 | E2 |
| 3 | F2 |
| 4 | G2 |
| 5 | J1 |
| 6 | K1 |
| 7 | L1 |
| 8 | M1 |
| 9 | N1 |
| 10 | R1 |
| 11 | R2 |
| 12 | R3 |
| 13 | P2 |


| Bit \# | 165-Ball ID |
| :---: | :---: |
| 14 | R4 |
| 15 | P6 |
| 16 | R6 |
| 17 | R8 |
| 18 | P3 |
| 19 | P4 |
| 20 | P8 |
| 21 | P9 |
| 22 | P10 |
| 23 | R9 |
| 24 | R10 |
| 25 | R11 |
| 26 | M10 |


| Bit \# | 165-Ball ID |
| :---: | :---: |
| 27 | L10 |
| 28 | K10 |
| 29 | J10 |
| 30 | H11 |
| 31 | G11 |
| 32 | F11 |
| 33 | E11 |
| 34 | D11 |
| 35 | C11 |
| 36 | A11 |
| 37 | A9 |
| 38 | B9 |
| 39 | A10 |


| Bit \# | 165-Ball ID |
| :---: | :---: |
| 40 | B10 |
| 41 | A8 |
| 42 | B8 |
| 43 | A7 |
| 44 | B7 |
| 45 | B6 |
| 46 | A6 |
| 47 | B5 |
| 48 | A4 |
| 49 | B3 |
| 50 | A3 |
| 51 | A2 |
| 52 | B2 |

Boundary Scan Exit Order (1M x 72)

| Bit \# | 209-Ball ID |
| :---: | :---: |
| 1 | A1 |
| 2 | A2 |
| 3 | B1 |
| 4 | B2 |
| 5 | C1 |
| 6 | C2 |
| 7 | D1 |
| 8 | D2 |
| 9 | E1 |
| 10 | E2 |
| 11 | F1 |
| 12 | F2 |
| 13 | G1 |
| 14 | G2 |
| 15 | H1 |
| 16 | H2 |
| 17 | J1 |
| 18 | J2 |
| 19 | L1 |
| 20 | L2 |
| 21 | M1 |
| 22 | M2 |
| 23 | N1 |
| 24 | N2 |
| 25 | P1 |
| 26 | P2 |
| 27 | R2 |
| 28 | R1 |


| Bit \# | 209-Ball ID |
| :---: | :---: |
| 29 | T1 |
| 30 | T2 |
| 31 | U1 |
| 32 | U2 |
| 33 | V1 |
| 34 | V2 |
| 35 | W1 |
| 36 | W2 |
| 37 | T6 |
| 38 | V3 |
| 39 | V4 |
| 40 | U4 |
| 41 | W5 |
| 42 | V6 |
| 43 | W6 |
| 44 | V5 |
| 45 | U5 |
| 46 | U6 |
| 47 | W7 |
| 48 | V7 |
| 49 | U7 |
| 50 | V8 |
| 51 | V9 |
| 52 | W11 |
| 53 | W10 |
| 54 | V11 |
| 55 | V10 |
| 56 | U11 |


| Bit \# | 209-Ball ID |
| :---: | :---: |
| 57 | U10 |
| 58 | T11 |
| 59 | T10 |
| 60 | R11 |
| 61 | R10 |
| 62 | P11 |
| 63 | P10 |
| 64 | N11 |
| 65 | N10 |
| 66 | M11 |
| 67 | M10 |
| 68 | L11 |
| 69 | L10 |
| 70 | P6 |
| 71 | J11 |
| 72 | J10 |
| 73 | H11 |
| 74 | H10 |
| 75 | G11 |
| 76 | G10 |
| 77 | F11 |
| 78 | F10 |
| 79 | E10 |
| 80 | E11 |
| 81 | D11 |
| 82 | D10 |
| 83 | C11 |
| 84 | C10 |
|  |  |


| Bit \# | 209-Ball ID |
| :---: | :---: |
| 85 | B11 |
| 86 | B10 |
| 87 | A11 |
| 88 | A10 |
| 89 | A7 |
| 90 | A5 |
| 91 | A9 |
| 92 | U8 |
| 93 | A6 |
| 94 | D6 |
| 95 | K6 |
| 96 | B6 |
| 97 | K3 |
| 98 | A8 |
| 99 | B4 |
| 100 | B3 |
| 101 | C3 |
| 102 | C4 |
| 103 | C8 |
| 104 | C9 |
| 105 | B9 |
| 106 | B8 |
| 107 | A4 |
| 108 | C6 |
| 109 | B7 |
| 110 | A3 |
|  |  |
|  |  |
|  |  |
|  |  |

## Maximum Ratings

(Above which the useful life may be impaired. For user guidelines, not tested.)
Storage Temperature $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature with
Power Applied. $\qquad$ . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage on $\mathrm{V}_{\mathrm{DD}}$ Relative to GND........ -0.5 V to +3.6 V
Supply Voltage on $\mathrm{V}_{\mathrm{DDQ}}$ Relative to GND ...... -0.5 V to $+\mathrm{V}_{\mathrm{DD}}$
DC to Outputs in Tri-State $\qquad$ -0.5 V to $\mathrm{V}_{\mathrm{DDQ}}+0.5 \mathrm{~V}$
DC Input Voltage $\qquad$ -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$

Current into Outputs (LOW)........................................ 20 mA
Static Discharge Voltage.......................................... > 2001V (per MIL-STD-883, Method 3015)
Latch-up Current................................................... > 200 mA

## Operating Range

| Range | Ambient <br> Temperature | $\mathbf{V}_{\text {DD }}$ | $\mathbf{V}_{\text {DDQ }}$ |
| :--- | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $2.5 \mathrm{~V}-5 \% /+5 \%$ | 1.7 V to $\mathrm{V}_{\mathrm{DD}}$ |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  |

Electrical Characteristics Over the Operating Range ${ }^{[12,13]}$

| Parameter | Description | Test Conditions |  | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DD }}$ | Power Supply Voltage |  |  | 2.375 | 2.625 | V |
| $\mathrm{V}_{\mathrm{DDQ}}$ | I/O Supply Voltage | for 2.5 V I/O |  | 2.375 | $\mathrm{V}_{\text {DD }}$ | V |
|  |  | for 1.8 V I/O |  | 1.7 | 1.9 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | for $2.5 \mathrm{~V} \mathrm{I/O} \mathrm{IOH}=,-1.0 \mathrm{~mA}$ |  | 2.0 |  | V |
|  |  | for $1.8 \mathrm{~V} \mathrm{I} / \mathrm{O}, \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ |  | 1.6 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | for $2.5 \mathrm{~V} \mathrm{I/O}, \mathrm{I}_{\mathrm{OL}}=1.0 \mathrm{~mA}$ |  |  | 0.4 | V |
|  |  | for $1.8 \mathrm{~V} \mathrm{I} / \mathrm{O}, \mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ |  |  | 0.2 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage ${ }^{[12]}$ | for 2.5 V I/O |  | 1.7 | $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ | V |
|  |  | for 1.8V I/O |  | 1.26 | $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage ${ }^{[12]}$ | for 2.5 V I/O |  | -0.3 | 0.7 | V |
|  |  | for 1.8V I/O |  | -0.3 | 0.36 | V |
| ${ }^{\text {I }}$ | Input Leakage Current except ZZ and MODE | $\mathrm{GND} \leq \mathrm{V}_{\mathrm{I}} \leq \mathrm{V}_{\mathrm{DDQ}}$ |  | -5 | 5 | $\mu \mathrm{A}$ |
|  | Input Current of MODE | Input $=\mathrm{V}_{\text {SS }}$ |  | -30 |  | $\mu \mathrm{A}$ |
|  |  | Input $=\mathrm{V}_{\mathrm{DD}}$ |  |  | 5 | $\mu \mathrm{A}$ |
|  | Input Current of ZZ | Input $=\mathrm{V}_{\text {SS }}$ |  | -5 |  | $\mu \mathrm{A}$ |
|  |  | Input $=\mathrm{V}_{\mathrm{DD}}$ |  |  | 30 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{Oz}}$ | Output Leakage Current | GND $\leq \mathrm{V}_{1} \leq \mathrm{V}_{\text {DDQ }}$, Output Disabled |  | -5 | 5 | $\mu \mathrm{A}$ |
| IDD | $\mathrm{V}_{\text {DD }}$ Operating Supply | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=\mathrm{Max.,} \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA}, \\ & \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}=1 / \mathrm{t}_{\mathrm{CYC}} \end{aligned}$ | 4.0-ns cycle, 250 MHz |  | 450 | mA |
|  |  |  | 5.0-ns cycle, 200 MHz |  | 450 | mA |
|  |  |  | 6.0-ns cycle, 167 MHz |  | 400 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Automatic CE <br> Power-down <br> Current-TTL Inputs | $\begin{aligned} & \text { Max. } V_{\text {DD }}, \text { Device Deselected, } \\ & V_{\text {IN }} \geq V_{I H} \text { or } V_{\text {IN }} \leq V_{I L}, \\ & f=f_{M A X}=1 / t_{\mathrm{CYC}} \end{aligned}$ | 4.0-ns cycle, 250 MHz |  | 200 | mA |
|  |  |  | 5.0-ns cycle, 200 MHz |  | 200 | mA |
|  |  |  | 6.0-ns cycle, 167 MHz |  | 200 | mA |
| $\mathrm{I}_{\text {SB2 }}$ | Automatic CE Power-down Current-CMOS Inputs | $\begin{aligned} & \text { Max. } \mathrm{V}_{\mathrm{DD}}, \text { Device Deselected, } \\ & \mathrm{V}_{\text {IN }} \leq 0.3 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\text {IN }} \geq \mathrm{V}_{\mathrm{DDQ}}-0.3 \mathrm{~V}, \mathrm{f}=0 \end{aligned}$ | All speed grades |  | 120 | mA |
| $\mathrm{I}_{\text {SB3 }}$ | Automatic CE <br> Power-down <br> Current-CMOS Inputs | $\begin{aligned} & \text { Max. } V_{\text {DD }}, \text { Device Deselected, } \\ & V_{\text {IN }} \leq 0.3 \mathrm{~V} \text { or } \\ & V_{\text {IN }} \geq V_{D D Q}-0.3 \mathrm{~V} \\ & f=f_{\text {MAX }}=1 / t_{\mathrm{CYC}} \end{aligned}$ | 4.0-ns cycle, 250 MHz |  | 200 | mA |
|  |  |  | 5.0-ns cycle, 200 MHz |  | 200 | mA |
|  |  |  | 6.0-ns cycle, 167 MHz |  | 200 | mA |
| $\mathrm{I}_{\text {SB4 }}$ | Automatic CE <br> Power-down <br> Current-TTL Inputs | Max. $\mathrm{V}_{\mathrm{DD}}$, Device Deselected, $\mathrm{V}_{\text {IN }} \geq \mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IL }}, \mathrm{f}=0$ | All speed grades |  | 135 | mA |

[^2]
## Capacitance ${ }^{[14]}$

| Parameter | Description | Test Conditions | 100 TQFP Max. | 165 FBGA Max. | 209 FBGA Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {ADDRESS }}$ | Address Input Capacitance | $\begin{gathered} \hline \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}, \\ \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{DDQ}}=2.5 \mathrm{~V} \end{gathered}$ | 6 | 6 | 6 | pF |
| $\mathrm{C}_{\text {DATA }}$ | Data Input Capacitance |  | 5 | 5 | 5 | pF |
| $\mathrm{C}_{\text {CTRL }}$ | Control Input Capacitance |  | 8 | 8 | 8 | pF |
| $\mathrm{C}_{\text {CLK }}$ | Clock Input Capacitance |  | 6 | 6 | 6 | pF |
| $\mathrm{C}_{1 / \mathrm{O}}$ | Input/Output Capacitance |  | 5 | 5 | 5 | pF |

Thermal Resistance ${ }^{[14]}$

| Parameter | Description | Test Conditions | $\begin{aligned} & 100 \text { TQFP } \\ & \text { Package } \end{aligned}$ | 165 FBGA Package | 209 FBGA Package | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\Theta_{\mathrm{JA}}$ | Thermal Resistance (Junction to Ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, per EIA/JESD51. | 24.63 | 16.3 | 15.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Theta_{\mathrm{Jc}}$ | Thermal Resistance (Junction to Case) |  | 2.28 | 2.1 | 1.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## AC Test Loads and Waveforms

2.5V I/O Test Load

1.8 V I/O Test Load


Note:
14. Tested initially and after any design or process changes that may affect these parameters.

Switching Characteristics Over the Operating Range [15, 16]

| Parameter | Description | -250 |  | -200 |  | -167 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| $\mathrm{t}_{\text {Power }}{ }^{\text {[17] }}$ | $\mathrm{V}_{\mathrm{CC}}$ (typical) to the First Access Read or Write | 1 |  | 1 |  | 1 |  | ms |
| Clock |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{CYC}}$ | Clock Cycle Time | 4.0 |  | 5.0 |  | 6.0 |  | ns |
| $\mathrm{F}_{\text {MAX }}$ | Maximum Operating Frequency |  | 250 |  | 200 |  | 167 | MHz |
| $\mathrm{t}_{\mathrm{CH}}$ | Clock HIGH | 2.0 |  | 2.0 |  | 2.2 |  | ns |
| $\mathrm{t}_{\mathrm{CL}}$ | Clock LOW | 2.0 |  | 2.0 |  | 2.2 |  | ns |
| Output Times |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{CO}}$ | Data Output Valid After CLK Rise |  | 3.0 |  | 3.0 |  | 3.4 | ns |
| toev | $\overline{\text { OE LOW to Output Valid }}$ |  | 3.0 |  | 3.0 |  | 3.4 | ns |
| $\mathrm{t}_{\text {DOH }}$ | Data Output Hold After CLK Rise | 1.3 |  | 1.3 |  | 1.5 |  | ns |
| $\mathrm{t}_{\mathrm{CHZ}}$ | Clock to High-Z ${ }^{[18,19,20]}$ |  | 3.0 |  | 3.0 |  | 3.4 | ns |
| $\mathrm{t}_{\mathrm{CLZ}}$ | Clock to Low-Z ${ }^{[18,19,20]}$ | 1.3 |  | 1.3 |  | 1.5 |  | ns |
| $\mathrm{t}_{\mathrm{EOHz}}$ | $\overline{\mathrm{OE}}$ HIGH to Output High-Z ${ }^{[18,19, ~ 20]}$ |  | 3.0 |  | 3.0 |  | 3.4 | ns |
| $\mathrm{t}_{\text {EOLZ }}$ | $\overline{\mathrm{OE}}$ LOW to Output Low-Z ${ }^{[18,19,20]}$ | 0 |  | 0 |  | 0 |  | ns |
| Set-up Times |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{AS}}$ | Address Set-up Before CLK Rise | 1.4 |  | 1.4 |  | 1.5 |  | ns |
| $t_{\text {DS }}$ | Data Input Set-up Before CLK Rise | 1.4 |  | 1.4 |  | 1.5 |  | ns |
| $\mathrm{t}_{\text {CENS }}$ | $\overline{\mathrm{CEN}}$ Set-up Before CLK Rise | 1.4 |  | 1.4 |  | 1.5 |  | ns |
| $t_{\text {WES }}$ | $\overline{\mathrm{WE}}$, $\overline{\mathrm{BW}}_{\mathrm{x}}$ Set-up Before CLK Rise | 1.4 |  | 1.4 |  | 1.5 |  | ns |
| $\mathrm{t}_{\text {ALS }}$ | ADV/LD ${ }^{\text {Set-up Before CLK Rise }}$ | 1.4 |  | 1.4 |  | 1.5 |  | ns |
| $\mathrm{t}_{\text {CES }}$ | Chip Select Set-up | 1.4 |  | 1.4 |  | 1.5 |  | ns |
| Hold Times |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{AH}}$ | Address Hold After CLK Rise | 0.4 |  | 0.4 |  | 0.5 |  | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Input Hold After CLK Rise | 0.4 |  | 0.4 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {CENH }}$ | $\overline{\text { CEN }}$ Hold After CLK Rise | 0.4 |  | 0.4 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {WEH }}$ | $\overline{\mathrm{WE}}, \overline{\mathrm{BW}}_{\mathrm{x}}$ Hold After CLK Rise | 0.4 |  | 0.4 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {ALH }}$ | ADV/ $\overline{\text { LD }}$ Hold after CLK Rise | 0.4 |  | 0.4 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {CEH }}$ | Chip Select Hold After CLK Rise | 0.4 |  | 0.4 |  | 0.5 |  | ns |

## Notes:

15. Timing reference is 1.25 V when $\mathrm{V}_{\mathrm{DDQ}}=2.5 \mathrm{~V}$ and 0.9 V when $\mathrm{V}_{\mathrm{DDQ}}=1.8 \mathrm{~V}$.
16. Test conditions shown in (a) of AC Test Loads unless otherwise noted.
17. This part has a voltage regulator internally; $t_{\text {power }}$ is the time power needs to be supplied above $V_{D D}$ minimum initially, before a Read or Write operation can be initiated.
18. $t_{C H Z}, t_{C L Z}, t_{E O L Z}$, and $t_{E O H Z}$ are specified with AC test conditions shown in (b) of AC Test Loads. Transition is measured $\pm 200$ mV from steady-state voltage.
19. At any given voltage and temperature, $t_{E O H Z}$ is less than $t_{E O L}$ and $t_{C H Z}$ is less than $t_{C L Z}$ to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High-Z prior to Low-Z under the same system conditions.
20. This parameter is sampled and not $100 \%$ tested.

## Switching Waveforms

Read/Write/Timing ${ }^{[21, ~ 22, ~ 23]}$


V//A DON'T CARE UNDEFINED
Notes:
21. For this waveform $\overline{Z Z}$ is tied LOW.
22. When $\overline{\mathrm{CE}}$ is LOW, $\overline{\mathrm{CE}}_{1}$ is LOW, $\mathrm{CE}_{2}$ is HIGH and $\overline{\mathrm{CE}}_{3}$ is LOW. When $\overline{\mathrm{CE}}$ is $\mathrm{HIGH}, \overline{\mathrm{CE}}_{1}$ is HIGH or $\mathrm{CE}_{2}$ is LOW or $\overline{\mathrm{CE}}_{3}$ is HIGH .
23. Order of the Burst sequence is determined by the status of the MODE ( $0=$ Linear, $1=$ Interleaved).Burst operations are optional.

## Switching Waveforms (continued)

```
NOP, STALL and DESELECT Cycles }\mp@subsup{}{}{[21, 22, 24]
```


don'tcare undefined
ZZ Mode Timing ${ }^{[25,26]}$


## Notes:

24. The IGNORE CLOCK EDGE or STALL cycle (Clock 3) illustrated $\overline{C E N}$ being used to create a pause. A Write is not performed during this cycle. 25. Device must be deselected when entering $Z Z$ mode. See cycle description table for all possible signal conditions to deselect the device. 26. I/Os are in High-Z when exiting ZZ sleep mode.

## Ordering Information

Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or visit www.cypress.com for actual products offered.

| $\begin{aligned} & \text { Speed } \\ & \text { (MHz) } \end{aligned}$ | Ordering Code | Package Diagram | Part and Package Type | Operating Range |
| :---: | :---: | :---: | :---: | :---: |
| 167 | CY7C1470V25-167AXC | 51-85050 | 100-Pin Thin Quad Flat Pack (14 $\times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Commercial |
|  | CY7C1472V25-167AXC |  |  |  |
|  | CY7C1470V25-167BZC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1472V25-167BZC |  |  |  |
|  | CY7C1470V25-167BZXC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) Lead-Free |  |
|  | CY7C1472V25-167BZXC |  |  |  |
|  | CY7C1474V25-167BGC | 51-85167 | 209-ball Fine-Pitch Ball Grid Array ( $14 \times 22 \times 1.76 \mathrm{~mm}$ ) |  |
|  | CY7C1474V25-167BGXC |  | 209-ball Fine-Pitch Ball Grid Array ( $14 \times 22 \times 1.76 \mathrm{~mm}$ ) Lead-Free |  |
|  | CY7C1470V25-167AXI | 51-85050 | 100-Pin Thin Quad Flat Pack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Industrial |
|  | CY7C1472V25-167AXI |  |  |  |
|  | CY7C1470V25-167BZI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1472V25-167BZI |  |  |  |
|  | CY7C1470V25-167BZXI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x $17 \times 1.4 \mathrm{~mm}$ ) Lead-Free |  |
|  | CY7C1472V25-167BZXI |  |  |  |
|  | CY7C1474V25-167BGI | 51-85167 | 209-ball Fine-Pitch Ball Grid Array ( $14 \times 22 \times 1.76 \mathrm{~mm}$ ) |  |
|  | CY7C1474V25-167BGXI |  | 209-ball Fine-Pitch Ball Grid Array ( $14 \times 22 \times 1.76 \mathrm{~mm}$ ) Lead-Free |  |
| 200 | CY7C1470V25-200AXC | 51-85050 | $100-$ Pin Thin Quad Flat Pack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Commercial |
|  | CY7C1472V25-200AXC |  |  |  |
|  | CY7C1470V25-200BZC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1472V25-200BZC |  |  |  |
|  | CY7C1470V25-200BZXC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x $17 \times 1.4 \mathrm{~mm}$ ) Lead-Free |  |
|  | CY7C1472V25-200BZXC |  |  |  |
|  | CY7C1474V25-200BGC | 51-85167 | 209-ball Fine-Pitch Ball Grid Array ( $14 \times 22 \times 1.76 \mathrm{~mm}$ ) |  |
|  | CY7C1474V25-200BGXC |  | 209-ball Fine-Pitch Ball Grid Array ( $14 \times 22 \times 1.76 \mathrm{~mm}$ ) Lead-Free |  |
|  | CY7C1470V25-200AXI | 51-85050 | 100-Pin Thin Quad Flat Pack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Industrial |
|  | CY7C1472V25-200AXI |  |  |  |
|  | CY7C1470V25-200BZI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1472V25-200BZI |  |  |  |
|  | CY7C1470V25-200BZXI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) Lead-Free |  |
|  | CY7C1472V25-200BZXI |  |  |  |
|  | CY7C1474V25-200BGI | 51-85167 | 209-ball Fine-Pitch Ball Grid Array $(14 \times 22 \times 1.76 \mathrm{~mm})$ <br> 209-ball Fine-Pitch Ball Grid Array $(14 \times 22 \times 1.76 \mathrm{~mm})$ Lead-Free |  |
|  | CY7C1474V25-200BGXI |  |  |  |

CY7C1470V25
CY7C1472V25
CY7C1474V25

## Ordering Information (continued)

Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or visit www.cypress.com for actual products offered.

| $\begin{array}{\|l} \hline \text { Speed } \\ \text { (MHz) } \end{array}$ | Ordering Code | Package Diagram | Part and Package Type | Operating Range |
| :---: | :---: | :---: | :---: | :---: |
| 250 | CY7C1470V25-250AXC | 51-85050 | 100-Pin Thin Quad Flat Pack (14 $\times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Commercial |
|  | CY7C1472V25-250AXC |  |  |  |
|  | CY7C1470V25-250BZC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x $17 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1472V25-250BZC |  |  |  |
|  | CY7C1470V25-250BZXC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) Lead-Free |  |
|  | CY7C1472V25-250BZXC |  |  |  |
|  | CY7C1474V25-250BGC | 51-85167 | 209-ball Fine-Pitch Ball Grid Array ( $14 \times 22 \times 1.76 \mathrm{~mm}$ ) |  |
|  | CY7C1474V25-250BGXC |  | 209-ball Fine-Pitch Ball Grid Array ( $14 \times 22 \times 1.76 \mathrm{~mm}$ ) Lead-Free |  |
|  | CY7C1470V25-250AXI | 51-85050 | 100-Pin Thin Quad Flat Pack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Industrial |
|  | CY7C1472V25-250AXI |  |  |  |
|  | CY7C1470V25-250BZI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1472V25-250BZI |  |  |  |
|  | CY7C1470V25-250BZXI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array ( $15 \times 17 \times 1.4 \mathrm{~mm}$ ) Lead-Free |  |
|  | CY7C1472V25-250BZXI |  |  |  |
|  | CY7C1474V25-250BGI | 51-85167 | 209-ball Fine-Pitch Ball Grid Array ( $14 \times 22 \times 1.76 \mathrm{~mm}$ ) |  |
|  | CY7C1474V25-250BGXI |  | 209-ball Fine-Pitch Ball Grid Array ( $14 \times 22 \times 1.76 \mathrm{~mm}$ ) Lead-Free |  |

CY7C1472V25 CY7C1474V25

## Package Diagrams

100-Pin Thin Plastic Quad Flatpack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) (51-85050)


A

1. JEDEC STD REF MS-026
2. BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in ( 0.25 mm ) PER SIDE BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH 3. DIMENSIONS IN MILLIMETERS

CY7C1472V25
CY7C1474V25

## Package Diagrams (continued)

165-Ball FBGA (15 x $17 \times 1.4 \mathrm{~mm})(51-85165)$


51-85165-*A

Package Diagrams (continued)
209-Ball FBGA ( $14 \times 22 \times 1.76 \mathrm{~mm}$ ) (51-85167)


NoBL and No Bus Latency are trademarks of Cypress Semiconductor Corporation. ZBT is a trademark of Integrated Device Technology, Inc. All product and company names mentioned in this document are the trademarks of their respective holders.

## Document History Page

| Document Title: CY7C1470V25/CY7C1472V25/CY7C1474V25 72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL ${ }^{\text {TM }}$ Architecture Document Number: 38-05290 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| REV. | ECN No. | Issue Date | Orig. of Change | Description of Change |
| ** | 114677 | 08/06/02 | PKS | New data sheet |
| *A | 121519 | 01/27/03 | CJM | Updated features for package offering Removed $300-\mathrm{MHz}$ offering <br> Changed tCO, tEOV, tCHZ, tEOHZ from 2.4 ns to $2.6 \mathrm{~ns}(250 \mathrm{MHz})$, tDOH, tCLZ from 0.8 ns to $1.0 \mathrm{~ns}(250 \mathrm{MHz})$, tDOH, tCLZ from 1.0 ns to $1.3 \mathrm{~ns}(200 \mathrm{MHz})$ Updated ordering information Changed Advanced Information to Preliminary |
| *B | 223721 | See ECN | NJY | Changed timing diagrams <br> Changed logic block diagrams <br> Modified Functional Description <br> Modified "Functional Overview" section <br> Added boundary scan order for all packages <br> Included thermal numbers and capacitance values for all packages <br> Included IDD and ISB values <br> Removed $250-\mathrm{MHz}$ offering and included $225-\mathrm{MHz}$ speed bin <br> Changed package outline for 165FBGA package and 209-ball BGA package <br> Removed 119-BGA package offering |
| *C | 235012 | See ECN | RYQ | Minor Change: The data sheets do not match on the spec system and external web |
| *D | 243572 | See ECN | NJY | Changed ball C11,D11,E11,F11,G11 from DQPb,DQb,DQb,DQb,DQb to DQPa,DQa,DQa,DQa,DQa in page 4 Modified capacitance values in page 19 |
| *E | 299511 | See ECN | SYT | Removed $225-\mathrm{MHz}$ offering and included $250-\mathrm{MHz}$ speed bin Changed $\mathrm{t}_{\mathrm{CYC}}$ from 4.4 ns to 4.0 ns for $250-\mathrm{MHz}$ Speed Bin Changed $\Theta_{J A}$ from 16.8 to $24.63^{\circ} \mathrm{C} / \mathrm{W}$ and $\Theta_{\mathrm{JC}}$ from 3.3 to $2.28^{\circ} \mathrm{C} / \mathrm{W}$ for 100 TQFP Package on Page \# 19 <br> Added lead-free information for 100-Pin TQFP and 165 FBGA Packages Added comment of 'Lead-free BG packages availability' below the Ordering Information |
| *F | 320197 | See ECN | PCI | Corrected typo in part numbers on page\# 9 and 10 |
| *G | 331513 | See ECN | PCI | Address expansion pins/balls in the pinouts for all packages are modified as per JEDEC standard <br> Added Address Expansion pins in the Pin Definitions Table <br> Added Industrial Operating Range <br> Modified $\mathrm{V}_{\mathrm{OL}}, \mathrm{V}_{\mathrm{OH}}$ Test Conditions <br> Updated Ordering Information Table |
| *H | 416221 | See ECN | RXU | Converted from Preliminary to Final <br> Changed address of Cypress Semiconductor Corporation on Page\# 1 from "3901 North First Street" to "198 Champion Court" <br> Changed Three-state to Tri-state <br> Changed the description of $I_{X}$ from Input Load Current to Input Leakage Current on page\# 17 <br> Changed the $\mathrm{I}_{\mathrm{X}}$ current values of MODE on page \# 17 from $-5 \mu \mathrm{~A}$ and $30 \mu \mathrm{~A}$ to $-30 \mu \mathrm{~A}$ and $5 \mu \mathrm{~A}$ <br> Changed the $I_{X}$ current values of $Z Z$ on page \# 17 from $-30 \mu \mathrm{~A}$ and $5 \mu \mathrm{~A}$ to $-5 \mu \mathrm{~A}$ and $30 \mu \mathrm{~A}$ <br> Changed $V_{D D Q}<V_{D D}$ to $V_{D D Q} \leq V_{D D}$ on page \#17 <br> Replaced Package Name column with Package Diagram in the Ordering Information table <br> Updated Ordering Information table |

## Document Title: CY7C1470V25/CY7C1472V25/CY7C1474V25 72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL ${ }^{\text {™ }}$ Architecture <br> Document Number: 38-05290

| *I | 472335 | See ECN | VKN | lorrected the typo in the pin configuration for 209-Ball FBGA pinout <br> (Corrected the ball name for H9 to $V_{S S}$ from $\left.V_{S S Q}\right)$. <br> Added the Maximum Rating for Supply Voltage on $V_{\text {DDQ }}$ Relative to GND. <br> Changed $t_{T H}, t_{T L}$ from 25 ns to 20 ns and $t_{\text {TDOV }}$ from 5 ns to 10 ns in TAP AC <br> Switching Characteristics table. <br> Updated the Ordering Information table. |
| :---: | :--- | :--- | :--- | :--- |


[^0]:    Notes:

    1. $\mathrm{X}=$ "Don't Care", $H=$ Logic HIGH, L = Logic LOW, $\overline{\mathrm{CE}}$ stands for ALL Chip Enables active. $\overline{B W}_{x}=L$ signifies at least one $B y t e ~ W r i t e ~ S e l e c t ~ i s ~ a c t i v e, ~ \overline{B W}_{x}=V_{\text {Valid }}$ signifies that the desired Byte Write Selects are asserted, see Write Cycle Description table for details.
    2. Write is defined by $\overline{W E}$ and $\overline{B W}_{[a: d]}$. See Write Cycle Description table for details.
    3. When a Write cycle is detected, all I/Os are tri-stated, even during Byte Writes.
    4. The DQ and DQP pins are controlled by the current cycle and the $\overline{O E}$ signal.
    5. $\overline{\mathrm{CEN}}=\mathrm{H}$ inserts wait states.
    6. Device will power-up deselected and the I/Os in a tri-state condition, regardless of $\overline{\mathrm{OE}}$.
    7. $\overline{\mathrm{OE}}$ is asynchronous and is not sampled with the clock rise. It is masked internally during Write cycles.During a Read cycle $\mathrm{DQ}_{\mathrm{S}}$ and $\mathrm{DQP}_{[a: d]}=\mathrm{Tri}^{\mathrm{OE}}$. State when $\overline{\mathrm{OE}}$ is inactive or when the device is deselected, and $\mathrm{DQ}_{\mathrm{s}}=$ data when $\overline{\mathrm{OE}}$ is active.
[^1]:    Note:
    8. Table only lists a partial listing of the Byte Write combinations. Any combination of $\overline{\mathrm{BW}}_{\text {[a:d] }}$ is valid. Appropriate Write will be done based on which Byte Write is active.

[^2]:    Notes:
    12. Overshoot: $\mathrm{V}_{\mathrm{IH}}(\mathrm{AC})<\mathrm{V}_{\mathrm{DD}}+1.5 \mathrm{~V}$ (Pulse width less than $\mathrm{t}_{\mathrm{CYC}} / 2$ ), undershoot: $\mathrm{V}_{\mathrm{IL}}(\mathrm{AC})>-2 \mathrm{~V}$ (Pulse width less than $\mathrm{t}_{\mathrm{CYC}} / 2$ ).
    13. $T_{\text {Power-up: }}$ Assumes a linear ramp from $O V$ to $V_{D D}$ (min.) within 200 ms . During this time $V_{H}<V_{D D}$ and $V_{D D Q} \leq V_{D D}$.

