# Agilent HDMP-0440 Quad Port Bypass Circuit for Fibre Channel Arbitrated Loops Data Sheet # **Description** The HDMP-0440 is a Quad Port Bypass Circuit (PBC), which provides a low-cost, low-power physical-layer solution for Fibre Channel Arbitrated Loop (FC-AL) disk array configurations. By using a PBC such as the HDMP-0440, hard disks may be pulled out or swapped while other disks in the array are available to the system. A PBC consists of multiple 2:1 multiplexers daisy chained together. Each port has two modes of operation: "disk in loop" and "disk bypassed." When the "disk in loop" mode is selected, the loop goes into and out of the disk drive at that port. For example, data goes from the HDMP-0440's TO NODE[n]± differential output pins to the Disk Drive Transceiver IC's (e.g. an HDMP-1636A) Rx differential input pins. Data from the Disk Drive Transceiver IC's Tx differential outputs goes to the HDMP-0440's FM NODE[n]± differential input pins. Figure 2 shows connection diagrams for disk drive array applications. When the "disk bypassed" mode is selected, the disk drive is either absent or non-functional and the loop bypasses the hard disk. The "disk bypassed" mode is enabled by pulling the BYPASS[n]- pin low. Leave BYPASS[n]- floating to enable the "disk in loop" mode. HDMP-0440s may be cascaded with other members of the HDMP-04XX/HDMP-05XX family through the appropriate FM NODE[n] $\pm$ and TO NODE[n] $\pm$ pins to accommodate any number of hard disks (see Figure 3). The unused cells in the HDMP-0440 may be bypassed by using pulldown resistors on the BYPASS[n]- pins for these cells. An HDMP-0440 may also be configured as five 1:1 buffers, as two 2:1 multiplexers or as two 1:2 buffers. #### **Features** - Supports 1.0625 GBd Fibre Channel operation - Supports 1.25 GBd Gigabit Ethernet (GE) operation - Quad PBC in one package - Equalizers on all inputs - High-speed LVPECL I/O - Buffered Line Logic (BLL) outputs (no external bias resistors required) - 0.5 W typical power at Vcc = 3.3 V - 44 Pin, 10 mm, low-cost plastic QFP package # **Applications** - RAID, JBOD, BTS cabinets - Two 2:1 muxes - Two 1:2 buffers - $1 \ge N$ Gigabit serial buffer - $N \ge 1$ Gigabit serial mux **CAUTION:** As with all semiconductor ICs, it is advised that normal static precautions be taken in the handling and assembly of this component to prevent damage and/or degradation which may be induced by electrostatic discharge (ESD). # **HDMP-0440 Block Diagram** ## **BLL OUTPUT** All TO\_NODE[n]± high-speed differential outputs are driven by a Buffered Line Logic (BLL) circuit that has on-chip source termination, so no external bias resistors are required. The BLL Outputs on the HDMP-0440 are of equal strength and can drive lengthy FR-4 PCB trace. Unused outputs should not be left unconnected. Ideally, unused outputs should have their differential pins shorted together with a short PCB trace. If longer traces or transmission lines are connected to the output pins, the lines should be differentially terminated with an appropriate resistor. The value of the termination resistor should match the PCB trace differential impedance. # **EQU INPUT** All FM\_NODE[n]± high-speed differential inputs have an Equalization (EQU) buffer to offset the effects of skin loss and dispersion on PCBs. An external termination resistor is required across all high-speed inputs. The value of the termination resistor should match the PCB trace differential impedance. Alternatively, instead of a single resistor, two resistors in series, with an AC ground between them, can be connected differentially across the FM\_NODE[n]± inputs. The latter configuration attenuates high-frequency common mode noise. ## BYPASS[n]- INPUT The active low BYPASS[n]- inputs control the data flow through the HDMP-0440. All BYPASS pins are LVTTL and contain internal pull-up circuitry. To bypass a port, the appropriate BYPASS[n]- pin should be connected to GND through a 1 k $\Omega$ resistor. Otherwise, the BYPASS[n]- inputs should be left to float, as the internal pull-up circuitry will force them high. Figure 1. Block diagram of HDMP-0440. Figure 2. Connection diagram for disk array applications. Figure 3. Connection diagram for multiple HDMP-0440s. # I/O Type Definitions | , 6 1, 10 201111110110 | | | |------------------------|--------------------------------------|--| | I/O Type | Definition | | | I-LVTTL | LVTTL Input | | | 0-LVTTL | LVTTL Output | | | HS_OUT | High Speed Output, LVPECL compatible | | | HS_IN | High Speed Input | | | С | External Circuit Node | | | S | Power Supply or Ground | | # **Pin Definitions** | Pin Name | Pin | Pin Type | Pin Description | |---------------|----------|----------|------------------------------------------------------------------------------------| | TO_NODE[0]+ | 24 | HS_OUT | Serial Data Outputs: High-speed outputs to a hard disk drive or to a cable. | | TO_NODE[0]- | 25 | | | | TO_NODE[1]+ | 07 | | | | TO_NODE[1]- | 06 | | | | TO_NODE[2]+ | 44 | | | | TO_NODE[2]- | 43 | | | | TO_NODE[3]+ | 38 | | | | ΓO_NODE[3]- | 37 | | | | TO_NODE[4]+ | 31 | | | | TO_NODE[4]- | 30 | | | | FM_NODE[0]+ | 10 | HS_IN | Serial Data Inputs: High-speed inputs from a hard disk drive or from a cable. | | FM_NODE[0]- | 09 | 110_111 | Solidi Bata inpato. Then a posse inpato from a flara disk affect of from a subject | | FM_NODE[1]+ | 04 | | | | FM_NODE[1]- | 03 | | | | FM_NODE[1]+ | 41 | | | | FM_NODE[2]- | 40 | | | | FM_NODE[3]+ | 35 | | | | FM_NODE[3]+ | 34 | | | | | | | | | FM_NODE[4]+ | 28 | | | | -M_NODE[4]- | 27 | | | | BYPASS[0]- | 14 | I-LVTTL | Bypass Inputs: For "disk bypassed" mode, connect BYPASS[n]- to GND | | BYPASS[1]- | 15 | | through a 1 k $\Omega$ resistor. For "disk in loop" mode, float HIGH. | | BYPASS[2]- | 16 | | | | BYPASS[3]- | 17 | | | | BYPASS[4]- | 18 | | | | GND | 01 | S | <b>Ground:</b> Normally 0 V. See Figure 9 for Recommended Power Supply Filtering. | | | 80 | | | | | 11 | | | | | 12 | | | | | 13 | | | | | 19 | | | | | 22 | | | | | 23 | | | | | 33 | | | | | 39 | | | | VccHS[0] | 26 | S | High Speed Supply: Normally 3.3 V. Used only for high-speed outputs( | | VccHS[1] | 05 | S | TO_NODE[n]). See Figure 9 for Recommended Power Supply Filtering. | | VccHS[2] | 42 | S | | | VccHS[3] | 36 | S | | | VccHS[4] | 29 | S | | | Vcc | 02 | S | Logic Power Supply: Normally 3.3 V. Used for internal logic. See Figure 9 for | | <b>V</b> () ( | 14 | J | Recommended Power Supply Filtering. | | | 20 | | necommended i ower suppry i mering. | | | 20<br>21 | | | | | | | | | | 32 | | | # **Absolute Maximum Ratings** $T_A = 25^{\circ}C$ , except as specified. Operation in excess of any of these conditions may result in permanent damage to this device. Continuous operation at these minimum or maximum ratings is not recommended. | Symbol | Parameter | Units | Min. | Max. | |-----------------------|------------------------------------|-------|------|--------------------------| | Vcc | Supply Voltage | V | -0.5 | 4.0 | | VIN,LVTTL | LVTTL Input Voltage | V | -0.5 | Vcc + 0.5 <sup>[1]</sup> | | V <sub>IN,HS_IN</sub> | HS_IN Input Voltage (Differential) | mV | 200 | 2000 | | I <sub>0,LVTTL</sub> | LVTTL Output Sink/Source Current | mA | | ±13 | | T <sub>stg</sub> | Storage Temperature | °C | -65 | +150 | | $\overline{T_{j}}$ | Junction Temperature | °C | 0 | +125 | ## Note: # **DC Electrical Specifications** $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = 3.15$ V to 3.45 V. | | , | | | | | |-----------------------|-------------------------------------------------------------------------------------|-------|------|------|------| | Symbol | Parameter | Units | Min. | Тур. | Max. | | V <sub>IH,LVTTL</sub> | LVTTL Input High Voltage Range | V | 2.0 | | | | VIL,LVTTL | LVTTL Input Low Voltage Range | V | | | 0.8 | | V <sub>OH,LVTTL</sub> | LVTTL Output High Voltage Range, $I_{OH}$ = -400 $\mu$ A | V | 2.2 | | Vcc | | V <sub>0L,LVTTL</sub> | LVTTL Output Low Voltage Level, I <sub>OL</sub> = 1 mA | V | 0 | | 0.6 | | IIH,LVTTL | Input High Current (Magnitude), V <sub>IN</sub> = 2.4 V, V <sub>CC</sub> = 3.45 V | μΑ | | | 40 | | I <sub>IL,LVTTL</sub> | Input Low Current (Magnitude), $V_{IN} = 0.4 \text{ V}$ , $V_{CC} = 3.45 \text{ V}$ | μΑ | | | -600 | | Icc | Total Supply Current, T <sub>A</sub> = 25°C | mA | | 150 | 185 | <sup>1.</sup> Must remain less than or equal to absolute maximum $V_{CC}$ voltage of 4.0 V. AC Electrical Specifications $T_A = 0^{\circ}C \ to \ +70^{\circ}C, \ V_{CC} = 3.15 \ V \ to \ 3.45 \ V.$ | Symbol | Parameter | Units | Min. | Тур. | Max. | |--------------------------|------------------------------------------------------------------------|-------|------|------|------| | T <sub>LOOP_LAT</sub> | Total Loop Latency from FM_NODE[0] to TO_NODE[0] | ns | | 2.0 | | | T <sub>CELL_LAT</sub> | Per Cell Latency from FM_NODE[4] to TO_NODE[0] | ns | | 0.8 | | | t <sub>r,LVTTLin</sub> | Input LVTTL Rise Time Requirement, 0.8 V to 2.0 V | ns | | 2.0 | | | t <sub>f,LVTTLin</sub> | Input LVTTL Fall Time Requirement, 2.0 V to 0.8 V | ns | | 2.0 | | | t <sub>r</sub> ,LVTTLout | Output TTL Rise Time, 0.8 V to 2.0 V, 10 pF Load | ns | | 1.7 | 3.3 | | t <sub>f,LVTTLout</sub> | Output TLL Fall Time, 2.0 V to 0.8 V, 10 pF Load | ns | | 1.7 | 2.4 | | t <sub>rs,HS</sub> _out | HS_OUT Single-Ended Rise Time, 20% to 80% | ps | | 200 | 30 | | tfs,HS_OUT | HS_OUT Single-Ended Fall Time, 20% to 80% | ps | | 200 | 300 | | t <sub>rd,HS</sub> _OUT | HS_OUT Differential Rise Time, 20% to 80% | ps | | 200 | 300 | | t <sub>fd,HS_OUT</sub> | HS_OUT Differential Fall Time, 20% to 80% | ps | | 200 | 30 | | VIP,HS_IN | HS_IN Required Pk-Pk Differential Input Voltage | mV | 200 | 1200 | 2000 | | Vop,HS_OUT | HS_OUT Pk-Pk Differential Output Voltage (Z0 = 75 $\Omega$ , Figure 6) | mV | 1100 | 1400 | 2000 | # **Guaranteed Operating Rates** $T_A = 0^{\circ}C$ to +70°C, $V_{CC} = 3.15$ V to 3.45 V. | FC Serial Clock Rate (MBd) | | GE Serial Clock Rate (MBd) | | | |----------------------------|-------|----------------------------|-------|--| | Min. | Max. | Min. | Max. | | | 1,040 | 1,080 | 1,240 | 1,260 | | Figue 4. Eye diagram of TO\_NODE[1] $\pm$ high speed differential output (50 $\Omega$ termination). Note: Measurement taken with a 2<sup>7</sup>-1 PRBS input to FM\_NODE[1] $\pm$ . # Simplified I/O Cells Figure 5. O-LVTTL and I-LVTTL simplified circuit schematic. NOTE: 1. FM\_NODE[n] INPUTS SHOULD NEVER BE CONNECTED TO GROUND AS PERMANENT DAMAGE TO THE DEVICE MAY RESULT. Figure 6. HS\_OUT and HS\_IN simplified circuit schematic. # **Package Information** # **Power Dissipation and Thermal Resistance.** $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = 3.15$ V to 3.45 V. | Symbol | Parameter | Units | Тур. | Max. | |---------------------|--------------------------------------|-------|------|------| | P <sub>D</sub> | Power Dissipation | mW | 500 | 640 | | $\Theta_{jc}^{[1]}$ | Thermal Resistance, Junction to Case | °C/W | 7 | | #### Note: $T_j = T_C + (\Theta_{ja} \times P_D)$ , where $T_C$ is the case temperature measured on the top center of the package and $P_D$ is the power being dissipated. | Item | Details | |----------------------------------|----------------------| | Package Material | Plastic | | Lead Finish Material | 85% Tin, 15% Lead | | Lead Finish Thickness | 200-800 micro-inches | | Lead Skew | 0.33 mm max | | Lead Coplanarity (Seating Plane) | 0.10 mm max | ## **Mechanical Dimensions** Figure 7. HDMP-0440 package drawing. Based on independent package testing by Agilent. O<sub>ja</sub> for this device is 57°C/W. O<sub>ja</sub> is measured on a standard 3x3" FR4 PCB in a still air environment. To determine the actual junction temperature in a given application, use the following equation: # **Pin Diagram and Recommended Supply Filtering** nnnn-nnn = WAFER LOT – BUILD NUMBER; Rz.zz = DIE REVISION; S = SUPPLIER CODE YYWW = DATE CODE (YY = YEAR, WW = WORK WEEK); COUNTRY = COUNTRY OF MANUFACTURE (ON BACK SIDE) Figure 8. HDMP-0440 package layout and marking, top view. CAPACITORS = 0.1 µF (EXCEPT WHERE NOTED). Figure 9. Recommended power supply filtering. # www.agilent.com/semiconductors For product information and a complete list of distributors, please go to our web site. For technical assistance call: Americas/Canada: +1 (800) 235-0312 or (408) 654-8675 Europe: +49 (0) 6441 92460 China: 10800 650 0017 Hong Kong: (+65) 6756 2394 India, Australia, New Zealand: (+65) 6755 1939 Japan: (+81 3) 3335-8152(Domestic/International), or 0120-61-1280(Domestic Only) Korea: (+65) 6755 1989 Singapore, Malaysia, Vietnam, Thailand, Philippines, Indonesia: (+65) 6755 2044 Taiwan: (+65) 6755 1843 Data subject to change. Copyright © 2003 Agilent Technologies, Inc. April 3, 2003 5988-8563EN