# USER'S MANUAL 

## S3C9484/C9488/F9488 8-bit CMOS <br> Microcontroller Revision 1

ELECTRONICS

## PRODUCT OVERVIEW

## S3C9-SERIES MICROCONTROLLERS

Samsung's SAM88RCRI family of 8-bit single-chip CMOS microcontrollers offers a fast and efficient CPU, a wide range of integrated peripherals, and various mask-programmable ROM sizes.

A address/data bus architecture and a large number of bit-configurable I/O ports provide a flexible programming environment for applications with varied memory and I/O requirements. Timer/counters with selectable operating modes are included to support real-time operations.

## S3C9484/C9488/F9488 MICROCONTROLLER

The S3C9484/C9488/F9488 single-chip CMOS microcontrollers are fabricated using the highly advanced CMOS process technology based on Samsung's latest CPU architecture.

The S3C9484 is a microcontroller with a 4K-byte mask-programmable ROM embedded.
The S3C9488 is a microcontroller with a 8K-byte mask-programmable ROM embedded.
The S3F9488 is a microcontroller with a 8K-byte multi time programmable ROM embedded.
Using a proven modular design approach, Samsung engineers have successfully developed the S3C9484/C9488/F9488 by integrating the following peripheral modules with the powerful SAM88 RCRI core:

- Five configurable I/O ports (38 pins) with 8-pin LED direct drive and LCD display
- Ten interrupt sources with one vector and one interrupt level
- One watchdog timer function with two source clock (Basic Timer overflow and internal RC oscillator)
- One 8-bit basic timer for oscillation stabilization
- Watch timer for real time clock
- Two 8-bit timer/counter with time interval, PWM, and Capture mode
- Analog to digital converter with 9 input channels and 10-bit resolution
- One asynchronous UART

The S3C9484/C9488/F9488 microcontroller is ideal for use in a wide range of home applications requiring simple timer/counter, ADC, LED or LCD display with ADC application, etc. They are currently available in 32-pin SOP/SDIP 42-pin SDIP and 44-pin QFP package.

## MTP

The S3F9488 has on-chip 8-Kbyte multi time programmable (MTP) ROM instead of masked ROM. The S3F9488 is fully compatible to the S3C9488, in function, in D.C. electrical characteristics and in pin configuration.

## s^M sunf

## FEATURES

## CPU

- SAM88RCRI CPU core


## Memory

- 208-byte general purpose register (RAM)
- 4/8-Kbyte internal mask program memory
- 8-Kbyte internal multi time program memory (S3F9488)


## Oscillation Sources

- Crystal, Ceramic, RC
- CPU clock divider (1/1, $1 / 2,1 / 8,1 / 16$ )


## Instruction Set

- 41 instructions
- IDLE and STOP instructions added for powerdown modes


## Instruction Execution Time

- $\quad 500 \mathrm{~ns}$ at $8-\mathrm{MHz}$ fosc (minimum)


## Interrupts

- 10 interrupt sources with one vector / one level


## I/O Ports

- Total 38 bit-programmable pins (44QFP) Total 36 bit-programmable pins (42SDIP) Total 26 bit-programmable pins (32SDIP/32SOP)


## Basic Timer

- One programmable 8-bit basic timer (BT) for Oscillation stabilization control •


## 8bit Timers A/B

- One 8-bit timer/counter (Timer A) with three operating modes; Interval mode, capture mode and PWM mode.
- One 8-bit timer/counter (Timer B) Carrier frequency (or PWM) generator.


## Watch Timer

- Real-time and interval time measurement.
- Four frequency output to BUZ pin.
- Clock generation for LCD.


## LCD Controller/Driver (Optional)

- $8 \mathrm{COM} \times 19$ SEG (MAX 19 digit) 4 COM $\times 19$ SEG (MAX 8 digit)


## A/D Converter

- Nine analog input channels
- 12.5 us conversion speed at $4 \mathrm{MHz} \mathrm{f}_{\mathrm{ADC}}$ clock.


## Asynchronous UART

- Programmable baud rate generator
- Support serial data transmit/receive operations with 8-bit, 9-bit UART


## Watchdog Timer

- Two oscillation sources selection (by Smart option)
- Safety work for noise interference


## Low Voltage Reset (LVR)

- Low Voltage Check to make system reset
- $\mathrm{V}_{\mathrm{LVR}}=2.6 \mathrm{~V} / 3.3 \mathrm{~V} / 3.9 \mathrm{~V}$


## Voltage Detector for Indication

- Voltage Detector to indicate specific voltage.
- $\mathrm{S} / \mathrm{W}$ control $(2.4 \mathrm{~V}, 2.7 \mathrm{~V}, 3.3 \mathrm{~V}, 3.9 \mathrm{~V})$


## Operating Temperature Range

- $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$


## Operating Voltage Range

- 2.2 V to 5.5 V at 4 MHz f Osc
- 2.7 V to 5.5 V at 8 MHz fosc


## Package Type

- 32-pin SDIP, 32-pin SOP
- 42-pin SDIP, 44-pin QFP


## Smart Option

- Low Voltage Reset(LVR) level and enable/disable are at your hardwired option.
- I/O Port (P0.0- P0.2/P3.3-P3.6) mode selection at Reset.
- Watchdog Timer oscillator selection.


## BLOCK DIAGRAM



Figure 1-1. S3C9484/C9488/F9488 Block Diagram

## PIN ASSIGNMENT



Figure 1-2. S3C9484/C9488/F9488 Pin Assignment (44-QFP)


Figure 1-3. S3C9484/C9488/F9488 Pin Assignment (42-SDIP)


Figure 1-4. S3C9484/C9488/F9488 Pin Assignment (32-SOP/SDIP)

## PIN DESCRIPTIONS

Table 1-1. Pin Descriptions of 44-QFP and 42-SDIP

| Pin Names | $\begin{aligned} & \text { Pin } \\ & \text { Type } \end{aligned}$ | Pin Description | Circuit Type | 44 Pin No. | $\begin{gathered} 42 \text { Pin } \\ \text { No. } \end{gathered}$ | Shared Functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { P0.0, P0.1 } \\ & \text { P0.2 } \\ & \text { P0.3 } \\ & \text { P0.4 } \\ & \text { P0.5 } \\ & \text { P0.6 } \\ & \text { P0.7 } \end{aligned}$ | I/O | I/O port with bit-programmable pins. Configurable to input or push-pull output mode. Pull-up resistors can be assigned by software. Pins can also be assigned individually as alternative function pins. | $\begin{gathered} \hline E \\ E-1 \\ E-2 \\ H-16 \end{gathered}$ | $\begin{aligned} & \hline 10-14 \\ & 16-18 \end{aligned}$ | $\begin{gathered} \hline 16-18 \\ 20-22 \end{gathered}$ | XTIN, XTOUT RESETB ADC8 COM7/ADC7 COM6/ADC6 COM5/ADC5 COM4/ADC4 |
| $\begin{aligned} & \hline \text { P1.0 } \\ & \text { P1.1-P1.3 } \\ & \text { P1.4-P1.7 } \end{aligned}$ | I/O | I/O port with bit-programmable pins. Configurable to input or push-pull output mode. Pull-up resistors can be assigned by software. Pins can also be assigned individually as alternative function pins. | $\begin{aligned} & \mathrm{E}-3 \\ & \mathrm{E}-1 \\ & \mathrm{H}-14 \end{aligned}$ | 19-26 | 23-30 | $\begin{gathered} \text { ADC3/TBPWM } \\ \text { ADC2/BUZ } \\ \text { ADC1-ADC0 } \\ \text { COM3--COM0 } \end{gathered}$ |
| P2.0-P2.7 | I/O | I/O port with bit-programmable pins. Configurable to input mode, push-pull output mode. Input mode with pull-up resistors can be assigned by software. The port 2 pins have high current drive capability. Pins can also be assigned individually as alternative function pins. | H-14 | 30-37 | 34-41 | SEG3-SEG10 |
| $\begin{aligned} & \text { P3.0-P3.2 } \\ & \text { P3.3 } \\ & \text { P3.4, P3.6 } \\ & \text { P3.5 } \end{aligned}$ | I/O | I/O port with bit-programmable pins. Configurable to input or push-pull output mode. Pull-up resistors can be assigned by software. Pins can also be assigned individually as alternative function pins. | $\begin{gathered} \mathrm{H}-14 \\ \mathrm{H}-15 \\ \mathrm{H}-17 \\ \mathrm{D}-5 \\ \mathrm{D}-4 \end{gathered}$ | $\begin{gathered} 42-44 \\ 1-4 \end{gathered}$ | 4-10 | $\begin{gathered} \text { SEG15 } \\ \text { SEG16/RXD } \\ \text { SEG17/TXD } \\ \text { SEG18/INT0 } \\ \text { TAOUT/INT1 } \\ \text { TACK/INT2 } \\ \text { TACAP/INT3 } \end{gathered}$ |
| P4.0-P4.6 | I/O | I/O port with bit-programmable pins. Configurable to input mode, push-pull output mode. Input mode with pull-up resistors can be assigned by software. Pins can also be assigned individually as alternative function pins. | H-14 | $\begin{aligned} & 27-29 \\ & 38-41 \end{aligned}$ | $\begin{gathered} 31-33 \\ 42,1-3 \end{gathered}$ | $\begin{gathered} \hline \text { SEG0-2 } \\ \text { SEG11-14 } \end{gathered}$ |
| $\mathrm{XIN}_{\text {IN }}, \mathrm{X}_{\text {OUT }}$ | I, O | System clock input and output pins | - | 8,7 | 14,13 | - |
| TEST | I | Test signal input pin (for factory use only; must be connected to $\mathrm{V}_{\mathrm{SS}}$.) | - | 9 | 15 | - |
| $V_{\text {DD }}$ | - | Power supply input pin | - | 5 | 11 | - |
| $\mathrm{V}_{\text {SS }}$ | - | Ground pin | - | 6 | 12 | - |

Table 1-1. Pin Descriptions of 44-QFP and 42-SDIP (Continued)

| Pin Names | $\begin{aligned} & \text { Pin } \\ & \text { Type } \end{aligned}$ | Pin Description | Circuit Type | 44 Pin No. | 42 Pin No. | Shared Functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SEG0-18 | O | LCD segment display signal output pins | $\begin{aligned} & \mathrm{H}-14 \\ & \mathrm{H}-15 \\ & \mathrm{H}-17 \end{aligned}$ | $\begin{gathered} 27-44 \\ 1 \end{gathered}$ | $\begin{gathered} 31-42, \\ 1-7 \end{gathered}$ | $\begin{gathered} \text { P4.0-P4.2 } \\ \text { P2.0-P2.7 } \\ \text { P4.3-P4.6 } \\ \text { P3.0 } \\ \text { P3.1/RXD } \\ \text { P3.2/TXD } \\ \text { P3.3/INT0 } \end{gathered}$ |
| COM0-7 | 0 | LCD common signal output pins | $\begin{aligned} & \mathrm{H}-14 \\ & \mathrm{H}-16 \end{aligned}$ | $\begin{gathered} \hline 26-23 \\ 18-16 \\ 14 \\ \hline \end{gathered}$ | $\begin{aligned} & 30-27 \\ & 20-22 \end{aligned}$ | $\begin{aligned} & \text { P1.7-P1.4 } \\ & \text { P0.4-P0.7 } \end{aligned}$ |
| ADC0-8 | I | A/D converter analog input channels | $\begin{gathered} \mathrm{E}-1 \\ \mathrm{E}-3 \\ \mathrm{H}-16 \end{gathered}$ | $\begin{gathered} 22-20 \\ 19 \\ 18-14 \\ 13 \end{gathered}$ | 20-26 | P1.3-P1.2 P1.1/BUZ P1.0/TBPWM P0.7/COM4 P0.6/COM5 P0.5/COM6 P0.4/COM7 P0.3 |
| AVREF | I | A/D converter reference voltage |  | 15 | 19 |  |
| RXD | I/O | Serial data RXD pin for receive input and transmit output (mode 0) | H-17 | 43 | 5 | P3.1/SEG16 |
| TXD | 0 | Serial data TXD pin for transmit output and shift clock output (mode 0) | H-17 | 44 | 6 | P3.2/SEG17 |
| INTO <br> INT1 <br> INT2 <br> INT3 | I | External interrupts. | $\begin{gathered} \mathrm{H}-15 \\ \mathrm{D}-5 \\ \mathrm{D}-4 \end{gathered}$ | 1-4 | 7-10 | P3.3/SEG18 P3.4/TAOUT P3.5/TACK P3.6/TACAP |
| TAOUT | 0 | Timer/counter(A) overflow output, or Timer/counter(A) PWM output | D-5 | 2 | 8 | P3.4/INT1 |
| TACK | I | Timer/counter(A) external clock input | D-4 | 3 | 9 | P3.5/INT2 |
| TACAP | 1 | Timer/counter(A) external capture input | D-4 | 4 | 10 | P3.6/INT3 |
| BUZ | 0 | Frequency output to buzzer | E-3 | 20 | 24 | P1.1/ADC2 |
| TBPWM | 0 | Timer(B) PWM output | E-3 | 19 | 23 | P1.0/ADC3 |
| $\mathrm{XT}_{\mathbb{N}}, \mathrm{XT}_{\text {OUT }}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | Clock input and output pins for subsystem clock | E | $\begin{aligned} & 10 \\ & 11 \end{aligned}$ | $\begin{aligned} & 16 \\ & 17 \end{aligned}$ | $\begin{aligned} & \text { P0.0 } \\ & \text { P0.1 } \end{aligned}$ |
| RESETB | 1 | System reset signal input pin | B | 12 | 18 | P0.2 |

## S^MSUNF

Table 1-2. Pin Descriptions of 32-SOP and 32-SDIP

| Pin Names | $\begin{aligned} & \text { Pin } \\ & \text { Type } \end{aligned}$ | Pin Description | Circuit Type | 32 Pin No. | Shared Functions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { P0.0, P0.1 } \\ & \text { P0.2 } \end{aligned}$ | I/O | I/O port with bit-programmable pins. Configurable to input or push-pull output mode. Pull-up resistors can be assigned by software. Pins can also be assigned individually as alternative function pins. | $\begin{gathered} \mathrm{E} \\ \mathrm{E}-2 \end{gathered}$ | 5-7 | XTIN, XTOUT RESETB |
| $\begin{aligned} & \mathrm{P} 1.0 \\ & \mathrm{P} 1.1-\mathrm{P} 1.3 \\ & \mathrm{P} 1.4-\mathrm{P} 1.7 \end{aligned}$ | I/O | I/O port with bit-programmable pins. Configurable to input or push-pull output mode. Pull-up resistors can be assigned by software. Pins can also be assigned individually as alternative function pins. | $\begin{aligned} & \mathrm{E}-3 \\ & \mathrm{E}-1 \\ & \mathrm{H}-14 \end{aligned}$ | 9-16 | $\begin{gathered} \text { ADC3/TBPWM } \\ \text { ADC2/BUZ } \\ \text { ADC1-ADC0 } \\ \text { COM3-COMO } \end{gathered}$ |
| P2.0-P2.7 | I/O | I/O port with bit-programmable pins. Configurable to input mode, push-pull output mode, or n-channel open-drain output mode. Input mode with pull-up resistors can be assigned by software. The port 2 pins have high current drive capability. Pins can also be assigned individually as alternative function pins. | H-14 | 17-24 | SEG3-SEG10 |
| P3.0-P3.2 P3.3 P3.4 P3.5 P3.6 | I/O | I/O port with bit-programmable pins. Configurable to input or push-pull output mode. Pull-up resistors can be assigned by software. Pins can also be assigned individually as alternative function pins. | $\begin{gathered} \mathrm{H}-14 \\ \mathrm{H}-15 \\ \mathrm{H}-17 \\ \mathrm{D}-5 \\ \mathrm{D}-4 \end{gathered}$ | 25-31 | $\begin{gathered} \text { SEG15 } \\ \text { SEG16/RXD } \\ \text { SEG17/TXD } \\ \text { SEG18/INT0 } \\ \text { TAOUT/INT1 } \\ \text { TACK/INT2 } \\ \text { TACAP/INT3 } \end{gathered}$ |
| $\mathrm{X}_{\text {IN }}, \mathrm{X}_{\text {OUT }}$ | I, O | System clock input and output pins | - | 2,3 | - |
| TEST | I | Test signal input pin (for factory use only; must be connected to $\mathrm{V}_{\mathrm{SS}}$.) | - | 4 | - |
| $\mathrm{V}_{\mathrm{DD}}$ | - | Power supply input pin | - | 32 | - |
| $\mathrm{V}_{\text {SS }}$ | - | Ground pin | - | 1 | - |

Table 1-2. Pin Descriptions of 32-SOP and 32-SDIP (Continued)

| Pin Names | Pin Type | Pin Description | Circuit Type | $\begin{gathered} 32 \text { Pin } \\ \text { No. } \end{gathered}$ | Shared Functions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{\|l} \hline \text { SEG3-10 } \\ \text { SEG15-18 } \end{array}$ | $\bigcirc$ | LCD segment display signal output pins | $\begin{aligned} & \mathrm{H}-14 \\ & \mathrm{H}-15 \\ & \mathrm{H}-17 \end{aligned}$ | 17-28 | $\begin{gathered} \text { P2.0-P2.7 } \\ \text { P3.0 } \\ \text { P3.1/RXD } \\ \text { P3.2TKD } \\ \text { P3.3/NTO } \end{gathered}$ |
| COM0-3 | 0 | LCD common signal output pins | H-14 | 16-13 | P1.7-P1.4 |
| ADC0-3 | 1 | A/D converter analog input channels | $\begin{aligned} & \mathrm{E}-1 \\ & \mathrm{E}-3 \end{aligned}$ | 12-9 | $\begin{gathered} \text { P1.3-P1.2 } \\ \text { P1.1/BUZ } \\ \text { P1.0/TBPWM } \end{gathered}$ |
| AVREF | 1 | A/D converter reference voltage |  | 8 |  |
| RXD | I/O | Serial data RXD pin for receive input and transmit output (mode 0) | H-17 | 26 | P3.1/SEG16 |
| TXD | 0 | Serial data TXD pin for transmit output and shift clock output (mode 0) | H-17 | 27 | P3.2/SEG17 |
| INTO <br> INT1 <br> INT2 <br> INT3 | 1 | External interrupts. | $\begin{gathered} \mathrm{H}-15 \\ \mathrm{D}-5 \\ \mathrm{D}-4 \end{gathered}$ | 28-31 | P3.3/SEG18 P3.4/TAOUT P3.5/TACK P3.6/TACAP |
| TAOUT | 0 | Timer/counter(A) overflow output, or Timer/counter(A) PWM output | D-5 | 29 | P3.4/INT1 |
| TACK | 1 | Timer/counter(A) external clock input | D-4 | 30 | P3.5/NT2 |
| TACAP | 1 | Timer/counter(A) external capture input | D-4 | 31 | P3.5/NT3 |
| BUZ | 0 | Frequency output to buzzer | E-3 | 10 | P1.1/ADC2 |
| TBPWM | 0 | Timer(B) PWM output | E-3 | 9 | P1.0/ADC3 |
| $\mathrm{XT}_{\mathbb{N}^{\prime},} \mathrm{XT}_{\text {OUT }}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | Clock input and output pins for subsystem clock | E | $\begin{aligned} & 5 \\ & 6 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{P} 0.0 \\ & \mathrm{P} 0.1 \\ & \hline \end{aligned}$ |
| RESETB | 1 | System reset signal input pin | B | 7 | P0.2 |

## PIN CIRCUITS



Figure 1-5. Pin Circuit Type B (RESET)


Figure 1-6. Pin Circuit Type C


Figure 1-7. Pin Circuit Type D-2


Figure 1-8. Pin Circuit Type D-4 (P3.5-P3.6)
mw.DalaSneel4u.com


Figure 1-9. Pin Circuit Type D-5 (P3.4)


Figure 1-10. Pin Circuit Type E (P0.0, P0.1)
www.DataSheet4U.com


Figure 1-11. Pin Circuit Type E-1 (P0.3, P1.2-P1.3)


Figure 1-12. Pin Circuit Type E-2 (P0.2)


Figure 1-13. Pin Circuit Type E-3 (P1.0- P1.1)

Nww.DataSheet4U.com


Figure 1-14. Pin Circuit Type H (SEG/COM)
www.Datasneelu.com


Figure 1-15. Pin Circuit Type H-4


Figure 1-16. Pin Circuit Type H-14 (P1.4-P1.7, P2, P3.0, P4.0-P4.6)
www.DataSheet4U.com


Figure 1-17. Pin Circuit Type H-15 (P3.3)


Figure 1-18. Pin Circuit Type H-16 (P0.4-P0.7)

Mw.DataSneel4U.com


Figure 1-19. Pin Circuit Type H-17 (P3.1-P3.2)

## ADDRESS SPACES

## OVERVIEW

The S3C9484/C9488/F9488 microcontroller has two kinds of address space:

- Internal program memory (ROM)
- Internal register file

A 13-bit address bus supports program memory operations. A separate 8 -bit register bus carries addresses and data between the CPU and the internal register file.

The S3F9488 have 8-Kbytes of on-chip program memory, which is configured as the Internal ROM mode, all of the 8Kbyte internal program memory is used

The S3C9484/C9488/F9488 microcontroller has 208 general-purpose registers in its internal register file. 47 bytes in the register file are mapped for system and peripheral control functions. And 19 bytes in the page1 is mapped for LCD display data area.

## PROGRAM MEMORY (ROM)

Program memory (ROM) stores program codes or table data. The S3C9484/C9488 has 4K and 8Kbytes of internal mask programmable program memory. The program memory address range is therefore $0 \mathrm{H}-0 \mathrm{FFFH}$ and $0 \mathrm{H}-1 \mathrm{FFFH}$. The S3F9488 have 8Kbytes (locations 0H-1FFFH) of internal multi time programmable (MTP) program memory (see Figure 2-1).

The first 2-bytes of the ROM $(0000 \mathrm{H}-0001 \mathrm{H})$ are interrupt vector address.
Unused locations ( $0002 \mathrm{H}-00 \mathrm{FFH}$ except 3CH, 3DH, 3EH, 3FH) can be used as normal program memory. The location 3CH, 3DH, 3EH, and 3FH is used as smart option ROM cell.

The program reset address in the ROM is 0100 H .


Figure 2-1. Program Memory Address Space

## Smart Option

Smart option is the ROM option for starting condition of the chip. The ROM addresses used by smart option are from 003 CH to 003 FH . The default value of ROM is FFH.


## NOTES:

1. The smart option value of 3DH determine P3.3-P3.6 initial port mode when cpu is reset.

The value of smart option is the same as normal setting value. You can refer to user manual chapter "9. I/O PORT".
2. The unused bits of $3 \mathrm{CH}, 3 \mathrm{EH}, 3 \mathrm{FH}$ must be logic "1".
3. When LVR is enabled, LVR level must be set to appropriate value, not default value.
4. You must determine P0.0-P0.2 function on smart option.

In other words, After reset operation, you cann't change P0.0-P0.2 function.
For a example, if you select xtin(P0.0)/xtout(P0.1) function by smart option, you cann't change on Normal I/O after reset operation. Equally, RESETB(P0.2) pin function is the same.

Figure 2-2. Smart Option

## REGISTER ARCHITECTURE

The upper 64-bytes of the S3C9484/C9488/F9488's internal register file are addressed as working registers, system control registers and peripheral control registers. The lower 192-bytes of internal register file ( $00 \mathrm{H}-\mathrm{BFH}$ ) is called the general-purpose register space. 274 registers in this space can be accessed; 208 are available for general-purpose use. And 19 are available for LCD display register. But if LCD driver not used, available for general-purpose use.

For many SAM88RCRI microcontrollers, the addressable area of the internal register file is further expanded by additional register pages at space of the general purpose register ( $00 \mathrm{H}-\mathrm{BFH}$ ). This register file expansion is not implemented in the S3C9484/C9488/F9488, however.

The specific register types and the area (in bytes) that they occupy in the internal register file are summarized in Table 2-1.

Table 2-1. Register Type Summary

| Register Type | Number of Bytes |
| :--- | :---: |
| System and peripheral registers (page0 \& page1) | 47 |
| General-purpose registers (including the 16-bit <br> common working register area) <br> LCD display Registers (page1) | 208 |
| Total Addressable Bytes | 19 |

## ww.DataSheet4U.com



Figure 2-3. Internal Register File Organization

## COMMON WORKING REGISTER AREA (COH-CFH)

The SAM88RCRI register architecture provides an efficient method of working register addressing that takes full advantage of shorter instruction formats to reduce execution time.

This 16 -byte address range is called common area. That is, locations in this area can be used as working registers by operations that address any location on any page in the register file.

Registers are addressed either as a single 8 -bit register or as a paired 16-bit register. In 16-bit register pairs, the address of the first 8-bit register is always an even number and the address of the next register is an odd number. The most significant byte of the 16-bit data is always stored in the even-numbered register; the least significant byte is always stored in the next $(+1)$ odd-numbered register.


Figure 2-4. 16-Bit Register Pairs

## SYSTEM STACK

S3F9-series microcontrollers use the system stack for subroutine calls and returns and to store data. The PUSH and POP instructions are used to control system stack operations. The S3C9484/C9488/F9488 architecture supports stack operations in the internal register file.

## Stack Operations

Return addresses for procedure calls and interrupts and data are stored on the stack. The contents of the PC are saved to stack by a CALL instruction and restored by the RET instruction. When an interrupt occurs, the contents of the PC and the FLAGS registers are pushed to the stack. The IRET instruction then pops these values back to their original locations. The stack address always decrements before a push operation and increments after a pop operation. The stack pointer (SP) always points to the stack frame stored on the top of the stack, as shown in Figure 2-5.


Figure 2-5. Stack Operations

## Stack Pointer (SP)

Register location D9H contains the 8-bit stack pointer (SP) that is used for system stack operations. After a reset, the SP value is undetermined.

Because only internal memory space is implemented in the S3C9484/C9488/F9488, the SP must be initialized to an 8 -bit value in the range $00 \mathrm{H}-0 \mathrm{COH}$.

## NOTE

In case a Stack Pointer is initialized to 00 H , it is decreased to FFH when stack operation starts. This means that a Stack Pointer access invalid stack area. We recommend that a stack pointer is initialized to COH to set upper address of stack to BFH.

## + PROGRAMMING TIP — Standard Stack Operations Using PUSH and POP

The following example shows you how to perform stack operations in the internal register file using PUSH and POP instructions:

| LD | SP, \#OCOH | SP $\leftarrow \mathrm{COH}$ (Normally, the SP is set to COH by the initialization routine) |
| :---: | :---: | :---: |
| - |  |  |
| - ${ }^{\text {- }}$ |  |  |
| PUSH | SYM | Stack address 0BFH $\leftarrow$ SYM |
| PUSH | R15 | Stack address 0BEH $\leftarrow$ R15 |
| PUSH | 20H | Stack address 0BDH $\leftarrow 20 \mathrm{H}$ |
| PUSH | R3 | Stack address 0BCH $\leftarrow$ R3 |
| - |  |  |
| - |  |  |
| - |  |  |
| POP | R3 | R3 $\leftarrow$ Stack address 0BCH |
| POP | 20 H | $20 \mathrm{H} \leftarrow$ Stack address 0BDH |
| POP | R15 | R15 $\leftarrow$ Stack address 0BEH |
| POP | SYM | SYM $\leftarrow$ Stack address 0BFH |

3 ADDRESSING MODES

## OVERVIEW

Instructions that are stored in program memory are fetched for execution using the program counter. Instructions indicate the operation to be performed and the data to be operated on. Addressing mode is the method used to determine the location of the data operand. The operands specified in SAM88RC instructions may be condition codes, immediate data, or a location in the register file, program memory, or data memory.

The S3C-series instruction set supports seven explicit addressing modes. Not all of these addressing modes are available for each instruction. The seven addressing modes and their symbols are:

- Register (R)
- Indirect Register (IR)
- Indexed (X)
- Direct Address (DA)
- Indirect Address (IA)
- Relative Address (RA)
- Immediate (IM)


## REGISTER ADDRESSING MODE (R)

In Register addressing mode (R), the operand value is the content of a specified register or register pair (see Figure 3-1).

Working register addressing differs from Register addressing in that it uses a register pointer to specify an 8-byte working register space in the register file and an 8-bit register within that space (see Figure 3-2).


Figure 3-1. Register Addressing


Figure 3-2. Working Register Addressing

## INDIRECT REGISTER ADDRESSING MODE (IR)

In Indirect Register (IR) addressing mode, the content of the specified register or register pair is the address of the operand. Depending on the instruction used, the actual address may point to a register in the register file, to program memory (ROM), or to an external memory space (see Figures 3-3 through 3-6).

You can use any 8-bit register to indirectly address another register. Any 16-bit register pair can be used to indirectly address another memory location.


Sample Instruction:
RL @SHIFT ; Where SHIFT is the label of an 8-bit register address

Figure 3-3. Indirect Register Addressing to Register File

## INDIRECT REGISTER ADDRESSING MODE (Continued)



Figure 3-4. Indirect Register Addressing to Program Memory

INDIRECT REGISTER ADDRESSING MODE (Continued)


Figure 3-5. Indirect Working Register Addressing to Register File

## INDIRECT REGISTER ADDRESSING MODE (Concluded)



Figure 3-6. Indirect Working Register Addressing to Program or Data Memory

## INDEXED ADDRESSING MODE (X)

Indexed ( X ) addressing mode adds an offset value to a base address during instruction execution in order to calculate the effective operand address (see Figure 3-7). You can use Indexed addressing mode to access locations in the internal register file or in external memory.

In short offset Indexed addressing mode, the 8-bit displacement is treated as a signed integer in the range -128 to +127 . This applies to external memory accesses only (see Figure 3-8.)

For register file addressing, an 8-bit base address provided by the instruction is added to an 8-bit offset contained in a working register. For external memory accesses, the base address is stored in the working register pair designated in the instruction. The 8 -bit or 16 -bit offset given in the instruction is then added to that base address (see Figure 3-9).

The only instruction that supports Indexed addressing mode for the internal register file is the Load instruction (LD). The LDC and LDE instructions support Indexed addressing mode for internal program memory and for external data memory, when implemented.


Figure 3-7. Indexed Addressing to Register File

## INDEXED ADDRESSING MODE (Continued)



Figure 3-8. Indexed Addressing to Program or Data Memory with Short Offset

## INDEXED ADDRESSING MODE (Concluded)



Figure 3-9. Indexed Addressing to Program or Data Memory

## DIRECT ADDRESS MODE (DA)

In Direct Address (DA) mode, the instruction provides the operand's 16-bit memory address. Jump (JP) and Call (CALL) instructions use this addressing mode to specify the 16-bit destination address that is loaded into the PC whenever a JP or CALL instruction is executed.

The LDC and LDE instructions can use Direct Address mode to specify the source or destination address for Load operations to program memory (LDC) or to external data memory (LDE), if implemented.


Sample Instructions:

| LDC | $\mathrm{R} 5,1234 \mathrm{H}$ | ;The values in the program address $(1234 \mathrm{H})$ <br> are loaded into register R5. |
| :--- | :--- | :--- |
| LDE | $\mathrm{R} 5,1234 \mathrm{H}$ | Identical operation to LDC example, except that <br> external program memory is accessed. |

Figure 3-10. Direct Addressing for Load Instructions

## DIRECT ADDRESS MODE (Continued)



Figure 3-11. Direct Addressing for Call and Jump Instructions

## INDIRECT ADDRESS MODE (IA)

In Indirect Address (IA) mode, the instruction specifies an address located in the lowest 256 bytes of the program memory. The selected pair of memory locations contains the actual address of the next instruction to be executed. Only the CALL instruction can use the Indirect Address mode.

Because the Indirect Address mode assumes that the operand is located in the lowest 256 bytes of program memory, only an 8-bit address is supplied in the instruction; the upper bytes of the destination address are assumed to be all zeros.


Sample Instruction:
CALL \#40H ; The 16-bit value in program memory addresses 40 H and 41 H is the subroutine start address.

Figure 3-12. Indirect Addressing

## RELATIVE ADDRESS MODE (RA)

In Relative Address (RA) mode, a twos-complement signed displacement between -128 and +127 is specified in the instruction. The displacement value is then added to the current PC value. The result is the address of the next instruction to be executed. Before this addition occurs, the PC contains the address of the instruction immediately following the current instruction.

The instructions that support RA addressing is JR.


Figure 3-13. Relative Addressing

## IMMEDIATE MODE (IM)

In Immediate (IM) addressing mode, the operand value used in the instruction is the value supplied in the operand field itself. Immediate addressing mode is useful for loading constant values into registers.


Figure 3-14. Immediate Addressing

## 4 <br> CONTROL REGISTERS

## OVERVIEW

Control register descriptions are arranged in alphabetical order according to register mnemonic. More detailed information about control registers is presented in the context of the specific peripheral hardware descriptions in Part II of this manual.

The locations and read/write characteristics of all mapped registers in the S3C9484/C9488/F9488 register file are listed in Table 4-1. The hardware reset value for each mapped register is described in Chapter 8, "RESET and PowerDown."

Table 4-1. System and Peripheral Registers

| Register Name | Mnemonic | Decimal | Hex | R/W |
| :---: | :---: | :---: | :---: | :---: |
| LCD control register | LCDCON | 208 | DOH | R/W |
| LCD drive voltage control register | LCDVOL | 209 | D1H | R/W |
| Port 0 pull-up resistor control register | POPUR | 210 | D2H | R/W |
| Port 1 pull-up resistor control register | P1PUR | 211 | D3H | R/W |
| System Clock control register | CLKCON | 212 | D4H | R/W |
| System flags register | FLAGS | 213 | D5H | R/W |
| Oscillator control register | OSCCON | 214 | D6H | R/W |
| STOP control register | STPCON | 215 | D7H | R/W |
| Voltage Level Detector control register | VLDCON | 216 | D8H | R/W |
| Stack pointer register | SP | 217 | D9H | R/W |
| Location DAH - DBH are not mapped |  |  |  |  |
| Basic timer control register | BTCON | 220 | DCH | R/W |
| Basic timer counter register | BTCNT | 221 | DDH | R |
| Location DEH is not mapped |  |  |  |  |
| System mode register | SYM | 223 | DFH | R/W |

Table 4-1. System and Peripheral Registers (continued)

| Register Name | Mnemonic | Decimal | Hex | R/W |
| :---: | :---: | :---: | :---: | :---: |
| Port 0 Data Register | P0 | 224 | EOH | R/W |
| Port 1 Data Register | P1 | 225 | E1H | R/W |
| Port 2 Data Register | P2 | 226 | E2H | R/W |
| Port 3 Data Register | P3 | 227 | E3H | R/W |
| Port 4 Data Register | P4 | 228 | E4H | R/W |
| Watchdog timer control register | WDTCON | 229 | E5H | R/W |
| Port 0 control High register | POCONH | 230 | E6H | R/W |
| Port 0 control Low register | P0CONL | 231 | E7H | R/W |
| Port 1 control High register | P1CONH | 232 | E8H | R/W |
| Port 1 control Low register | P1CONL | 233 | E9H | R/W |
| Port 2 control High register | P2CONH | 234 | EAH | R/W |
| Port 2 control Low register | P2CONL | 235 | EBH | R/W |
| Port 3 control High register | P3CONH | 236 | ECH | R/W |
| Port 3 control Low register | P3CONL | 237 | EDH | R/W |
| Port 3 interrupt control register | P3INT | 238 | EEH | R/W |
| Port 3 interrupt pending register | P3PND | 239 | EFH | R/W |
| Port 4 control High register | P4CONH | 240 | FOH | R/W |
| Port 4 control Low register | P4CONL | 241 | F1H | R/W |
| Timer A/Timer B interrupt pending register | TINTPND | 242 | F2H | RW |
| Timer A control register | TACON | 243 | F3H | R/W |
| Timer A counter register | TACNT | 244 | F4H | R |
| Timer A data register | TADATA | 245 | F5H | R/W |
| Timer B data register(high byte) | TBDATAH | 246 | F6H | R/W |
| Timer B data register(low byte) | TBDATAL | 247 | F7H | R/W |
| Timer B control register | TBCON | 248 | F8H | R/W |
| Watch timer control register | WTCON | 249 | F9H | R/W |
| A/D converter data register(high byte) | ADDATAH | 250 | FAH | R |
| A/D converter data register(low byte) | ADDATAL | 251 | FBH | R |
| A/D converter control register | ADCON | 252 | FCH | R/W |
| UART control register | UARTCON | 253 | FDH | R/W |
| UART pending register | UARTPND | 254 | FEH | R/W |
| UART data register | UDATA | 255 | FFH | R/W |

Table 4-2. LCD display Register and Peripheral Registers (page 1)

| Register Name | Mnemonic | Decimal | Hex | R/W |
| :---: | :---: | :---: | :---: | :---: |
| LCD Display RAM | - | 0 | 00H | R/W |
| LCD Display RAM | - | 1 | 01H | R/W |
| LCD Display RAM | - | 2 | 02H | R/W |
| LCD Display RAM | - | 3 | 03H | R/W |
| LCD Display RAM | - | 4 | 04H | R/W |
| LCD Display RAM | - | 5 | 05H | R/W |
| LCD Display RAM | - | 6 | 06H | R/W |
| LCD Display RAM | - | 7 | 07H | R/W |
| LCD Display RAM | - | 8 | 08H | R/W |
| LCD Display RAM | - | 9 | 09H | R/W |
| LCD Display RAM | - | 10 | OAH | R/W |
| LCD Display RAM | - | 11 | OBH | R/W |
| LCD Display RAM | - | 12 | OCH | R/W |
| LCD Display RAM | - | 13 | ODH | R/W |
| LCD Display RAM | - | 14 | OEH | R/W |
| LCD Display RAM | - | 15 | OFH | R/W |
| LCD Display RAM | - | 16 | 10 H | R/W |
| LCD Display RAM | - | 17 | 11H | R/W |
| LCD Display RAM | - | 18 | 12 H | R/W |
| Location 13 H is not mapped |  |  |  |  |
| UART baud rate data register (high byte) | BRDATAH | 20 | 14H | R/W |
| UART baud rate data register (low byte) | BRDATAL | 21 | 15H | R/W |

NOTE: When you use the SK-1000(SK-8xx) MDS , the BRDATAH/BRDATAL of mnemonic isn't showed on the system register window of MDS application program, because BRDATAH/BRDATAL is located on the general register page1.


Figure 4-1. Register Description Format

## ADCON - A/D Converter Control Register

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | . $\mathbf{3}$ | $\mathbf{. 2}$ | . $\mathbf{1}$ | . $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

.7-. 4
A/D Input Pin Selection Bits

| 0 | 0 | 0 | 0 | ADC0 |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 1 | ADC1 |
| 0 | 0 | 1 | 0 | ADC2 |
| 0 | 0 | 1 | 1 | ADC3 |
| 0 | 1 | 0 | 0 | ADC4 |
| 0 | 1 | 0 | 1 | ADC5 |
| 0 | 1 | 1 | 0 | ADC6 |
| 0 | 1 | 1 | 1 | ADC7 |
| 1 | 0 | 0 | 0 | ADC8 |
| Other value |  |  |  |  |

. 3
End-Of-Conversion (EOC) Status Bit

| 0 | A/D conversion is in progress |
| :--- | :--- |
| 1 | A/D conversion complete |

.2-. 1
Clock Source Selection Bits

| 0 | 0 | $\mathrm{fxx} / 16(\mathrm{fosc} \leq 8 \mathrm{MHz})$ |
| :---: | :--- | :--- |
| 0 | 1 | $\mathrm{fxx} / 8(\mathrm{fosc} \leq 8 \mathrm{MHz})$ |
| 1 | 0 | $\mathrm{fxx} / 4(\mathrm{fosc} \leq 8 \mathrm{MHz})$ |
| 1 | 1 | $\mathrm{fxx}(\mathrm{fosc} \leq 2.5 \mathrm{MHz})$ |

. 0
A/D conversion Start Bit

| 0 | Disable operation |
| :--- | :--- |
| 1 | Start operation |

NOTE: $\quad$ Maximum ADC clock input $=4 \mathrm{MHz}$.

## BTCON - Basic Timer Control Register

| Bit Identifier | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESET Value | - | - | - | - | 0 | 0 | 0 | 0 |
| Read/Write | - | - | - | - | R/W | R/W | R/W | R/W |

## .7-. 4

Not used for the S3C9484/C9488/F9488
.3-. 2
Basic Timer Input Clock Selection Bits

| 0 | 0 | $\mathrm{fxx} / 4096$ (3) |
| :--- | :--- | :--- |
| 0 | 1 | $\mathrm{fxx} / 1024$ |
| 1 | 0 | $\mathrm{fxx} / 128$ |
| 1 | 1 | Not used |

## Basic Timer Counter Clear Bit (1)

| 0 | No effect |
| :--- | :--- |
| 1 | Clear the basic timer counter value |

. 0
Clock Frequency Divider Clear Bit for Basic Timer (2)

| 0 | No effect |
| :--- | :--- |
| 1 | Clear both clock frequency dividers |

## NOTES:

1. When you write a " 1 " to BTCON. 1 , the basic timer counter value is cleared to " 00 H ". Immediately following the write operation, the BTCON. 1 value is automatically cleared to " 0 ".
2. When you write a " 1 " to BTCON.0, the corresponding frequency divider is cleared to "00H". Immediately following the write operation, the BTCON. 0 value is automatically cleared to " 0 ".
3. The fxx is selected clock for system (main OSC. or sub OSC).

CLKCON - System Clock Control Register
D4H

| Bit Identifier | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESET Value | 0 | - | - | 0 | 0 | - | - | - |
| Read/Write | R/W | - | - | R/W | R/W | - | - | - |

.7
Oscillator IRQ Wake-up Function Enable Bit

| 0 | Enable IRQ for main system oscillator wake-up function |
| :---: | :--- |
| 1 | Disable IRQ for main system oscillator wake-up function |

.6-. 5
Not used for the S3C9484/C9488/F9488
.4-. 3
CPU Clock (System Clock) Selection Bits (note)

| 0 | 0 | $\mathrm{fxx} / 16$ |
| :--- | :--- | :--- |
| 0 | 1 | $\mathrm{fxx} / 8$ |
| 1 | 0 | $\mathrm{fxx} / 2$ |
| 1 | 1 | $\mathrm{fxx} / 1$ (non-divided) |

.2-. 0
Not used for the S3C9484/C9488/F9488
NOTE: After a reset, the slowest clock (divided by 16) is selected as the system clock. To select faster clock speeds, load the appropriate values to CLKCON. 3 and CLKCON. 4 .

## FLAGS - System Flags Register

Bit Identifier
RESET/Value
Read/Write
.7
Carry Flag (C)

| 0 | Operation does not generate a carry or borrow condition |
| :--- | :--- |
| 1 | Operation generates a carry-out or borrow into high-order bit 7 |

. 6
Zero Flag (Z)

| 0 | Operation result is a non-zero value |
| :--- | :--- |
| 1 | Operation result is zero |

.5
Sign Flag (S)

| 0 | Operation generates a positive number $(\mathrm{MSB}=" 0 ")$ |
| :--- | :--- |
| 1 | Operation generates a negative number $(\mathrm{MSB}=" 1 ")$ |

.4
Overflow Flag (V)

| 0 | Operation result is $\leq+127$ or ${ }_{-}-128$ |
| :---: | :--- |
| 1 | Operation result is $>+127$ or $<-128$ |

.3-. 0
Not used for the S3C9484/C9488/F9488

## LCDCON — LCD Control Register

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | .3 | . $\mathbf{2}$ | . $\mathbf{1}$ | . $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | - | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | - | R/W | R/W | R/W | R/W | R/W | R/W |

LCD Module enable/disable Bit

| 0 | Disable LCD Module |
| :---: | :--- |
| 1 | Enable LCD Module |

. 6
Not used for the S3C9484/C9488/F9488
.5-. 4
.3-. 2
.1-. 0

LCD Duty Selection Bit

| 0 | 0 | $1 / 8$ duty, $1 / 4$ bias |
| :--- | :--- | :--- |
| 0 | 1 | $1 / 4$ duty, $1 / 3$ bias |
| 1 | x | Static |

LCD Dot On/Off Control Bits

| 0 | 0 | Off signal |
| :--- | :--- | :--- |
| 0 | 1 | On signal |
| 1 | x | Normal display |

LCD Clock Signal Selection Bits

| 0 | 0 | $\mathrm{fw} / 2^{7}$ |
| :--- | :--- | :--- |
| 0 | 1 | $\mathrm{fw} / 2^{6}$ |
| 1 | 0 | $\mathrm{fw} / 2^{5}$ |
| 1 | 1 | $\mathrm{fw} / 2^{4}$ |

## LCDVOL - LCD Voltage Control Register

## Bit Identifier

RESET Value
Read/Write

| .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | - | - | - | 0 | 0 | 0 | 0 |
| R/W | - | - | - | $R / W$ | $R / W$ | $R / W$ | R/W |

.7
LCD Contrast Control Enable/Disable Bit

| 0 | Disable LCD Contrast Module |
| :--- | :--- |
| 1 | Enable LCD Contrast Module |

.6-. 4
Not used for the S3C9484/C9488/F9488
.3-. 0
LCD Segment/Port Output Selection Bits:

| 0 | 0 | 0 | 0 | $1 / 16$ step (The dimmest level) |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 1 | $2 / 16$ step |
| 0 | 0 | 1 | 0 | $3 / 16$ step |
| 0 | 0 | 1 | 1 | $4 / 16$ step |
| 0 | 1 | 0 | 0 | $5 / 16$ step |
| 0 | 1 | 0 | 1 | $6 / 16$ step |
| 0 | 1 | 1 | 0 | $7 / 16$ step |
| 0 | 1 | 1 | 1 | $8 / 16$ step |
| 1 | 0 | 0 | 0 | $9 / 16$ step |
| 1 | 0 | 0 | 1 | $10 / 16$ step |
| 1 | 0 | 1 | 0 | $11 / 16$ step |
| 1 | 0 | 1 | 1 | $12 / 16$ step |
| 1 | 1 | 0 | 0 | $13 / 16$ step |
| 1 | 1 | 0 | 1 | $14 / 16$ step |
| 1 | 1 | 1 | 0 | $15 / 16$ step |
| 1 | 1 | 1 | 1 | $16 / 16$ step |

OSCCON — Oscillator Control Register

Bit Identifier
RESET Value
Read/Write
.7-. 4
Not used for the S3C9484/C9488/F9488
. 3
Main System Oscillator Control Bit

| 0 | Main System Oscillator RUN |
| :---: | :--- |
| 1 | Main System Oscillator STOP |

. 2
Sub System Oscillator Control Bit

| 0 | Sub system oscillator RUN |
| :---: | :--- |
| 1 | Sub system oscillator STOP |

.1
Not used for the S3C9484/C9488/F9488
. 0
System Clock Selection Bit

| 0 | Main oscillator select |
| :--- | :--- |
| 1 | Subsystem oscillator select |

POCONH — Port 0 Control Register (High Byte)

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

.7-. 6
P0.7/COM4/ADC4

| 0 | 0 | Input mode |
| :---: | :---: | :--- |
| 0 | 1 | Alternative function; ADC4 input |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD COM4 signal output |

.5-. 4
P0.6/COM5/ADC5

| 0 | 0 | Input mode |
| :---: | :---: | :--- |
| 0 | 1 | Alternative function; ADC5 input |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD COM5 signal output |

P0.5/ COM6/ADC6

| 0 | 0 | Input mode |
| :---: | :---: | :--- |
| 0 | 1 | Alternative function; ADC6 input |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD COM6 signal output |

.1-. 0
P0.4/ COM7/ADC7

| 0 | 0 | Input mode |
| :---: | :---: | :--- |
| 0 | 1 | Alternative function; ADC7 input |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD COM7 signal output |

NOTE: When users use Port 0 , users must be care of the pull-up resistance status.

## POCONL — Port 0 Control Register (Low Byte)

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

.7-. 6
P0.3/ADC8

| 0 | x | Input mode |
| :---: | :---: | :--- |
| 1 | 0 | Push-pull output |
| 1 | x | Alternative function; ADC8 input |

.5-. 4
P0.2

| 0 | x | Input mode |
| :---: | :---: | :--- |
| 1 | x | Push-pull output |

.3-. 2
P0.1

| 0 | x | Input mode |
| :---: | :---: | :--- |
| 1 | x | Push-pull output |

.1-. 0
P0.0

| 0 | x | Input mode |
| :---: | :---: | :--- |
| 1 | x | Push-pull output |

## NOTES:

1. If you selected the Xtin/Xtout function at Smart option, no relations to POCONL. $3-.0$ bit value. But if you selected the normal I/O function at Smart option, the reset value of P0CONL. 3 -. 0 bits are ' 0000 '.
2. When users use Port 0 , users must be care of the pull-up resistance status.

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

.7
P0.7 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :--- | :--- |
| 1 | Pull-up resistor enable |

. 6
P0.6 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :--- | :--- |
| 1 | Pull-up resistor enable |

. 5
P0.5 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :---: | :--- |
| 1 | Pull-up resistor enable |

P0.4 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :--- | :--- |
| 1 | Pull-up resistor enable |

P0.3 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :--- | :--- |
| 1 | Pull-up resistor enable |

P0.2 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :---: | :--- |
| 1 | Pull-up resistor enable |

## P0.1 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :--- | :--- |
| 1 | Pull-up resistor enable |

. 0
P0.0 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :--- | :--- |
| 1 | Pull-up resistor enable |

## P1CONH — Port 1 Control Register (High Byte)

| Bit Identifier | $\mathbf{7}$ | $\mathbf{. 6}$ | $\mathbf{. 5}$ | . $\mathbf{4}$ | $\mathbf{. 3}$ | . $\mathbf{2}$ | . $\mathbf{1}$ | . $\mathbf{0}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESET Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Read/Write | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

.7-. 6
P1.7/COMO

| 0 | x | Input mode |
| :---: | :---: | :--- |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD COM0 signal output |

.5-. 4
P1.6/COM1

| 0 | $x$ | Input mode |
| :---: | :---: | :--- |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD COM1 signal output |

.3-. 2
P1.5/COM2

| 0 | $x$ | Input mode |
| :---: | :---: | :--- |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD COM2 signal output |

.1-. 0
P1.4/COM3

| 0 | $x$ | Input mode |
| :---: | :---: | :--- |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD COM3 signal output |

NOTE: When users use Port 1, users must be care of the pull-up resistance status.

## P1CONL — Port 1 Control Register (Low Byte)

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | .3 | . $\mathbf{2}$ | . $\mathbf{1}$ | . $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

.7-. 6
P1.3/ADC0

| 0 | $X$ | Input mode |
| :---: | :---: | :--- |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; ADC0 input |

.5-. 4
P1.2/ADC1

| 0 | $X$ | Input mode |
| :---: | :---: | :--- |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; ADC1 input |

.3-. 2
P1.1/ADC2/BUZ

| 0 | 0 | Input mode |
| :---: | :---: | :--- |
| 0 | 1 | Alternative function; BUZ output |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; ADC2 input |

.1-. 0
P1.0/ADC3/TBPWM

| 0 | 0 | Input mode |
| :---: | :---: | :--- |
| 0 | 1 | Alternative function; TBPWM output |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; ADC3 input |

NOTE: When users use Port 1, users must be care of the pull-up resistance status.

## P1PUR - Port 1 Pull-up Resistor Control Register

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

P1.7 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :--- | :--- |
| 1 | Pull-up resistor enable |

. 6
P1.6 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :---: | :--- |
| 1 | Pull-up resistor enable |

. 5
P1.5 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :--- | :--- |
| 1 | Pull-up resistor enable |

P1.4 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :---: | :--- |
| 1 | Pull-up resistor enable |

P1.3 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :---: | :--- |
| 1 | Pull-up resistor enable |

. 2
P1.2 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :---: | :--- |
| 1 | Pull-up resistor enable |

P1.1 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :--- | :--- |
| 1 | Pull-up resistor enable |

. 0
P1.0 Pull-up Resistor Enable/Disable

| 0 | Pull-up resistor disable |
| :---: | :--- |
| 1 | Pull-up resistor enable |

## P2CONH - Port 2 Control Register (High Byte)

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

P2.7/SEG10

| 0 | 0 | Input mode with pull-up |
| :---: | :---: | :--- |
| 0 | 1 | Input mode |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG10 signal output |

.5-. 4
P2.6/SEG9

| 0 | 0 | Input mode with pull-up |
| :---: | :---: | :--- |
| 0 | 1 | Input mode |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG9 signal output |

P2.5/SEG8

| 0 | 0 | Input mode with pull-up |
| :---: | :---: | :--- |
| 0 | 1 | Input mode |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG8 signal output |

P2.4/SEG7

| 0 | 0 | Input mode with pull-up |
| :---: | :---: | :--- |
| 0 | 1 | Input mode |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG7 signal output |

## P2CONL - Port 2 Control Register (Low Byte)

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | .3 | . $\mathbf{2}$ | . $\mathbf{1}$ | . $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

.7-. 6
P2.3/SEG6

| 0 | 0 | Input mode with pull-up |
| :---: | :---: | :--- |
| 0 | 1 | Input mode |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG6 signal output |

.5-. 4
P2.2/SEG5

| 0 | 0 | Input mode with pull-up |
| :---: | :---: | :--- |
| 0 | 1 | Input mode |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG5 signal output |

.3-. 2
P2.1/SEG4

| 0 | 0 | Input mode with pull-up |
| :---: | :---: | :--- |
| 0 | 1 | Input mode |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG4 signal output |

.1-. 0
P2.0/SEG3

| 0 | 0 | Input mode with pull-up |
| :---: | :---: | :--- |
| 0 | 1 | Input mode |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG3 signal output |

## P3CONH — Port 3 Control Register (High Byte)

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| S | S | S | S | S | S | S | S |
| $\mathrm{R} / \mathrm{W}$ | $\mathrm{R} / \mathrm{W}$ | $\mathrm{R} / \mathrm{W}$ | $\mathrm{R} / \mathrm{W}$ | $\mathrm{R} / \mathrm{W}$ | $\mathrm{R} / \mathrm{W}$ | $\mathrm{R} / \mathrm{W}$ | $\mathrm{R} / \mathrm{W}$ |

.7-. 6
P3.6/TACAP/INT3

| 0 | 0 | Input mode with pull-up; interrupt(INT3) input; TACAP |
| :---: | :---: | :--- |
| 0 | 1 | Input mode; interrupt(INT3) input; TACAP |
| 1 | x | Push-pull output |

.5-. 4
P3.5/TACK/INT2

| 0 | 0 | Input mode with pull-up; interrupt(INT2) input; TACK |
| :---: | :---: | :--- |
| 0 | 1 | Input mode; interrupt(INT2) input; TACK |
| 1 | x | Push-pull output |

.3-. 2
P3.4/TAOUT(TAPWM)/INT1

| 0 | 0 | Input mode with pull-up; interrupt(INT1) input |
| :---: | :---: | :--- |
| 0 | 1 | Input mode; interrupt(INT1) input |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; TAOUT(TAPWM) |

.1-. 0
P3.3/SEG18/INTO

| 0 | 0 | Input mode with pull-up; interrupt(INT0) input |
| :---: | :---: | :--- |
| 0 | 1 | Input mode; interrupt(INT0) input |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG18 signal output |

NOTE: ' $S$ ' of reset value mean that reset value is set by smart option.

## P3CONL — Port 3 Control Register (Low Byte)

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | . $\mathbf{3}$ | $\mathbf{. 2}$ | . $\mathbf{1}$ | . $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

.7-. 5
P3.2/SEG17/TXD

| 0 | 0 | 0 | Input mode with pull-up |
| :---: | :---: | :---: | :--- |
| 0 | 0 | 1 | Input mode |
| 0 | 1 | 0 | Push-pull output |
| 0 | 1 | 1 | Alternative function; TXD output |
| 1 | x | x | Alternative function; LCD SEG17 signal output |

P3.1/SEG16/RXD

| 0 | 0 | 0 | Input mode with pull-up; RXD input |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 1 | Input mode; RXD input |
| 0 | 1 | 0 | Push-pull output |
| 0 | 1 | 1 | Alternative function; RXD output |
| 1 | $x$ | $x$ | Alternative function; LCD SEG16 signal output |

.1-. 0
P3.0/ SEG15

| 0 | 0 | Input mode with pull-up |
| :---: | :---: | :--- |
| 0 | 1 | Input mode |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG15 signal output |

## P3INT - Port 3 Interrupt Control Register

RESET Value
Read/Write

## .7-. 6

P3.6/ INT3 Interrupt Enable/Disable Selection Bits

| 0 | $x$ | Interrupt Disable |
| :---: | :---: | :--- |
| 1 | 0 | Interrupt Enable; falling edge |
| 1 | 1 | Interrupt Enable; rising edge |

P3.4/ INT1 Interrupt Enable/Disable Selection Bits

| 0 | x | Interrupt Disable |
| :---: | :---: | :--- |
| 1 | 0 | Interrupt Enable; falling edge |
| 1 | 1 | Interrupt Enable; rising edge |

.1-. 0
P3.3/INTO Interrupt Enable/Disable Selection Bits

| 0 | $x$ | Interrupt Disable |
| :---: | :---: | :--- |
| 1 | 0 | Interrupt Enable; falling edge |
| 1 | 1 | Interrupt Enable; rising edge |

## P3PND - Port 3 Interrupt Pending Register

| Bit Identifier | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESET Value | - | - | - | - | 0 | 0 | 0 | 0 |
| Read/Write | - | - | - | - | R/W | R/W | R/W | R/W |

## .7-. 4

Not used for the S3C9484/C9488/F9488
. 3
P3.6/INT3 Interrupt Pending Bit

| 0 | Interrupt request is not pending, pending bit clear when write 0 |
| :--- | :--- |
| 1 | Interrupt request is pending |

. 2
P3.5/INT2 Interrupt Pending Bit

| 0 | Interrupt request is not pending, pending bit clear when write 0 |
| :--- | :--- |
| 1 | Interrupt request is pending |

.1
P3.4/INT1 Interrupt Pending Bit

| 0 | Interrupt request is not pending, pending bit clear when write 0 |
| :--- | :--- |
| 1 | Interrupt request is pending |

. 0
P3.3/INTO Interrupt Pending Bit

| 0 | Interrupt request is not pending, pending bit clear when write 0 |
| :--- | :--- |
| 1 | Interrupt request is pending |

P4CONH — Port 4 Control Register (High Byte)

| Bit Identifier | . 7 |  | . 6 | . 5 | . 4 | . 3 | . 2 | . 1 | . 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESET Value | - |  | - | 0 | 0 | 0 | 0 | 0 | 0 |
| Read/Write | - |  | - | R/W | R/W | R/W | R/W | R/W | R/W |
| .7-. 6 | Not used for the S3C9484/C9488/F9488 |  |  |  |  |  |  |  |  |
| .5-. 4 | P4.6/SEG14 |  |  |  |  |  |  |  |  |
|  | 0 | 0 | Input mode with pull-up |  |  |  |  |  |  |
|  | 0 | 1 | Input mode |  |  |  |  |  |  |
|  | 1 | 0 | Push-pull output |  |  |  |  |  |  |
|  | 1 | 1 | Alternative function; LCD SEG14 signal output |  |  |  |  |  |  |

.3-. 2
.1-. 0

## P4.5/SEG13

| 0 | 0 | Input mode with pull-up |
| :---: | :---: | :--- |
| 0 | 1 | Input mode |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG13 signal output |

## P4.4/SEG12

| 0 | 0 | Input mode with pull-up |
| :---: | :---: | :--- |
| 0 | 1 | Input mode |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG12 signal output |

## P4CONL — Port 4 Control Register (Low Byte)

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | . $\mathbf{3}$ | $\mathbf{. 2}$ | . $\mathbf{1}$ | . $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

.7-. 6
P4.3/SEG11

| 0 | 0 | Input mode with pull-up |
| :---: | :---: | :--- |
| 0 | 1 | Input mode |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG11 signal output |

.5-. 4
P4.2/SEG2

| 0 | 0 | Input mode with pull-up |
| :---: | :---: | :--- |
| 0 | 1 | Input mode |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG2 signal output |

.3-. 2
P4.1/SEG1

| 0 | 0 | Input mode with pull-up |
| :---: | :---: | :--- |
| 0 | 1 | Input mode |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG1signal output |

.1-. 0
P4.0/SEG0

| 0 | 0 | Input mode with pull-up |
| :---: | :---: | :--- |
| 0 | 1 | Input mode |
| 1 | 0 | Push-pull output |
| 1 | 1 | Alternative function; LCD SEG0 signal output |

## SP - Stack Pointer

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $x$ | $x$ | $x$ | $x$ | $x$ | $x$ | $x$ | $x$ |
| R/W | $R / W$ | $R / W$ | $R / W$ | $R / W$ | $R / W$ | $R / W$ | $R / W$ |

.7-. 0

## Stack Pointer Address

The stack pointer value is 8 -bit stack pointer address (SP7-SP0). The SP value is undefined following a reset.

## STPCON - Stop Control Register

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

.7-. 0
STOP Control Bits

| 10100101 | Enable stop instruction |
| :--- | :--- |
| Other values | Disable stop instruction |

NOTE: Before executing the STOP instruction, you must set this STPCON register as "10100101b". Otherwise the STOP instruction will not be executed.

## SYM - System Mode Register

Bit Identifier
RESET Value
Read/Write
.7-. 4
Not used for S3C9484/C9488/F9488
. 3

## Global Interrupt Enable Bit

| 0 | Disable all interrupts |
| :--- | :--- |
| 1 | Enable all interrupt |

.2-. 0

## Page Select Bits

| 0 | 0 | 0 | Page 0 |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 1 | Page 1 |
| 0 | 1 | 0 | Page 2 (Not used for S3C9484/C9488/F9488) |
| 0 | 1 | 1 | Page 3 (Not used for S3C9484/C9488/F9488) |
| 1 | 0 | 0 | Page 4 (Not used for S3C9484/C9488/F9488) |
| 1 | 0 | 1 | Page 5 (Not used for S3C9484/C9488/F9488) |
| 1 | 1 | 0 | Page 6 (Not used for S3C9484/C9488/F9488) |
| 1 | 1 | 1 | Page 7 (Not used for S3C9484/C9488/F9488) |

NOTE: Following a reset, you must enable global interrupt processing by executing an El instruction (not by writing a "1" to SYM.3).

## TACON - Timer A Control Register

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | .3 | .2 | . $\mathbf{1}$ | .0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

.7-. 6
Timer A Input Clock Selection Bits

| 0 | 0 | $\mathrm{fxx} / 1024$ |
| :--- | :--- | :--- |
| 0 | 1 | $\mathrm{fxx} / 256$ |
| 1 | 0 | $\mathrm{fxx} / 64$ |
| 1 | 1 | External clock (TACK) |

.5-. 4
.3
Timer A Operating Mode Selection Bits

| 0 | 0 | Internal mode (TAOUT mode) |
| :---: | :---: | :--- |
| 0 | 1 | Capture mode (capture on rising edge, counter running, OVF can occur) |
| 1 | 0 | Capture mode (capture on falling edge, counter running, OVF can occur) |
| 1 | 1 | PWM mode (OVF interrupt can occur) |

Timer A Counter Clear Bit

| 0 | No effect |
| :--- | :--- |
| 1 | Clear the timer A counter (After clearing, return to zero) |

. 2
Timer A Overflow Interrupt Enable Bit

| 0 | Disable interrupt |
| :---: | :--- |
| 1 | Enable interrupt |

Timer A Match/Capture Interrupt Enable Bit

| 0 | Disable interrupt |
| :--- | :--- |
| 1 | Enable interrupt |

Timer A Start/Stop Bit

| 0 | Stop Timer A |
| :--- | :--- |
| 1 | Start Timer A |

Bit Identifier
RESET Value
Read/Write

| . 7 | . 6 | . 5 | . 4 | . 3 | . 2 | . 1 | . 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

.7-. 6
Timer B Input Clock Selection Bits

| 0 | 0 | fxx |
| :--- | :--- | :--- |
| 0 | 1 | $\mathrm{fxx} / 2$ |
| 1 | 0 | $\mathrm{fxx} / 4$ |
| 1 | 1 | $\mathrm{fxx} / 8$ |

.5-. 4
. 3
Timer B Underflow Interrupt Enable Bit

| 0 | Disable Interrupt |
| :--- | :--- |
| 1 | Enable Interrupt |

. 2
Timer B Start/Stop Bit

| 0 | Stop timer B |
| :--- | :--- |
| 1 | Start timer B |

.1
Timer B Mode Selection Bit

| 0 | One-shot mode |
| :--- | :--- |
| 1 | Repeating mode |

. 0
Timer B Output flip-flop Control Bit

| 0 | T-FF is low |
| :--- | :--- |
| 1 | T-FF is high |

NOTE: fxx is selected clock for system.

## TINTPND - Timer A,B Interrupt Pending Register

|  | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RES Identifier T Value | - | - | - | - | - | 0 | 0 | 0 |
| Read/Write | - | - | - | - | - | R/W | R/W | R/W |

.7-. $3 \quad$ Not used for the S3C9484/C9488/F9488
. 2
Timer B Underflow Interrupt Pending Bit

| 0 | No interrupt pending |
| :--- | :--- |
| 0 | Clear pending bit when write |
| 1 | Interrupt pending |

Timer A Overflow Interrupt Pending Bit

| 0 | No interrupt pending |
| :--- | :--- |
| 0 | Clear pending bit when write |
| 1 | Interrupt pending |

Timer A Match/Capture Interrupt Pending Bit

| 0 | No interrupt pending |
| :--- | :--- |
| 0 | Clear pending bit when write |
| 1 | Interrupt pending |

UARTCON - UART Control Register

Bit Identifier
RESET Value
Read/Write
.7-. 6
. 5
. 4

| .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

Operating mode and baud rate selection bits

| 0 | 0 | Mode 0: Shift Register $[\mathrm{fxx} /(16 \times(16$ bit BRDATA +1$))]$ |
| :---: | :---: | :--- |
| 0 | 1 | Mode 1: 8-bit UART $[\mathrm{fxx} /(16 \times(16$ bit BRDATA +1$))]$ |
| 1 | x | Mode 2: 9-bit UART $[\mathrm{fxx} /(16 \times(16$ bit BRDATA +1$))]$ |

Multiprocessor communication(1) enable bit (for modes 2 only)

| 0 | Disable |
| :--- | :--- |
| 1 | Enable |

Serial data receive enable bit

| 0 | Disable |
| :--- | :--- |
| 1 | Enable |

Location of the 9th data bit to be transmitted in UART mode 2 ("0" or "1").

If Parity enable mode ( $\mathrm{PEN}=1$ ),
even/odd parity selection bit for transmit data in UART mode 2.
0: Even parity bit generation for transmit data
1: Odd parity bit generation for transmit data

UARTCON — UART Control Register (Continued)
Bit Identifier
RESET Value
Read/Write
. 2

> If Parity disable $(P E N=0)$,
> location of the $9^{\text {th }}$ data bit that was received in UART mode 2 (" 0 " or "1").
> If Parity enable mode (PEN $=1$ ),
> even/odd parity selection bit for receive data in UART mode 2.
> 0 : Even parity check for the received data
> 1 : Odd parity check for the received data
> A result of parity error will be saved in RPE bit of the UARTPND register after parity checking of the received data.
.1
Receive interrupt enable bit

| 0 | Disable Receive interrupt |
| :--- | :--- |
| 1 | Enable Receive interrupt |

Transmit interrupt enable bit

| 0 | Disable Transmit interrupt |
| :--- | :--- |
| 1 | Enable Transmit Interrupt |

## NOTES:

1. In mode 2, if the MCE (UARTCON.5) bit is set to "1", the receive interrupt will not be activated if the received $9^{\text {th }}$ data bit is " 0 ". In mode 1 , if MCE $=" 1$ ", the receive interrupt will not be activated if a valid stop bit was not received. In mode 0 , the MCE (UARTCON. 5 ) bit should be " 0 ".
2. The descriptions for 8-bit and 9-bit UART mode don't include start and stop bits for serial data receive and transmit.
3. Parity enable bits, PEN, are located in the UARTPND register at address FEH.
4. Parity enable and parity error check can be available in 9-bit UART mode (Mode 2) only.

## UARTPND - UART Pending and parity control

| Bit Identifier | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RE SE T Value | - | - | 0 | 0 | - | - | 0 | 0 |
| Read/Write | - | - | R/W | R/W | - | - | R/W | R/W |

.7-. 6
Not used for the S3C9484/C9488/F9488
. 5
UART parity enable/disable (PEN)

| 0 | Disable |
| :--- | :--- |
| 1 | Enable |

. 4
UART receive parity error (RPE)

| 0 | No error |
| :---: | :--- |
| 1 | Parity error |

.3-. 2
Not used for the S3C9484/C9488/F9488

UART receive interrupt pending flag

| 0 | Not pending |
| :--- | :--- |
| 0 | Clear pending bit (when write) |
| 1 | Interrupt pending |

. 0
UART transmit interrupt pending flag

| 0 | Not pending |
| :--- | :--- |
| 0 | Clear pending bit (when write) |
| 1 | Interrupt pending |

## NOTES:

1. In order to clear a data transmit or receive interrupt pending flag, you must write a " 0 " to the appropriate pending bit.
2. To avoid programming errors, we recommend using load instruction (except for LDB), when manipulating UARTPND values.
3. Parity enable and parity error check can be available in 9-bit UART mode (Mode 2) only.
4. Parity error bit (RPE) will be refreshed whenever 8 th receive data bit has been shifted.

## VLDCON - Voltage Level Detector Control Register

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | 0 | 1 | 0 | 1 | 1 | 0 | 0 |
| - | $R$ | $R / W$ | $R / W$ | $R / W$ | $R / W$ | $R / W$ | $R / W$ |

. 7
Not used for the S3C9484/C9488/F9488
. 6
VLD Level Set Bit

| 0 | $\mathrm{~V}_{\mathrm{DD}}$ is higher than reference voltage |
| :---: | :--- |
| 1 | $\mathrm{~V}_{\mathrm{DD}}$ is lower than reference voltage |

.5-. 1
Reference Voltage Selection Bits

| 10110 | $\mathrm{~V}_{\mathrm{VLD}}=2.4 \mathrm{~V}$ |
| :---: | :--- |
| 10011 | $\mathrm{~V}_{\mathrm{VLD}}=2.7 \mathrm{~V}$ |
| 01110 | $\mathrm{~V}_{\mathrm{VLD}}=3.3 \mathrm{~V}$ |
| 01011 | $\mathrm{~V}_{\mathrm{VLD}}=3.9 \mathrm{~V}$ |
| Other values | Don't care |

. 0
VLD Operation Enable Bit

| 0 | Operation off |
| :--- | :--- |
| 1 | Operation on |

## WDTCON - Watchdog Timer Control Register

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | . $\mathbf{3}$ | $\mathbf{. 2}$ | . $\mathbf{1}$ | . $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

.7-. 4
Watchdog Timer Function Enable Bits (for System Reset)

| 1 | 0 | 1 | 0 | Disable watchdog timer function |
| :--- | :--- | :--- | :--- | :--- |
| Other values |  |  | Enable watchdog timer function |  |

.3-. 0
Watchdog Timer Counter Clear Bits

| 1 | 0 | 1 | 0 | Clear watchdog timer counter |
| :--- | :--- | :--- | :--- | :--- |
| Other values |  |  |  | Don't care |

## WTCON - Watch Timer Control Register

Bit Identifier
RESET Value
Read/Write

| .7 | .6 | .5 | .4 | . $\mathbf{3}$ | . $\mathbf{2}$ | . $\mathbf{1}$ | . $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

. 7
Watch Timer Clock Selection Bit

| 0 | Main system clock divided by $2^{7}$ (fxx/128) |
| :---: | :--- |
| 1 | Sub system clock (fxt) |

. 6
Watch Timer Interrupt Enable Bit

| 0 | Disable watch timer interrupt |
| :--- | :--- |
| 1 | Enable watch timer interrupt |

Buzzer Signal Selection Bits

| 0 | 0 | 0.5 kHz buzzer (BUZ) signal output |
| :---: | :---: | :--- |
| 0 | 1 | 1 kHz buzzer (BUZ) signal output |
| 1 | 0 | 2 kHz buzzer (BUZ) signal output |
| 1 | 1 | 4 kHz buzzer (BUZ) signal output |

Watch Timer Speed Selection Bits

| 0 | 0 | 1.0 s Interval |
| :--- | :--- | :--- |
| 0 | 1 | 0.5 s Interval |
| 1 | 0 | 0.25 s Interval |
| 1 | 1 | 3.91 ms Interval |

Watch Timer Enable Bit

| 0 | Disable watch timer; Clear frequency dividing circuits |
| :---: | :--- |
| 1 | Enable watch timer |

. 0
Watch Timer Interrupt Pending Bit

| 0 | Interrupt is not pending, Clear pending bit when write |
| :--- | :--- |
| 1 | Interrupt is pending |

INTERRUPT STRUCTURE

## OVERVIEW

The SAM88RCRI interrupt structure has two basic components: a vector, and sources. The number of interrupt sources can be serviced through an interrupt vector which is assigned in ROM address 0000H.


Figure 5-1. S3C9-Series Interrupt Type

## INTERRUPT PROCESSING CONTROL POINTS

Interrupt processing can be controlled in two ways: either globally or specific interrupt level and source.
The system-level control points in the interrupt structure are therefore:

- Global interrupt enable and disable (by El and DI instructions)
- Interrupt source enable and disable settings in the corresponding peripheral control register(s)


## ENABLE/DISABLE INTERRUPT INSTRUCTIONS (EI, DI)

The system mode register, SYM (DFH), is used to enable and disable interrupt processing.
SYM. 3 is the enable and disable bit for global interrupt processing respectively, by modifying SYM.3. An Enable Interrupt (EI) instruction must be included in the initialization routine that follows a reset operation in order to enable interrupt processing. Although you can manipulate SYM. 3 directly to enable and disable interrupts during normal operation, we recommend that you use the EI and DI instructions for this purpose.

## INTERRUPT PENDING FUNCTION TYPES

When the interrupt service routine has executed, the application program's service routine must clear the appropriate pending bit before the return from interrupt subroutine (IRET) occurs.

## INTERRUPT PRIORITY

Because there is not a interrupt priority register in SAM88RCRI, the order of service is determined by a sequence of source which is executed in interrupt service routine.


Figure 5-2. Interrupt Function Diagram

## INTERRUPT SOURCE SERVICE SEQUENCE

The interrupt request polling and servicing sequence is as follows:

1. A source generates an interrupt request by setting the interrupt request pending bit to "1".
2. The CPU generates an interrupt acknowledge signal.
3. The service routine starts and the source's pending flag is cleared to "0" by software.
4. Interrupt priority must be determined by software polling method.

## INTERRUPT SERVICE ROUTINES

Before an interrupt request can be serviced, the following conditions must be met:
— Interrupt processing must be enabled (EI, SYM. $3=$ "1")

- Interrupt must be enabled at the interrupt's source (peripheral control register)

If all of the above conditions are met, the interrupt request is acknowledged at the end of the instruction cycle. The CPU then initiates an interrupt machine cycle that completes the following processing sequence:

1. Reset (clear to "0") the global interrupt enable bit in the SYM register (DI, SYM. $3=$ " 0 ") to disable all subsequent interrupts.
2. Save the program counter and status flags to stack.
3. Branch to the interrupt vector to fetch the service routine's address.
4. Pass control to the interrupt service routine.

When the interrupt service routine is completed, an Interrupt Return instruction (IRET) occurs. The IRET restores the PC and status flags and sets SYM. 3 to "1" (EI), allowing the CPU to process the next interrupt request.

## GENERATING INTERRUPT VECTOR ADDRESSES

The interrupt vector area in the ROM contains the address of the interrupt service routine. Vectored interrupt processing follows this sequence:

1. Push the program counter's low-byte value to stack.
2. Push the program counter's high-byte value to stack.
3. Push the FLAGS register values to stack.
4. Fetch the service routine's high-byte address from the vector address 0000 H .
5. Fetch the service routine's low-byte address from the vector address 0001 H .
6. Branch to the service routine specified by the 16 -bit vector address.

## sへMsunt

## S3C9484/C9488/F9488 INTERRUPT STRUCTURE

The S3C9484/C9488/F9488 microcontroller has four peripheral interrupt sources:

- Timer A match / overflow
- Timer B underflow
- P3.3 / P3. 4 / P3.5 / P3. 6 external interrupt
- Watch Timer interrupt
- UART transmit interrupt / receive interrupt


Figure 5-3. S3C9484/C9488/F9488 Interrupt Structure

SAM88RCRI INSTRUCTION SET

## OVERVIEW

The SAM88RCRI instruction set is designed to support the large register file. It includes a full complement of 8 -bit arithmetic and logic operations. There are 41 instructions. No special I/O instructions are necessary because I/O control and data registers are mapped directly into the register file. Flexible instructions for bit addressing, rotate, and shift operations complete the powerful data manipulation capabilities of the SAM88RCRI instruction set.

## REGISTER ADDRESSING

To access an individual register, an 8 -bit address in the range $0-255$ or the 4-bit address of a working register is specified. Paired registers can be used to construct 13-bit program memory or data memory addresses. For detailed information about register addressing, please refer to Chapter 2, "Address Spaces".

## ADDRESSING MODES

There are six addressing modes: Register (R), Indirect Register (IR), Indexed (X), Direct (DA), Relative (RA), and Immediate (IM). For detailed descriptions of these addressing modes, please refer to Chapter 3, "Addressing Modes".

Table 6-1. Instruction Group Summary

| Mnemonic | Operands | Instruction |
| :---: | :---: | :---: |

## Load Instructions

| CLR | dst | Clear |
| :--- | :--- | :--- |
| LD | dst,src | Load |
| LDC | dst,src | Load program memory |
| LDE | dst,src | Load external data memory |
| LDCD | dst,src | Load program memory and decrement |
| LDED | dst,src | Load external data memory and decrement |
| LDCI | dst,src | Load program memory and increment |
| LDEI | dst,src | Load external data memory and increment |
| POP | dst | Pop from stack |
| PUSH | src | Push to stack |

## Arithmetic Instructions

| ADC | dst,src | Add with carry |
| :--- | :--- | :--- |
| ADD | dst,src | Add |
| CP | dst,src | Compare |
| DEC | dst | Decrement |
| INC | dst | Increment |
| SBC | dst,src | Subtract with carry |
| SUB | dst,src | Subtract |

Logic Instructions

| AND | $d s t, s r c$ | Logical AND |
| :--- | :--- | :--- |
| COM | $d s t$ | Complement |
| OR | $d s t, s r c$ | Logical OR |
| XOR | $d s t, s r c$ | Logical exclusive OR |

Table 6-1. Instruction Group Summary (Continued)

| Mnemonic | Operands | Instruction |
| :---: | :---: | :---: |

Program Control Instructions

| CALL | dst | Call procedure |
| :--- | :--- | :--- |
| IRET |  | Interrupt return |
| JP | cc,dst | Jump on condition code |
| JP | dst | Jump unconditional |
| JR | cc,dst | Jump relative on condition code |
| RET |  | Return |

## Bit Manipulation Instructions

| TCM | dst,src | Test complement under mask |
| :--- | :--- | :--- |
| TM | dst,src | Test under mask |

## Rotate and Shift Instructions

| RL | dst | Rotate left |
| :--- | :--- | :--- |
| RLC | dst | Rotate left through carry |
| RR | dst | Rotate right |
| RRC | dst | Rotate right through carry |
| SRA | dst | Shift right arithmetic |

## CPU Control Instructions

| CCF | Complement carry flag |
| :--- | :--- |
| DI | Disable interrupts |
| EI | Enable interrupts |
| IDLE | Enter Idle mode |
| NOP | No operation |
| RCF | Reset carry flag |
| SCF | Set carry flag |
| STOP | Enter stop mode |

## FLAGS REGISTER (FLAGS)

The flags register FLAGS contains eight bits that describe the current status of CPU operations. Four of these bits, FLAGS.4-FLAGS.7, can be tested and used with conditional jump instructions;

FLAGS register can be set or reset by instructions as long as its outcome does not affect the flags, such as, Load instruction. Logical and Arithmetic instructions such as, AND, OR, XOR, ADD, and SUB can affect the Flags register. For example, the AND instruction updates the Zero, Sign and Overflow flags based on the outcome of the AND instruction. If the AND instruction uses the Flags register as the destination, then simultaneously, two write will occur to the Flags register producing an unpredictable result.


Figure 6-1. System Flags Register (FLAGS)

## FLAG DESCRIPTIONS

## Overflow Flag (FLAGS.4, V)

The $V$ flag is set to "1" when the result of a two's-complement operation is greater than +127 or less than -128 . It is also cleared to " 0 " following logic operations.

## Sign Flag (FLAGS.5, S)

Following arithmetic, logic, rotate, or shift operations, the sign bit identifies the state of the MSB of the result. A logic zero indicates a positive number and a logic one indicates a negative number.

## Zero Flag (FLAGS.6, Z)

For arithmetic and logic operations, the $Z$ flag is set to "1" if the result of the operation is zero. For operations that test register bits, and for shift and rotate operations, the $Z$ flag is set to "1" if the result is logic zero.

## Carry Flag (FLAGS.7, C)

The C flag is set to "1" if the result from an arithmetic operation generates a carry-out from or a borrow to the bit 7 position (MSB). After rotate and shift operations, it contains the last value shifted out of the specified register. Program instructions can set, clear, or complement the carry flag.

## INSTRUCTION SET NOTATION

Table 6-2. Flag Notation Conventions

| Flag |  |
| :---: | :--- |
| C | Carry flag |
| Z | Zero flag |
| S | Sign flag |
| V | Overflow flag |
| 0 | Cleared to logic zero |
| 1 | Set to logic one |
| $*$ | Set or cleared according to operation |
| - | Value is unaffected |
| x | Value is undefined |

Table 6-3. Instruction Set Symbols

| Symbol | Description |
| :---: | :--- |
| dst | Destination operand |
| src | Source operand |
| @ | Indirect register address prefix |
| PC | Program counter |
| FLAGS | Flags register (D5H) |
| $\#$ | Immediate operand or register address prefix |
| H | Hexadecimal number suffix |
| D | Decimal number suffix |
| B | Binary number suffix |
| opc | Opcode |

Table 6-4. Instruction Notation Conventions

| Notation | Description | Actual Operand Range |
| :---: | :---: | :---: |
| cc | Condition code | See list of condition codes in Table 6-6. |
| $r$ | Working register only | $\mathrm{Rn}(\mathrm{n}=0-15)$ |
| rr | Working register pair | $\operatorname{RRp}(\mathrm{p}=0,2,4, \ldots, 14)$ |
| R | Register or working register | reg or Rn (reg = 0-255, $\mathrm{n}=0-15$ ) |
| RR | Register pair or working register pair | reg or RRp (reg $=0-254$, even number only, where $p=0,2, \ldots, 14)$ |
| Ir | Indirect working register only | @Rn ( $\mathrm{n}=0-15$ ) |
| IR | Indirect register or indirect working register | @Rn or @reg (reg = 0-255, $\mathrm{n}=0-15$ ) |
| Irr | Indirect working register pair only | $@ \operatorname{RRp}(\mathrm{p}=0,2, \ldots, 14)$ |
| IRR | Indirect register pair or indirect working register pair | @RRp or @reg (reg = 0-254, even only, where $p=0,2, \ldots, 14)$ |
| X | Indexed addressing mode | \#reg[Rn] (reg = 0-255, $\mathrm{n}=0-15)$ |
| XS | Indexed (short offset) addressing mode | \#addr[RRp] (addr $=$ range -128 to +127 , where $p=0,2, \ldots, 14)$ |
| XL | Indexed (long offset) addressing mode | \#addr [RRp] (addr = range 0-8191, where $p=0,2, \ldots, 14)$ |
| DA | Direct addressing mode | addr ( addr = range 0-8191) |
| RA | Relative addressing mode | addr (addr = number in the range +127 to -128 that is an offset relative to the address of the next instruction) |
| IM | Immediate addressing mode | \#data (data $=0-255$ ) |

Table 6-5. Opcode Quick Reference

| OPCODE MAP |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LOWER NIBBLE (HEX) |  |  |  |  |  |  |  |  |  |
|  | - | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| U | 0 | $\begin{gathered} \text { DEC } \\ \text { R1 } \end{gathered}$ | DEC <br> IR1 | $\begin{aligned} & \text { ADD } \\ & \text { r1,r2 } \end{aligned}$ | $\begin{aligned} & \text { ADD } \\ & \text { r1,lr2 } \end{aligned}$ | $\begin{gathered} \text { ADD } \\ \text { R2,R1 } \end{gathered}$ | $\begin{gathered} \text { ADD } \\ \text { IR2,R1 } \end{gathered}$ | $\begin{gathered} \text { ADD } \\ \text { R1,IM } \end{gathered}$ |  |
| P | 1 | $\begin{gathered} \text { RLC } \\ \text { R1 } \end{gathered}$ | RLC <br> IR1 | ADC <br> r1,r2 | $\begin{aligned} & \text { ADC } \\ & \text { r1,lr2 } \end{aligned}$ | $\begin{gathered} \mathrm{ADC} \\ \mathrm{R} 2, \mathrm{R} 1 \end{gathered}$ | $\begin{gathered} \text { ADC } \\ \text { IR2,R1 } \end{gathered}$ | $\begin{gathered} \text { ADC } \\ \text { R1,IM } \end{gathered}$ |  |
| P | 2 | $\begin{gathered} \text { INC } \\ \text { R1 } \end{gathered}$ | $\begin{aligned} & \text { INC } \\ & \text { IR1 } \end{aligned}$ | $\begin{aligned} & \text { SUB } \\ & \text { r1,r2 } \end{aligned}$ | $\begin{aligned} & \text { SUB } \\ & \text { r1,lr2 } \end{aligned}$ | $\begin{gathered} \text { SUB } \\ \text { R2,R1 } \end{gathered}$ | $\begin{gathered} \text { SUB } \\ \text { IR2,R1 } \end{gathered}$ | $\begin{gathered} \text { SUB } \\ \text { R1,IM } \end{gathered}$ |  |
| E | 3 |  |  | $\begin{aligned} & \text { SBC } \\ & \mathrm{r} 1, \mathrm{r} 2 \end{aligned}$ | $\begin{aligned} & \text { SBC } \\ & \text { r1,lr2 } \end{aligned}$ | $\begin{gathered} \text { SBC } \\ \text { R2,R1 } \end{gathered}$ | $\begin{gathered} \text { SBC } \\ \text { IR2,R1 } \end{gathered}$ | $\begin{gathered} \text { SBC } \\ \text { R1,IM } \end{gathered}$ |  |
| R | 4 |  |  | $\begin{gathered} \mathrm{OR} \\ \mathrm{r} 1, \mathrm{r} 2 \end{gathered}$ | $\begin{gathered} \mathrm{OR} \\ \mathrm{r} 1, \mathrm{lr} 2 \end{gathered}$ | $\begin{gathered} \text { OR } \\ \text { R2,R1 } \end{gathered}$ | $\begin{gathered} \text { OR } \\ \text { IR2,R1 } \end{gathered}$ | $\begin{gathered} \text { OR } \\ \text { R1,IM } \end{gathered}$ |  |
|  | 5 | $\begin{gathered} \text { POP } \\ \text { R1 } \end{gathered}$ | POP IR1 | AND <br> r1,r2 | $\begin{aligned} & \text { AND } \\ & \text { r1,lr2 } \end{aligned}$ | $\begin{gathered} \text { AND } \\ \text { R2,R1 } \end{gathered}$ | $\begin{gathered} \text { AND } \\ \text { IR2,R1 } \end{gathered}$ | AND <br> R1,IM |  |
| N | 6 | $\begin{gathered} \text { COM } \\ \text { R1 } \end{gathered}$ | COM IR1 | $\begin{aligned} & \text { TCM } \\ & \text { r1,r2 } \end{aligned}$ | $\begin{aligned} & \text { TCM } \\ & \text { r1,lr2 } \end{aligned}$ | $\begin{gathered} \text { TCM } \\ \text { R2,R1 } \end{gathered}$ | $\begin{gathered} \text { TCM } \\ \text { IR2,R1 } \end{gathered}$ | TCM R1,IM |  |
| 1 | 7 | $\begin{gathered} \text { PUSH } \\ \text { R2 } \end{gathered}$ | $\begin{gathered} \text { PUSH } \\ \text { IR2 } \end{gathered}$ | $\begin{gathered} \mathrm{TM} \\ \mathrm{r} 1, \mathrm{r} 2 \end{gathered}$ | $\begin{gathered} \mathrm{TM} \\ \mathrm{r} 1, \mathrm{lr} 2 \end{gathered}$ | $\begin{gathered} \text { TM } \\ \text { R2,R1 } \end{gathered}$ | $\begin{gathered} \text { TM } \\ \text { IR2,R1 } \end{gathered}$ | $\begin{gathered} \text { TM } \\ \text { R1,IM } \end{gathered}$ |  |
| B | 8 |  |  |  |  |  |  |  | $\begin{gathered} \mathrm{LD} \\ \mathrm{r} 1, \mathrm{x}, \mathrm{r} 2 \end{gathered}$ |
| B | 9 | $\begin{aligned} & \mathrm{RL} \\ & \mathrm{R} 1 \end{aligned}$ | $\begin{aligned} & \text { RL } \\ & \text { IR1 } \end{aligned}$ |  |  |  |  |  | $\begin{gathered} \mathrm{LD} \\ \mathrm{r} 2, \mathrm{x}, \mathrm{r} 1 \end{gathered}$ |
| L | A |  |  | $\begin{gathered} \mathrm{CP} \\ \mathrm{r} 1, \mathrm{r} 2 \end{gathered}$ | $\begin{gathered} \mathrm{CP} \\ \mathrm{r} 1, \mathrm{lr} 2 \end{gathered}$ | $\begin{gathered} \mathrm{CP} \\ \mathrm{R} 2, \mathrm{R} 1 \end{gathered}$ | $\begin{gathered} \text { CP } \\ \text { IR2,R1 } \end{gathered}$ | $\begin{gathered} \text { CP } \\ \text { R1,IM } \end{gathered}$ | $\begin{gathered} \text { LDC } \\ \mathrm{r} 1, \mathrm{Ir} 2, \mathrm{xL} \end{gathered}$ |
| E | B | $\begin{gathered} \text { CLR } \\ \text { R1 } \end{gathered}$ | $\begin{aligned} & \text { CLR } \\ & \text { IR1 } \end{aligned}$ | $\begin{aligned} & \text { XOR } \\ & \mathrm{r} 1, \mathrm{r} 2 \end{aligned}$ | $\begin{aligned} & \text { XOR } \\ & \text { r1,lr2 } \end{aligned}$ | $\begin{gathered} \text { XOR } \\ \text { R2,R1 } \end{gathered}$ | $\begin{gathered} \text { XOR } \\ \text { IR2,R1 } \end{gathered}$ | $\begin{gathered} \text { XOR } \\ \text { R1,IM } \end{gathered}$ | $\begin{gathered} \text { LDC } \\ \text { r2, Irr2, xL } \end{gathered}$ |
|  | C | RRC R1 | RRC IR1 |  | $\begin{aligned} & \text { LDC } \\ & \text { r1,lrr2 } \end{aligned}$ |  |  |  | $\begin{gathered} \mathrm{LD} \\ \mathrm{r} 1, \mathrm{lr} 2 \end{gathered}$ |
| H | D | $\begin{gathered} \text { SRA } \\ \text { R1 } \end{gathered}$ | SRA <br> IR1 |  | $\begin{aligned} & \text { LDC } \\ & \text { r2, } \mathrm{lr} 1 \end{aligned}$ |  |  | $\begin{gathered} \text { LD } \\ \text { IR1,IM } \end{gathered}$ | $\begin{gathered} \text { LD } \\ \mathrm{Ir} 1, \mathrm{r} 2 \end{gathered}$ |
| E | E | $\begin{aligned} & \text { RR } \\ & \text { R1 } \end{aligned}$ | $\begin{aligned} & \text { RR } \\ & \text { IR1 } \end{aligned}$ | LDCD <br> r1,Irr2 | $\begin{aligned} & \text { LDCI } \\ & \text { r1,lrr2 } \end{aligned}$ | $\begin{gathered} \text { LD } \\ \text { R2,R1 } \end{gathered}$ | $\begin{gathered} \text { LD } \\ \text { R2,IR1 } \end{gathered}$ | $\begin{gathered} \text { LD } \\ \text { R1,IM } \end{gathered}$ | $\begin{gathered} \text { LDC } \\ \mathrm{r} 1, \operatorname{lrr} 2, \mathrm{xs} \end{gathered}$ |
| X | F |  |  |  |  | CALL IRR1 | $\begin{gathered} \text { LD } \\ \text { IR2,R1 } \end{gathered}$ | $\begin{gathered} \text { CALL } \\ \text { DA1 } \end{gathered}$ | $\begin{aligned} & \text { LDC } \\ & \text { r2, } \operatorname{lrr} 1, \text { xs } \end{aligned}$ |

Table 6-5. Opcode Quick Reference (Continued)


## CONDITION CODES

The opcode of a conditional jump always contains a 4-bit field called the condition code (cc). This specifies under which conditions it is to execute the jump. For example, a conditional jump with the condition code for "equal" after a compare operation only jumps if the two operands are equal. Condition codes are listed in Table 6-6.

The carry $(C)$, zero $(Z)$, sign $(S)$, and overflow (V) flags are used to control the operation of conditional jump instructions.

Table 6-6. Condition Codes

| Binary | Mnemonic | Description | Flags Set |
| :---: | :---: | :---: | :---: |
| 0000 | F | Always false | - |
| 1000 | T | Always true | - |
| $0111{ }^{(1)}$ | C | Carry | $C=1$ |
| $1111{ }^{(1)}$ | NC | No carry | $\mathrm{C}=0$ |
| $0110{ }^{(1)}$ | Z | Zero | $Z=1$ |
| $1110{ }^{(1)}$ | NZ | Not zero | $\mathrm{Z}=0$ |
| 1101 | PL | Plus | $S=0$ |
| 0101 | MI | Minus | $S=1$ |
| 0100 | OV | Overflow | $V=1$ |
| 1100 | NOV | No overflow | $\mathrm{V}=0$ |
| $0110{ }^{(1)}$ | EQ | Equal | $Z=1$ |
| $1110{ }^{(1)}$ | NE | Not equal | $\mathrm{Z}=0$ |
| 1001 | GE | Greater than or equal | $(\mathrm{S} \mathrm{XOR} \mathrm{V})=0$ |
| 0001 | LT | Less than | $(\mathrm{S} \mathrm{XOR} \mathrm{V})=1$ |
| 1010 | GT | Greater than | $(\mathrm{Z}$ OR (S XOR V $)$ ) $=0$ |
| 0010 | LE | Less than or equal | $(Z \quad O R(S$ XOR V $)$ ) $=1$ |
| $1111{ }^{(1)}$ | UGE | Unsigned greater than or equal | $\mathrm{C}=0$ |
| $0111{ }^{(1)}$ | ULT | Unsigned less than | $C=1$ |
| 1011 | UGT | Unsigned greater than | $(\mathrm{C}=0$ AND $\mathrm{Z}=0)=1$ |
| 0011 | ULE | Unsigned less than or equal | $(\mathrm{COR}$ Z) $=1$ |

## NOTES:

1. It indicates condition codes that are related to two different mnemonics but which test the same flag.

For example, $Z$ and $E Q$ are both true if the zero flag $(Z)$ is set, but after an ADD instruction, $Z$ would probably be used; after a CP instruction, however, EQ would probably be used.
2. For operations involving unsigned numbers, the special condition codes UGE, ULT, UGT, and ULE must be used.

## INSTRUCTION DESCRIPTIONS

This section contains detailed information and programming examples for each instruction in the SAM88RCRI instruction set. Information is arranged in a consistent format for improved readability and for fast referencing. The following information is included in each instruction description:

- Instruction name (mnemonic)
- Full instruction name
- Source/destination format of the instruction operand
- Shorthand notation of the instruction's operation
- Textual description of the instruction's effect
- Specific flag settings affected by the instruction
- Detailed description of the instruction's format, execution time, and addressing mode(s)
- Programming example(s) explaining how to use the instruction


## ADC - Add with Carry

## ADC dst,src

Operation: $\quad \mathrm{dst}$ _ $\mathrm{dst}+\mathrm{src}+\mathrm{C}$
The source operand, along with the setting of the carry flag, is added to the destination operand and the sum is stored in the destination. The contents of the source are unaffected.
Two's-complement addition is performed. In multiple precision arithmetic, this instruction permits the carry from the addition of low-order operands to be carried into the addition of high-order operands.

Flags: $\quad$ C: Set if there is a carry from the most significant bit of the result; cleared otherwise.
Z: Set if the result is " 0 "; cleared otherwise.
S: Set if the result is negative; cleared otherwise.
V: Set if arithmetic overflow occurs, that is, if both operands are of the same sign and the result is of the opposite sign; cleared otherwise.

## Format:

|  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst | $\underline{\text { src }}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Examples: Given: R1 $=10 \mathrm{H}, \mathrm{R} 2=03 \mathrm{H}, \mathrm{C}$ flag $=" 1$ ", register $01 \mathrm{H}=20 \mathrm{H}$, register $02 \mathrm{H}=03 \mathrm{H}$, and register $03 \mathrm{H}=0 \mathrm{AH}$ :

| ADC | $\mathrm{R} 1, \mathrm{R} 2$ | ${ }^{\circledR}$ | $\mathrm{R} 1=14 \mathrm{H}, \mathrm{R} 2=03 \mathrm{H}$ |
| :--- | :--- | :--- | :--- |
| ADC | $\mathrm{R} 1, @ R 2$ | ${ }^{\circledR}$ | $\mathrm{R} 1=1 \mathrm{BH}, \mathrm{R} 2=03 \mathrm{H}$ |
| ADC | $01 \mathrm{H}, 02 \mathrm{H}$ | ${ }^{\circledR}$ | Register $01 \mathrm{H}=24 \mathrm{H}$, register $02 \mathrm{H}=03 \mathrm{H}$ |
| ADC | $01 \mathrm{H}, @ 02 \mathrm{H}$ | ${ }^{\circledR}$ | Register $01 \mathrm{H}=2 \mathrm{BH}$, register $02 \mathrm{H}=03 \mathrm{H}$ |
| ADC | $01 \mathrm{H}, \# 11 \mathrm{H}$ | ${ }^{\circledR}$ | Register $01 \mathrm{H}=32 \mathrm{H}$ |

In the first example, destination register R1 contains the value 10 H , the carry flag is set to "1", and the source working register R2 contains the value 03 H . The statement "ADC R1,R2" adds 03 H and the carry flag value ("1") to the destination value 10 H , leaving 14 H in register R1.

## ADD - Add

| ADD | $d s t, s r c$ |
| :--- | :--- |
| Operation: | $d s t ~ \_d s t ~+~ s r c ~$ |

The source operand is added to the destination operand and the sum is stored in the destination. The contents of the source are unaffected. Two's-complement addition is performed.

Flags: C: Set if there is a carry from the most significant bit of the result; cleared otherwise.
Z: Set if the result is "0"; cleared otherwise.
S : Set if the result is negative; cleared otherwise.
V: Set if arithmetic overflow occurred, that is, if both operands are of the same sign and the result is of the opposite sign; cleared otherwise.

## Format:



Examples: Given: $\mathrm{R} 1=12 \mathrm{H}, \mathrm{R} 2=03 \mathrm{H}$, register $01 \mathrm{H}=21 \mathrm{H}$, register $02 \mathrm{H}=03 \mathrm{H}$, register $03 \mathrm{H}=0 \mathrm{AH}$ :

| ADD | $R 1, R 2$ | ${ }^{\circledR}$ | $R 1=15 \mathrm{H}, \mathrm{R} 2=03 \mathrm{H}$ |
| :--- | :--- | :--- | :--- |
| ADD | $R 1, @ R 2$ | ${ }^{\circledR}$ | $R 1=1 \mathrm{CH}, R 2=03 \mathrm{H}$ |
| ADD | $01 \mathrm{H}, 02 \mathrm{H}$ | ${ }^{\circledR}$ | Register $01 \mathrm{H}=24 \mathrm{H}$, register $02 \mathrm{H}=03 \mathrm{H}$ |
| ADD | $01 \mathrm{H}, @ 02 \mathrm{H}$ | ${ }^{\circledR}$ | Register $01 \mathrm{H}=2 \mathrm{BH}$, register $02 \mathrm{H}=03 \mathrm{H}$ |
| ADD | $01 \mathrm{H}, \# 25 \mathrm{H}$ | ${ }^{\circledR}$ | Register $01 \mathrm{H}=46 \mathrm{H}$ |

In the first example, destination working register R 1 contains 12 H and the source working register R2 contains 03 H . The statement "ADD R1,R2" adds 03 H to 12 H , leaving the value 15 H in register R1.

## AND - Logical AND

AND dst,src

Operation: dst _ dst AND src
The source operand is logically ANDed with the destination operand. The result is stored in the destination. The AND operation results in a "1" bit being stored whenever the corresponding bits in the two operands are both logic ones; otherwise a " 0 " bit value is stored. The contents of the source are unaffected.

Flags: C: Unaffected.
Z: Set if the result is "0"; cleared otherwise.
S: Set if the result bit 7 is set; cleared otherwise.
V: Always cleared to "0".

## Format:

|  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst | $\underline{\text { src }}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Examples: Given: R1 $=12 \mathrm{H}, \mathrm{R} 2=03 \mathrm{H}$, register $01 \mathrm{H}=21 \mathrm{H}$, register $02 \mathrm{H}=03 \mathrm{H}$, register $03 \mathrm{H}=0 \mathrm{AH}$ :

| AND | $R 1, R 2$ | ${ }^{\circledR}$ | $R 1=02 \mathrm{H}, \mathrm{R} 2=03 \mathrm{H}$ |
| :--- | :--- | :--- | :--- |
| AND | $R 1, @ R 2$ | $\circledR$ | $R 1=02 \mathrm{H}, \mathrm{R} 2=03 \mathrm{H}$ |
| AND | $01 \mathrm{H}, 02 \mathrm{H}$ | ${ }^{\circledR}$ | Register $01 \mathrm{H}=01 \mathrm{H}$, register $02 \mathrm{H}=03 \mathrm{H}$ |
| AND | $01 \mathrm{H}, @ 02 \mathrm{H}$ | ${ }^{\circledR}$ | Register $01 \mathrm{H}=00 \mathrm{H}$, register $02 \mathrm{H}=03 \mathrm{H}$ |
| AND | $01 \mathrm{H}, \# 25 \mathrm{H}$ | ${ }^{\circledR}$ | Register $01 \mathrm{H}=21 \mathrm{H}$ |

In the first example, destination working register R1 contains the value 12 H and the source working register R2 contains 03H. The statement "AND R1,R2" logically ANDs the source operand 03H with the destination operand value 12 H , leaving the value 02 H in register R1.

## CALL - Call Procedure

## CALL

Operation:

> dst

| SP | $\leftarrow$ | $\mathrm{SP}-1$ |
| :--- | :--- | :--- |
| @SP | $\leftarrow$ | PCL |
| SP | $\leftarrow$ | $\mathrm{SP}-1$ |
| @SP | $\leftarrow$ | PCH |
| PC | $\leftarrow$ | dst |

The current contents of the program counter are pushed onto the top of the stack. The program counter value used is the address of the first instruction following the CALL instruction. The specified destination address is then loaded into the program counter and points to the first instruction of a procedure. At the end of the procedure the return instruction (RET) can be used to return to the original program flow. RET pops the top of the stack back into the program counter.

Flags: No flags are affected.
Format:

|  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| opc | dst | 3 | 14 | F6 | DA |

Examples: Given: R0 $=15 \mathrm{H}, \mathrm{R} 1=21 \mathrm{H}, \mathrm{PC}=1 \mathrm{~A} 47 \mathrm{H}$, and $\mathrm{SP}=0 \mathrm{~B} 2 \mathrm{H}$ :
CALL 1521H ® $\quad$ BP $=0 \mathrm{BOH}$
(Memory locations $00 \mathrm{H}=1 \mathrm{AH}, 01 \mathrm{H}=4 \mathrm{AH}$, where 4 AH is the address that follows the instruction.)
CALL @RR0 ® ${ }^{8} \quad \mathrm{SP}=0 \mathrm{BOH}(00 \mathrm{H}=1 \mathrm{AH}, 01 \mathrm{H}=49 \mathrm{H})$
In the first example, if the program counter value is 1 A 47 H and the stack pointer contains the value 0B2H, the statement "CALL 1521 H " pushes the current PC value onto the top of the stack. The stack pointer now points to memory location 00 H . The PC is then loaded with the value 1521 H , the address of the first instruction in the program sequence to be executed.

If the contents of the program counter and stack pointer are the same as in the first example, the statement "CALL @RR0" produces the same result except that the 49H is stored in stack location 01 H (because the two-byte instruction format was used). The PC is then loaded with the value 1521 H , the address of the first instruction in the program sequence to be executed.

## CCF - Complement Carry Flag

CCF
Operation: C _ NOT C
The carry flag ( C ) is complemented. If $\mathrm{C}=$ " 1 ", the value of the carry flag is changed to logic zero; if $\mathrm{C}=$ " 0 ", the value of the carry flag is changed to logic one.

Flags: C: Complemented.
No other flags are affected.

Format:

|  | Bytes | Cycles | Opcode <br> (Hex) |
| :---: | :---: | :---: | :---: |
| opc | 1 | 4 | EF |

Example: Given: The carry flag $=$ " 0 ":
CCF
If the carry flag = " 0 ", the CCF instruction complements it in the FLAGS register (0D5H), changing its value from logic zero to logic one.

## CLR - Clear

CLR dst
Operation: dst _ "0"
The destination location is cleared to " 0 ".

Flags: No flags are affected.

## Format:

|  |  |  |  |  |  |  |  |  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| opc | dst | 2 | 4 | B0 | R |  |  |  |  |  |  |  |

Examples: Given: Register $00 \mathrm{H}=4 \mathrm{FH}$, register $01 \mathrm{H}=02 \mathrm{H}$, and register $02 \mathrm{H}=5 \mathrm{EH}$ :

| CLR | 00 H | ${ }^{\circledR}$ | Register $00 \mathrm{H}=00 \mathrm{H}$ |
| :--- | :--- | :--- | :--- |
| CLR | $@ 01 \mathrm{H}$ | ${ }^{\circledR}$ | Register $01 \mathrm{H}=02 \mathrm{H}$, register $02 \mathrm{H}=00 \mathrm{H}$ |

In Register (R) addressing mode, the statement "CLR 00 H " clears the destination register 00 H value to 00 H . In the second example, the statement "CLR @01H" uses Indirect Register (IR) addressing mode to clear the 02 H register value to 00 H .

## COM - Complement

COM dst
Operation: dst _ NOT dst
The contents of the destination location are complemented (one's complement); all "1s" are changed to "0s", and vice-versa.

Flags: $\quad$ C: Unaffected.
Z: Set if the result is "0"; cleared otherwise.
S: Set if the result bit 7 is set; cleared otherwise.
V: Always reset to "0".

## Format:

|  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| opc | dst | 2 | 4 | 60 | $R$ |

Examples: $\quad$ Given: $\mathrm{R} 1=07 \mathrm{H}$ and register $07 \mathrm{H}=0 \mathrm{~F} 1 \mathrm{H}$ :

| COM | R 1 | ${ }^{\circledR}$ | $\mathrm{R} 1=0 \mathrm{~F} 8 \mathrm{H}$ |
| :--- | :--- | :--- | :--- |
| COM | $@ \mathrm{R} 1$ | ${ }^{\circledR}$ | $\mathrm{R} 1=07 \mathrm{H}$, register $07 \mathrm{H}=0 \mathrm{EH}$ |

In the first example, destination working register R1 contains the value 07H (00000111B). The statement "COM R1" complements all the bits in R1: all logic ones are changed to logic zeros, and vice-versa, leaving the value 0F8H (11111000B).

In the second example, Indirect Register (IR) addressing mode is used to complement the value of destination register 07H (11110001B), leaving the new value 0EH (00001110B).

## CP - Compare

| CP | $d s t$, src |
| :--- | :--- |
| Operation: | $d s t-s r c$ |

The source operand is compared to (subtracted from) the destination operand, and the appropriate flags are set accordingly. The contents of both operands are unaffected by the comparison.

Flags: $\quad$ C: Set if a "borrow" occurred (src $>\mathrm{dst}$ ); cleared otherwise.
Z: Set if the result is "0"; cleared otherwise.
S: Set if the result is negative; cleared otherwise.
V: Set if arithmetic overflow occurred, that is, if the operands were of opposite signs and the sign of the result is of the same as the sign of the source operand; cleared otherwise.

## Format:

|  |  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst | $\underline{s r c}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Examples: 1. Given: $\mathrm{R} 1=02 \mathrm{H}$ and $\mathrm{R} 2=03 \mathrm{H}$ :
$\mathrm{CP} \quad \mathrm{R} 1, \mathrm{R} 2 \rightarrow \quad$ Set the C and S flags
Destination working register R1 contains the value 02 H and source register R2 contains the value 03 H . The statement "CP R1,R2" subtracts the R2 value (source/subtrahend) from the R1 value (destination/minuend). Because a "borrow" occurs and the difference is negative, C and S are "1".
2. Given: $\mathrm{R} 1=05 \mathrm{H}$ and $\mathrm{R} 2=0 \mathrm{AH}$ :

|  | CP | R1,R2 |
| :--- | :--- | :--- |
|  | JP | UGE,SKIP |
|  | INC | R1 |
| SKIP | LD | R3,R1 |

In this example, destination working register R1 contains the value 05 H which is less than the contents of the source working register R2 (OAH). The statement "CP R1,R2" generates C = "1" and the JP instruction does not jump to the SKIP location. After the statement "LD R3,R1" executes, the value 06 H remains in working register R3.

## DEC - Decrement

DEC dst
Operation: dst _dst-1
The contents of the destination operand are decremented by one.

Flags: C: Unaffected.
Z: Set if the result is "0"; cleared otherwise.
$\mathbf{S}$ : Set if result is negative; cleared otherwise.
V: Set if arithmetic overflow occurred, that is, dst value is $-128(80 \mathrm{H})$ and result value is + 127 (7FH); cleared otherwise

## Format:

|  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| opc | dst |  |  |  |  |  |

Examples: Given: $\mathrm{R} 1=03 \mathrm{H}$ and register $03 \mathrm{H}=10 \mathrm{H}$ :

| DEC | R1 | $\circledR$ | R1 $=02 \mathrm{H}$ |
| :--- | :--- | :--- | :--- |
| DEC | $@ R 1$ | $\circledR$ | Register $03 \mathrm{H}=0 \mathrm{FH}$ |

In the first example, if working register R1 contains the value 03 H , the statement "DEC R1" decrements the hexadecimal value by one, leaving the value 02 H . In the second example, the statement "DEC @R1" decrements the value 10 H contained in the destination register 03 H by one, leaving the value 0 FH .

## DI —Disable Interrupts

DI
Operation: $\quad$ SYM (3) _ 0
Bit zero of the system mode register, SYM.3, is cleared to "0", globally disabling all interrupt processing. Interrupt requests will continue to set their respective interrupt pending bits, but the CPU will not service them while interrupt processing is disabled.

Flags: $\quad$ No flags are affected.
Format:

|  | Bytes | Cycles | Opcode <br> (Hex) |
| :---: | :---: | :---: | :---: |
| opc | 1 | 4 | 8 F |

Example: Given: $S Y M=08 H:$
DI
If the value of the SYM register is 08 H , the statement "DI" leaves the new value 00 H in the register and clears SYM. 3 to " 0 ", disabling interrupt processing.

## El - Enable Interrupts

## El

Operation: $\quad$ SYM (3) _ 1
An El instruction sets bit 3 of the system mode register, SYM. 3 to "1". This allows interrupts to be serviced as they occur. If an interrupt's pending bit was set while interrupt processing was disabled (by executing a DI instruction), it will be serviced when you execute the El instruction.

Flags: $\quad$ No flags are affected.

## Format:

| Bytes | Cycles | Opcode <br> (Hex) |
| :---: | :---: | :---: |
| 1 | 4 | $9 F$ |

Example: Given: $S Y M=00 \mathrm{H}$ :
EI
If the SYM register contains the value 00 H , that is, if interrupts are currently disabled, the statement "EI" sets the SYM register to 08 H , enabling all interrupts. (SYM. 3 is the enable bit for global interrupt processing.)

## IDLE - Idle Operation

## IDLE

Operation:
The IDLE instruction stops the CPU clock while allowing system clock oscillation to continue. Idle mode can be released by an interrupt request (IRQ) or an external reset operation.

Flags: $\quad$ No flags are affected.
Format:

|  | Bytes | Cycles | Opcode (Hex) | Addr Mode dst srC |
| :---: | :---: | :---: | :---: | :---: |
| opc | 1 | 4 | 6F | - - |

Example: The instruction
IDLE
NOP
NOP
NOP
stops the CPU clock but not the system clock.

INC - Increment

INC dst
Operation: dst _ dst + 1
The contents of the destination operand are incremented by one.

Flags: $\quad$ C: Unaffected.
Z: Set if the result is "0"; cleared otherwise.
S: Set if the result is negative; cleared otherwise.
V: Set if arithmetic overflow occurred, that is dst value is + 127 (7FH) and result is - $128(80 \mathrm{H})$; cleared otherwise.

## Format:

|  |  | Bytes | Cycles | Opcode (Hex) | Addr Mode dst |
| :---: | :---: | :---: | :---: | :---: | :---: |
| dst \| opc |  | 1 | 4 | rE | $r$ |
|  |  |  |  | $r=0$ to $F$ |  |
| opc | dst | 2 | 4 | 20 | R |
|  |  |  | 4 | 21 | IR |

Examples: Given: $\mathrm{RO}=1 \mathrm{BH}$, register $00 \mathrm{H}=0 \mathrm{CH}$, and register $1 \mathrm{BH}=0 \mathrm{FH}$ :

| INC | R0 | ${ }^{\circledR}$ | $R 0=1 \mathrm{CH}$ |
| :--- | :--- | :--- | :--- |
| INC | 00 H | ${ }^{\circledR}$ | Register $00 \mathrm{H}=0 \mathrm{DH}$ |
| INC | $@ R 0$ | ${ }^{\circledR}$ | $R 0=1 \mathrm{BH}$, register $01 \mathrm{H}=10 \mathrm{H}$ |

In the first example, if destination working register R0 contains the value 1 BH , the statement "INC R0" leaves the value 1 CH in that same register.

The next example shows the effect an INC instruction has on register 00 H , assuming that it contains the value 0 CH .

In the third example, INC is used in Indirect Register (IR) addressing mode to increment the value of register 1 BH from 0 FH to 10 H .

## IRET - Interrupt Return

| IRET | $\underline{\text { IRET }}$ |
| :--- | :--- |
| Operation: | FLAGS @SP |
|  | $S P-S \overline{+}+1$ |
|  | $P C-@ S P$ |
|  | $S P-S P+2$ |
|  | $S Y M(2)-1$ |

This instruction is used at the end of an interrupt service routine. It restores the flag register and the program counter. It also re-enables global interrupts.

Flags: All flags are restored to their original settings (that is, the settings before the interrupt occurred).
Format:

| IRET <br> (Normal) |
| :---: |
| opc |

## JP - Jump

| JP | cc,dst | (Conditional) |
| :--- | :--- | :--- |
| JP | dst | (Unconditional) |

Operation: If cc is true, PC _ dst
The conditional JUMP instruction transfers program control to the destination address if the condition specified by the condition code (cc) is true; otherwise, the instruction following the JP instruction is executed. The unconditional JP simply replaces the contents of the PC with the contents of the specified register pair. Control then passes to the statement addressed by the PC.

Flags: $\quad$ No flags are affected.
Format: (1)


## NOTES:

1. The 3-byte format is used for a conditional jump and the 2-byte format for an unconditional jump.
2. In the first byte of the three-byte instruction format (conditional jump), the condition code and the op code are both four bits.

Examples: Given: The carry flag $(C)=" 1 "$, register $00=01 \mathrm{H}$, and register $01=20 \mathrm{H}$ :

| JP | C, LABEL_W | ${ }^{\circledR}$ | LABEL_W $=1000 \mathrm{H}, \mathrm{PC}=1000 \mathrm{H}$ |
| :--- | :--- | :--- | :--- |
| JP | $@ 00 \mathrm{H}$ | ${ }^{\circledR}$ | $\mathrm{PC}=0120 \mathrm{H}$ |

The first example shows a conditional JP. Assuming that the carry flag is set to "1", the statement "JP C,LABEL_W" replaces the contents of the PC with the value 1000 H and transfers control to that location. Had the carry flag not been set, control would then have passed to the statement immediately following the JP instruction.

The second example shows an unconditional JP. The statement "JP @00" replaces the contents of the PC with the contents of the register pair 00 H and 01 H , leaving the value 0120 H .

## JR - Jump Relative

JR cc,dst
Operation: If $c c$ is true, $P C$ _ $P C+d s t$
If the condition specified by the condition code (cc) is true, the relative address is added to the program counter and control passes to the statement whose address is now in the program counter; otherwise, the instruction following the JR instruction is executed (See list of condition codes).

The range of the relative address is $+127,-128$, and the original value of the program counter is taken to be the address of the first instruction byte following the JR statement.

Flags: No flags are affected.

## Format:

| (note) |  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{cc} \mid \mathrm{opc}$ | dst |  | 2 | 6 | ccB | RA |

NOTE: In the first byte of the two-byte instruction format, the condition code and the op code are each four bits.

Example: Given: The carry flag = "1" and LABEL_X = 1FF7H:
JR C,LABEL_X ® ${ }^{\circledR} \quad \mathrm{PC}=1 \mathrm{FF} 7 \mathrm{H}$
If the carry flag is set (that is, if the condition code is true), the statement "JR C,LABEL_X" will pass control to the statement whose address is now in the PC. Otherwise, the program instruction following the JR would be executed.

## LD - Load

LD dst,src
Operation:
dst _ src
The contents of the source are loaded into the destination. The source's contents are unaffected.
Flags: $\quad$ No flags are affected.
Format:

|  |  |  | Bytes | Cycles | Opcode (Hex) |  | ode <br> SrC |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| dst \| opc src |  |  | 2 | 4 | rC | $r$ | IM |
|  |  |  |  | 4 | r8 | $r$ | R |
| src \| opc | dst |  | 2 | 4 | r9 | R | $r$ |
|  |  |  | $r=0$ to F |  |  |  |  |
| opc | dst \| src |  | 2 | 4 | C7 | $r$ | Ir |
|  |  |  |  | 4 | D7 | Ir | $r$ |
| opc | src | dst | 3 | 6 | E4 | R | R |
|  |  |  |  | 6 | E5 | R | IR |
| opc | dst | src | 3 | 6 | E6 | R | IM |
|  |  |  |  | 6 | D6 | IR | IM |
| opc | src | dst | 3 | 6 | F5 | IR | R |
| opc | dst \| src | x | 3 | 6 | 87 | $r$ | x [r] |
| opc | src \| dst | x | 3 | 6 | 97 | x [r] | $r$ |

## LD - Load

LD (Continued)

Examples: Given: $R 0=01 \mathrm{H}, \mathrm{R1}=0 \mathrm{AH}$, register $00 \mathrm{H}=01 \mathrm{H}$, register $01 \mathrm{H}=20 \mathrm{H}$, register $02 \mathrm{H}=02 \mathrm{H}, \mathrm{LOOP}=30 \mathrm{H}$, and register $3 \mathrm{AH}=0 \mathrm{FFH}$ :

| LD | R0,\#10H | ${ }^{\text {® }}$ | $\mathrm{RO}=10 \mathrm{H}$ |
| :---: | :---: | :---: | :---: |
| LD | R0,01H | ® ${ }^{\text {® }}$ | $\mathrm{RO}=20 \mathrm{H}$, register $01 \mathrm{H}=20 \mathrm{H}$ |
| LD | 01H,R0 | ® | Register $01 \mathrm{H}=01 \mathrm{H}, \mathrm{R0}=01 \mathrm{H}$ |
| LD | R1,@R0 | ® | $\mathrm{R1}=20 \mathrm{H}, \mathrm{R0}=01 \mathrm{H}$ |
| LD | @R0,R1 | ${ }^{\text {® }}$ | $\mathrm{R0}=01 \mathrm{H}, \mathrm{R1}=0 \mathrm{AH}$, register $01 \mathrm{H}=0 \mathrm{AH}$ |
| LD | 00H, 01 H | ${ }^{\text {® }}$ | Register $00 \mathrm{H}=20 \mathrm{H}$, register $01 \mathrm{H}=20 \mathrm{H}$ |
| LD | 02H,@00H | ${ }^{\circledR}$ | Register $02 \mathrm{H}=20 \mathrm{H}$, register $00 \mathrm{H}=01 \mathrm{H}$ |
| LD | 00H,\#OAH | ${ }^{\circledR}$ | Register $00 \mathrm{H}=0 \mathrm{AH}$ |
| LD | @00H,\#10H | ${ }^{\circledR}$ | Register $00 \mathrm{H}=01 \mathrm{H}$, register $01 \mathrm{H}=10 \mathrm{H}$ |
| LD | @00H, 02 H | ® | Register $00 \mathrm{H}=01 \mathrm{H}$, register $01 \mathrm{H}=02$, register $02 \mathrm{H}=02 \mathrm{H}$ |
| LD | R0,\#LOOP[R1] | ® | R0 $=0 F F H, R 1=0 A H$ |
| LD | \#LOOP[R0],R1 | ® ${ }^{\text {® }}$ | Register $31 \mathrm{H}=0 \mathrm{AH}, \mathrm{R0}=01 \mathrm{H}, \mathrm{R} 1=0 \mathrm{AH}$ |

## LDC/LDE - Load Memory

## LDC/LDE dst,src

Operation: dst _ src
This instruction loads a byte from program or data memory into a working register or vice-versa. The source values are unaffected. LDC refers to program memory and LDE to data memory. The assembler makes "lrr" or "rr" values an even number for program memory and odd an odd number for data memory.

Flags: $\quad$ No flags are affected.

## Format:

1. 



| Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst | $\underline{\text { src }}$ |
| :---: | :---: | :---: | :---: | :---: |
| 2 | 10 | C 3 | r | Irr |

2. 



210
D3 Irr r
3. $\qquad$
4.

| opc | src $\mid$ dst | XS |
| :---: | :---: | :---: |

5. 

| opc | dst $\mid$ src | $X_{L_{L}}$ | $\mathrm{XL}_{\mathrm{H}}$ |
| :---: | :---: | :---: | :---: |

414
14
A7
E7 $\quad r \quad$ XS [rr]
6.

| opc | src \| dst | $X_{L_{L}}$ | $X_{L_{H}}$ |
| :---: | :---: | :---: | :---: |

4
14
B7 XL [rr] r
7.

| opc | dst $\mid 0000$ | DA $_{L}$ | DA $_{H}$ |
| :---: | :---: | :---: | :---: |

8. 

| opc | src $\mid 0000$ | $D A_{L}$ | $D A_{H}$ |
| :---: | :---: | :---: | :---: |

9. 

| opc | dst $\mid 0001$ | DA $_{L}$ | DA $_{H}$ |
| :---: | :---: | :---: | :---: |

10. 

| opc | src $\mid 0001$ | DA $_{L}$ | DA $_{H}$ |
| :---: | :---: | :---: | :---: |

## NOTES:

1. The source (src) or working register pair [rr] for formats 5 and 6 cannot use register pair 0-1.
2. For formats 3 and 4, the destination address "XS [rr]" and the source address "XS [rr]" are each one byte.
3. For formats 5 and 6 , the destination address "XL [rr]" and the source address "XL [rr]" are each two bytes.
4. The DA and $r$ source values for formats 7 and 8 are used to address program memory; the second set of values, used in formats 9 and 10, are used to address data memory.

## LDC/LDE - Load Memory



NOTE: These instructions are not supported by masked ROM type devices.

## LDCD/LDED - Load Memory and Decrement

## LDCD/LDED dst,src

Operation: dst _ src
rr _rr-1
These instructions are used for user stacks or block transfers of data from program or data memory to the register file. The address of the memory location is specified by a working register pair. The contents of the source location are loaded into the destination location. The memory address is then decremented. The contents of the source are unaffected.

LDCD references program memory and LDED references external data memory. The assembler makes "lrr" an even number for program memory and an odd number for data memory.

Flags: $\quad$ No flags are affected.

## Format:

|  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst | $\underline{\text { src }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Examples: Given: R6 $=10 \mathrm{H}, \mathrm{R} 7=33 \mathrm{H}, \mathrm{R} 8=12 \mathrm{H}$, program memory location $1033 \mathrm{H}=0 \mathrm{CDH}$, and external data memory location $1033 \mathrm{H}=0 \mathrm{DDH}$ :

LDCD R8,@RR6 ; 0CDH (contents of program memory location 1033H) is loaded
; into R8 and RR6 is decremented by one
; R8 = 0CDH, R6 = 10H, R7 = 32H (RR6 _ RR6-1)
LDED R8,@RR6 ; 0DDH (contents of data memory location 1033H) is loaded
; into R8 and RR6 is decremented by one (RR6 _ RR6 - 1)
; R8 $=0 D D H, R 6=10 H, R 7=32 H$

## LDCI/LDEI — LOAD MEMORY AND INCREMENT

dst,src
Operation: dst _ src
rr_rr + 1
These instructions are used for user stacks or block transfers of data from program or data memory to the register file. The address of the memory location is specified by a working register pair. The contents of the source location are loaded into the destination location. The memory address is then incremented automatically. The contents of the source are unaffected.

LDCI refers to program memory and LDEI refers to external data memory. The assembler makes "Irr" even for program memory and odd for data memory.

Flags: $\quad$ No flags are affected.

## Format:

| $c$ | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst | $\underline{\text { src }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |

Examples: Given: R6 $=10 \mathrm{H}, \mathrm{R} 7=33 \mathrm{H}, \mathrm{R} 8=12 \mathrm{H}$, program memory locations $1033 \mathrm{H}=0 \mathrm{CDH}$ and $1034 \mathrm{H}=0 \mathrm{C} 5 \mathrm{H}$; external data memory locations $1033 \mathrm{H}=0 \mathrm{DDH}$ and $1034 \mathrm{H}=0 \mathrm{D} 5 \mathrm{H}$ :

LDCI R8,@RR6 ; 0CDH (contents of program memory location 1033H) is loaded
; into R8 and RR6 is incremented by one (RR6 _ RR6 + 1)
; R8 $=0 \mathrm{CDH}, \mathrm{R} 6=10 \mathrm{H}, \mathrm{R} 7=34 \mathrm{H}$
LDEI R8,@RR6 ; 0DDH (contents of data memory location 1033H) is loaded
; into R8 and RR6 is incremented by one (RR6 _ RR6 + 1)
; R8 = 0DDH, R6 $=10 \mathrm{H}, \mathrm{R} 7=34 \mathrm{H}$

## NOP - No Operation

## NOP

Operation: No action is performed when the CPU executes this instruction. Typically, one or more NOPs are executed in sequence in order to effect a timing delay of variable duration

Flags: $\quad$ No flags are affected.
Format:

|  | Bytes | Cycles | Opcode <br> (Hex) |
| :---: | :---: | :---: | :---: |
| opc | 1 | 4 | FF |

Example: When the instruction
NOP
is encountered in a program, no operation occurs. Instead, there is a delay in instruction execution time.

## OR - Logical OR

OR dst,src
Operation: dst _ dst OR src
The source operand is logically ORed with the destination operand and the result is stored in the destination. The contents of the source are unaffected. The OR operation results in a "1" being stored whenever either of the corresponding bits in the two operands is a " 1 "; otherwise a " 0 " is stored.

Flags: C: Unaffected.
Z: Set if the result is "0"; cleared otherwise.
S: Set if the result bit 7 is set; cleared otherwise.
V: Always cleared to "0".

## Format:

|  |  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst | $\underline{s r c}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Examples: Given: R0 $=15 \mathrm{H}, \mathrm{R} 1=2 \mathrm{AH}, \mathrm{R} 2=01 \mathrm{H}$, register $00 \mathrm{H}=08 \mathrm{H}$, register $01 \mathrm{H}=37 \mathrm{H}$, and register $08 \mathrm{H}=8 \mathrm{AH}$ :

| OR | $R 0, R 1$ | $\circledR$ | $R 0=3 F H, R 1=2 A H$ |
| :--- | :--- | :--- | :--- |
| OR | $R 0, @ R 2$ | $\circledR$ | $R 0=37 \mathrm{H}, R 2=01 \mathrm{H}$, register $01 \mathrm{H}=37 \mathrm{H}$ |
| OR | $00 \mathrm{H}, 01 \mathrm{H}$ | ${ }^{\circledR}$ | Register $00 \mathrm{H}=3 \mathrm{FH}$, register $01 \mathrm{H}=37 \mathrm{H}$ |
| OR | $01 \mathrm{H}, @ 00 \mathrm{H}$ | ${ }^{\circledR}$ | Register $00 \mathrm{H}=08 \mathrm{H}$, register $01 \mathrm{H}=0 \mathrm{BFH}$ |
| OR | $00 \mathrm{H}, \# 02 \mathrm{H}$ | ${ }^{\circledR}$ | Register $00 \mathrm{H}=0 \mathrm{H}$ |

In the first example, if working register R0 contains the value 15 H and register R1 the value 2 AH , the statement "OR R0,R1" logical-ORs the R0 and R1 register contents and stores the result (3FH) in destination register R0.

The other examples show the use of the logical OR instruction with the various addressing modes and formats.

## POP — Pop From Stack

POP dst

Operation: dst _ @SP
$S P$ _ SP + 1
The contents of the location addressed by the stack pointer are loaded into the destination. The stack pointer is then incremented by one.

Flags: No flags affected.

## Format:

|  |  |  |  |  |  |  |  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| opc | dst | 2 | 8 | 50 | R |  |  |  |  |  |  |

Examples: Given: Register $00 \mathrm{H}=01 \mathrm{H}$, register $01 \mathrm{H}=1 \mathrm{BH}, \mathrm{SP}(0 \mathrm{D} 9 \mathrm{H})=0 \mathrm{BBH}$, and stack register 0 BBH $=55 \mathrm{H}$ :
$\begin{array}{llll}\text { POP } & 00 \mathrm{H} & { }^{\circledR} & \text { Register } 00 \mathrm{H}=55 \mathrm{H}, \mathrm{SP}=0 \mathrm{BCH} \\ \mathrm{POP} & @ 00 \mathrm{H} & { }^{\circledR} & \text { Register } 00 \mathrm{H}=01 \mathrm{H}, \text { register } 01 \mathrm{H}=55 \mathrm{H}, \mathrm{SP}=0 \mathrm{BCH}\end{array}$
In the first example, general register 00 H contains the value 01 H . The statement "POP 00 H " loads the contents of location $0 B B H(55 H)$ into destination register 00 H and then increments the stack pointer by one. Register 00 H then contains the value 55 H and the SP points to location 0 BCH .

## PUSH - Push To Stack

## PUSH <br> src

Operation:

```
SP _ SP - 1
```

@SP _ src
A PUSH instruction decrements the stack pointer value and loads the contents of the source (src) into the location addressed by the decremented stack pointer. The operation then adds the new value to the top of the stack.

Flags: $\quad$ No flags are affected.
Format:

|  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ppc | src | 2 | 8 | 70 | R |

Examples: Given: Register $40 \mathrm{H}=4 \mathrm{FH}$, register $4 \mathrm{FH}=0 \mathrm{AAH}, \mathrm{SP}=0 \mathrm{COH}$ :

| PUSH | 40 H | ${ }^{\circledR}$ | Register $40 \mathrm{H}=4 \mathrm{FH}$, stack register $0 \mathrm{BFH}=4 \mathrm{FH}$, <br> $\mathrm{SP}=0 \mathrm{BFH}$ |
| :--- | :--- | :--- | :--- |
| PUSH | $@ 40 \mathrm{H}$ | ${ }^{\circledR} \quad$Register $40 \mathrm{H}=4 \mathrm{FH}$, register $4 \mathrm{FH}=0 \mathrm{AAH}$, stack register <br> $0 B F H=0 \mathrm{AAH}, \mathrm{SP}=0 \mathrm{BFH}$ |  |

In the first example, if the stack pointer contains the value 0 COH , and general register 40 H the value 4 FH , the statement "PUSH 40 H " decrements the stack pointer from 0 CO to 0 BFH . It then loads the contents of register 40 H into location 0BFH. Register 0BFH then contains the value 4FH and SP points to location OBFH.

## RCF - Reset Carry Flag

| RCF | RCF |
| :--- | :--- |
| Operation: | $\mathrm{C}_{-} 0$ |

The carry flag is cleared to logic zero, regardless of its previous value.
Flags: $\quad$ C: Cleared to "0".
No other flags are affected.

## Format:

| Bytes | Cycles | Opcode <br> (Hex) |
| :---: | :---: | :---: |
| 1 | 4 | CF |

Example: Given: $C=" 1$ " or "0":
The instruction RCF clears the carry flag (C) to logic zero.

## RET - Return

## RET

Operation:

```
PC _ @SP
SP _SP + 2
```

The RET instruction is normally used to return to the previously executing procedure at the end of a procedure entered by a CALL instruction. The contents of the location addressed by the stack pointer are popped into the program counter. The next statement that is executed is the one that is addressed by the new program counter value.

Flags: $\quad$ No flags are affected.

## Format:

|  | Bytes | Cycles | Opcode <br> (Hex) |
| :---: | :---: | :---: | :---: | :---: |
| opc | 1 | 8 | AF |

Example: Given: $S P=0 B C H,(S P)=101 A H$, and $P C=1234$ :
RET ® ${ }^{\circledR} \quad P C=101 \mathrm{AH}, \mathrm{SP}=0 \mathrm{BEH}$
The statement "RET" pops the contents of stack pointer location OBCH $(10 \mathrm{H})$ into the high byte of the program counter. The stack pointer then pops the value in location OBDH (1AH) into the PC's low byte and the instruction at location 101AH is executed. The stack pointer now points to memory location OBEH.

## RL — Rotate Left

RL dst
Operation:
C _ dst (7)
dst (0) _ dst (7)
dst ( $\mathrm{n}+1$ ) _ dst (n), $\mathrm{n}=0-6$
The contents of the destination operand are rotated left one bit position. The initial value of bit 7 is moved to the bit zero (LSB) position and also replaces the carry flag.


Flags: $\quad$ C: Set if the bit rotated from the most significant bit position (bit 7) was "1".
Z: Set if the result is " 0 "; cleared otherwise.
S: Set if the result bit 7 is set; cleared otherwise.
$\mathbf{V}$ : Set if arithmetic overflow occurred, that is, if the sign of the destination changed during rotation; cleared otherwise.

## Format:

|  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| opc | dst | 2 | 4 | 90 | R |

Examples: Given: Register $00 \mathrm{H}=0 \mathrm{AAH}$, register $01 \mathrm{H}=02 \mathrm{H}$ and register $02 \mathrm{H}=17 \mathrm{H}$ :

| RL | 00 H | ${ }^{\circledR}$ | Register $00 \mathrm{H}=55 \mathrm{H}, \mathrm{C}=" 1 "$ |
| :--- | :--- | :--- | :--- |
| RL | $@ 01 \mathrm{H}$ | $\circledR$ | Register $01 \mathrm{H}=02 \mathrm{H}$, register $02 \mathrm{H}=2 \mathrm{EH}, \mathrm{C}=" 0 "$ |

In the first example, if general register 00 H contains the value 0 AAH (10101010B), the statement "RL 00 H " rotates the 0AAH value left one bit position, leaving the new value 55 H (01010101B) and setting the carry and overflow flags.

## RLC — Rotate Left Through Carry

## RLC <br> > dst <br> <br> dst

 <br> <br> dst}Operation: dst (0) _ C
C _ dst (7)
dst ( $\mathrm{n}+1$ ) _ dst ( n ), $\mathrm{n}=0-6$
The contents of the destination operand with the carry flag are rotated left one bit position. The initial value of bit 7 replaces the carry flag (C); the initial value of the carry flag replaces bit zero.


Flags: $\quad$ C: Set if the bit rotated from the most significant bit position (bit 7 ) was "1".
Z: Set if the result is " 0 "; cleared otherwise.
S: Set if the result bit 7 is set; cleared otherwise.
V: Set if arithmetic overflow occurred, that is, if the sign of the destination changed during rotation; cleared otherwise.

## Format:

|  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| opc | dst |  | 2 | 4 | 10 | R |

Examples: Given: Register $00 \mathrm{H}=0 \mathrm{AAH}$, register $01 \mathrm{H}=02 \mathrm{H}$, and register $02 \mathrm{H}=17 \mathrm{H}, \mathrm{C}=$ " 0 ":
RLC $\quad 00 \mathrm{H}$
® $\quad$ Register $00 \mathrm{H}=54 \mathrm{H}, \mathrm{C}=" 1 "$
RLC @01H
® ${ }^{\circledR} \quad$ Register $01 \mathrm{H}=02 \mathrm{H}$, register $02 \mathrm{H}=2 \mathrm{EH}, \mathrm{C}=" 0 "$

In the first example, if general register 00H has the value 0AAH (10101010B), the statement "RLC $00 \mathrm{H} "$ rotates 0 AAH one bit position to the left. The initial value of bit 7 sets the carry flag and the initial value of the C flag replaces bit zero of register 00 H , leaving the value 55 H ( 01010101 B ). The MSB of register 00 H resets the carry flag to " 1 " and sets the overflow flag.

## RR — Rotate Right

RR dst
Operation:
C _ dst (0)
dst (7) _ dst (0)
dst (n) _ dst ( $\mathrm{n}+1$ ), $\mathrm{n}=0-6$
The contents of the destination operand are rotated right one bit position. The initial value of bit zero (LSB) is moved to bit 7 (MSB) and also replaces the carry flag (C).


Flags: $\quad$ C: Set if the bit rotated from the least significant bit position (bit zero) was "1".
Z: Set if the result is " 0 "; cleared otherwise.
S: Set if the result bit 7 is set; cleared otherwise.
V: Set if arithmetic overflow occurred, that is, if the sign of the destination changed during rotation; cleared otherwise.

## Format:

|  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| opc | dst | 2 | 4 | $\mathrm{E0}$ | R |

Examples: Given: Register $00 \mathrm{H}=31 \mathrm{H}$, register $01 \mathrm{H}=02 \mathrm{H}$, and register $02 \mathrm{H}=17 \mathrm{H}$ :

| RR | 00 H | ${ }^{\circledR}$ | Register $00 \mathrm{H}=98 \mathrm{H}, \mathrm{C}=" 1 "$ |
| :--- | :--- | :--- | :--- |
| RR | $@ 01 \mathrm{H}$ | $\circledR$ | Register $01 \mathrm{H}=02 \mathrm{H}$, register $02 \mathrm{H}=8 \mathrm{BH}, \mathrm{C}=" 1 "$ |

In the first example, if general register 00 H contains the value $31 \mathrm{H}(00110001 \mathrm{~B})$, the statement "RR $00 \mathrm{H} "$ rotates this value one bit position to the right. The initial value of bit zero is moved to bit 7 , leaving the new value 98 H ( 10011000 B ) in the destination register. The initial bit zero also resets the C flag to "1" and the sign flag and overflow flag are also set to "1".

## RRC - Rotate Right Through Carry

## RRC <br> dst

Operation:

```
dst (7) _ C
    C _ dst (0)
    dst (n) _ dst (n + 1), n = 0-6
```

The contents of the destination operand and the carry flag are rotated right one bit position. The initial value of bit zero (LSB) replaces the carry flag; the initial value of the carry flag replaces bit 7 (MSB).


Flags: $\quad$ C: Set if the bit rotated from the least significant bit position (bit zero) was "1".
Z: Set if the result is "0" cleared otherwise.
S: Set if the result bit 7 is set; cleared otherwise.
$\mathbf{V}$ : Set if arithmetic overflow occurred, that is, if the sign of the destination changed during rotation; cleared otherwise.

## Format:

|  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| opc | dst |  |  |  | CO |

Examples: Given: Register $00 \mathrm{H}=55 \mathrm{H}$, register $01 \mathrm{H}=02 \mathrm{H}$, register $02 \mathrm{H}=17 \mathrm{H}$, and $\mathrm{C}=" 0$ ":

$$
\begin{array}{llll}
\text { RRC } & 00 \mathrm{H} & \circledR & \text { Register } 00 \mathrm{H}=2 \mathrm{AH}, \mathrm{C}=" 1 " \\
\text { RRC } & @ 01 \mathrm{H} & \circledR & \text { Register } 01 \mathrm{H}=02 \mathrm{H}, \text { register } 02 \mathrm{H}=0 \mathrm{BH}, \mathrm{C}=" 1 "
\end{array}
$$

In the first example, if general register 00 H contains the value 55 H ( 01010101 B ), the statement "RRC 00 H " rotates this value one bit position to the right. The initial value of bit zero ("1") replaces the carry flag and the initial value of the C flag ("1") replaces bit 7. This leaves the new value 2AH $(00101010 \mathrm{~B})$ in destination register 00 H . The sign flag and overflow flag are both cleared to " 0 ".

## SBC - Subtract With Carry

## SBC dst,src

Operation:
dst _ dst - src - c
The source operand, along with the current value of the carry flag, is subtracted from the destination operand and the result is stored in the destination. The contents of the source are unaffected.
Subtraction is performed by adding the two's-complement of the source operand to the destination operand. In multiple precision arithmetic, this instruction permits the carry ("borrow") from the subtraction of the low-order operands to be subtracted from the subtraction of high-order operands.

Flags: $\quad$ C: Set if a borrow occurred (src > dst); cleared otherwise.
Z: Set if the result is " 0 "; cleared otherwise.
S: Set if the result is negative; cleared otherwise.
V: Set if arithmetic overflow occurred, that is, if the operands were of opposite sign and the sign of the result is the same as the sign of the source; cleared otherwise.

## Format:

|  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst | $\underline{\text { src }}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Examples: Given: R1 $=10 \mathrm{H}, \mathrm{R} 2=03 \mathrm{H}, \mathrm{C}=" 1$ ", register $01 \mathrm{H}=20 \mathrm{H}$, register $02 \mathrm{H}=03 \mathrm{H}$, and register $03 \mathrm{H}=\mathrm{OAH}$ :

```
SBC R1,R2 \({ }^{\circledR} \quad \mathrm{R} 1=0 \mathrm{CH}, \mathrm{R} 2=03 \mathrm{H}\)
SBC R1,@R2 ® R1 \(=05 \mathrm{H}, \mathrm{R} 2=03 \mathrm{H}\), register \(03 \mathrm{H}=0 \mathrm{AH}\)
SBC \(\quad 01 \mathrm{H}, 02 \mathrm{H} \quad \circledR \quad\) Register \(01 \mathrm{H}=1 \mathrm{CH}\), register \(02 \mathrm{H}=03 \mathrm{H}\)
SBC \(\quad 01 \mathrm{H}, @ 02 \mathrm{H} \quad \circledR \quad\) Register \(01 \mathrm{H}=15 \mathrm{H}\), register \(02 \mathrm{H}=03 \mathrm{H}\), register \(03 \mathrm{H}=0 \mathrm{AH}\)
SBC \(01 \mathrm{H}, \# 8 \mathrm{AH}\) ® \(\quad\) Register \(01 \mathrm{H}=95 \mathrm{H} ; \mathrm{C}, \mathrm{S}\), and \(\mathrm{V}={ }^{(1 "}\)
```

In the first example, if working register R 1 contains the value 10 H and register R 2 the value 03 H , the statement "SBC R1,R2" subtracts the source value ( 03 H ) and the C flag value ("1") from the destination $(10 \mathrm{H})$ and then stores the result $(0 \mathrm{CH})$ in register R1.

## SCF - Set Carry Flag

SCF
Operation: $\quad C_{-} 1$
The carry flag (C) is set to logic one, regardless of its previous value.

Flags: $\quad$ C: Set to "1".
No other flags are affected.
Format:

|  | Bytes | Cycles | Opcode <br> (Hex) |
| :---: | :---: | :---: | :---: | :---: |
| opc | 1 | 4 | DF |

$\begin{array}{ll}\text { Example: } & \text { The statement } \\ \text { SCF } \\ & \text { sets the carry flag to logic one. }\end{array}$

## SRA - Shift Right Arithmetic

SRA

## dst

Operation:
dst (7) _ dst (7)
C _ dst (0)
dst (n) _ dst ( $\mathrm{n}+1$ ), $\mathrm{n}=0-6$
An arithmetic shift-right of one bit position is performed on the destination operand. Bit zero (the LSB) replaces the carry flag. The value of bit 7 (the sign bit) is unchanged and is shifted into bit position 6.


Flags: $\quad$ C: Set if the bit shifted from the LSB position (bit zero) was "1".
Z: Set if the result is "0"; cleared otherwise.
S: Set if the result is negative; cleared otherwise.
V: Always cleared to " 0 ".

## Format:

|  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| opc | dst | 2 | 4 | D0 | R |

Examples: Given: Register $00 \mathrm{H}=9 \mathrm{AH}$, register $02 \mathrm{H}=03 \mathrm{H}$, register $03 \mathrm{H}=0 \mathrm{BCH}$, and $\mathrm{C}=" 1$ ":

| SRA | 00 H | ${ }^{\circledR}$ | Register $00 \mathrm{H}=0 \mathrm{CD}, \mathrm{C}=" 0 "$ |
| :--- | :--- | :--- | :--- |
| SRA | $@ 02 \mathrm{H}$ | $\circledR$ | Register $02 \mathrm{H}=03 \mathrm{H}$, register $03 \mathrm{H}=0 \mathrm{DEH}, \mathrm{C}=" 0 "$ |

In the first example, if general register 00 H contains the value 9AH (10011010B), the statement "SRA 00 H " shifts the bit values in register 00 H right one bit position. Bit zero ("0") clears the C flag and bit 7 ("1") is then shifted into the bit 6 position (bit 7 remains unchanged). This leaves the value $0 \mathrm{CDH}(11001101 \mathrm{~B})$ in destination register 00 H .

## STOP - Stop Operation

## STOP

Operation: The STOP instruction stops the both the CPU clock and system clock and causes the microcontroller to enter Stop mode. During Stop mode, the contents of on-chip CPU registers, peripheral registers, and I/O port control and data registers are retained. Stop mode can be released by an external reset operation or External interrupt input. For the reset operation, the RESET pin must be held to Low level until the required oscillation stabilization interval has elapsed.

Flags: $\quad$ No flags are affected.

## Format:

|  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst | $\underline{\text { src }}$ |
| :--- | :---: | :---: | :---: | :---: | :---: |

Example: The statement
LD STOPCON, \#0A5H
STOP
NOP
NOP
NOP
halts all microcontroller operations. When STOPCON register is not \#0A5H value, if you use STOP instruction, PC is changed to reset address.

## SUB - Subtract

SUB dst,src
Operation: dst _ dst - src
The source operand is subtracted from the destination operand and the result is stored in the destination. The contents of the source are unaffected. Subtraction is performed by adding the two's complement of the source operand to the destination operand.

Flags: C: Set if a "borrow" occurred; cleared otherwise.
Z: Set if the result is "0"; cleared otherwise.
$\mathbf{S}$ : Set if the result is negative; cleared otherwise.
$\mathbf{V}$ : Set if arithmetic overflow occurred, that is, if the operands were of opposite signs and the sign of the result is of the same as the sign of the source operand; cleared otherwise.

## Format:

|  |  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst | $\underline{\text { src }}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Examples: Given: R1 $=12 \mathrm{H}, \mathrm{R} 2=03 \mathrm{H}$, register $01 \mathrm{H}=21 \mathrm{H}$, register $02 \mathrm{H}=03 \mathrm{H}$, register $03 \mathrm{H}=0 \mathrm{AH}$ :

| SUB | R1,R2 | $\circledR$ | $R 1=0 F H, R 2=03 H$ |
| :--- | :--- | :--- | :--- |
| SUB | $R 1, @ R 2$ | ${ }^{\circledR}$ | $R 1=08 H, R 2=03 H$ |
| SUB | $01 H, 02 H$ | ${ }^{\circledR}$ | Register $01 H=1 \mathrm{EH}$, register $02 \mathrm{H}=03 \mathrm{H}$ |
| SUB | $01 \mathrm{H}, @ 02 \mathrm{H}$ | ${ }^{\circledR}$ | Register $01 \mathrm{H}=17 \mathrm{H}$, register $02 \mathrm{H}=03 \mathrm{H}$ |
| SUB | $01 \mathrm{H}, \# 90 \mathrm{H}$ | ${ }^{\circledR}$ | Register $01 \mathrm{H}=91 \mathrm{H} ; \mathrm{C}, \mathrm{S}$, and $\mathrm{V}=" 1 "$ |
| SUB | $01 \mathrm{H}, \# 65 \mathrm{H}$ | $\circledR$ | Register $01 \mathrm{H}=0 \mathrm{BCH} ; \mathrm{C}$ and $\mathrm{S}=" 1 ", \mathrm{~V}=" 0 "$ |

In the first example, if working register R1 contains the value 12 H and if register R2 contains the value 03 H , the statement "SUB R1,R2" subtracts the source value $(03 \mathrm{H})$ from the destination value $(12 \mathrm{H})$ and stores the result ( 0 FH ) in destination register R1.

## TCM - Test Complement Under Mask

TCM dst,src
Operation: (NOT dst) AND src
This instruction tests selected bits in the destination operand for a logic one value. The bits to be tested are specified by setting a "1" bit in the corresponding position of the source operand (mask). The TCM statement complements the destination operand, which is then ANDed with the source mask. The zero ( $Z$ ) flag can then be checked to determine the result. The destination and source operands are unaffected.

Flags: $\quad$ C: Unaffected.
Z: Set if the result is " 0 "; cleared otherwise.
S: Set if the result bit 7 is set; cleared otherwise.
V: Always cleared to "0".

## Format:



Examples: Given: R0 $=0 \mathrm{C} 7 \mathrm{H}, \mathrm{R1}=02 \mathrm{H}, \mathrm{R} 2=12 \mathrm{H}$, register $00 \mathrm{H}=2 \mathrm{BH}$, register $01 \mathrm{H}=02 \mathrm{H}$, and register $02 \mathrm{H}=23 \mathrm{H}$ :

| TCM | R0,R1 | ${ }^{\circledR}$ | $\mathrm{R0}=0 \mathrm{C} 7 \mathrm{H}, \mathrm{R} 1=02 \mathrm{H}, \mathrm{Z}=$ "1" |
| :---: | :---: | :---: | :---: |
| TCM | R0,@R1 | ${ }^{\text {® }}$ | $\mathrm{R0}=0 \mathrm{C} 7 \mathrm{H}, \mathrm{R1}=02 \mathrm{H}$, register $02 \mathrm{H}=23 \mathrm{H}, \mathrm{Z}=$ "0" |
| TCM | 00H, 01 H | ® | Register $00 \mathrm{H}=2 \mathrm{BH}$, register $01 \mathrm{H}=02 \mathrm{H}, \mathrm{Z}=$ "1" |
| TCM | 00H,@01H | ® ${ }^{\text {® }}$ | $\begin{aligned} & \text { Register } 00 \mathrm{H}=2 \mathrm{BH} \text {, register } 01 \mathrm{H}=02 \mathrm{H}, \\ & \text { register } 02 \mathrm{H}=23 \mathrm{H}, \mathrm{Z}=" 1 " \end{aligned}$ |
| TCM | 00H,\#34 | ® ${ }^{\text {® }}$ | Register $00 \mathrm{H}=2 \mathrm{BH}, \mathrm{Z}={ }^{\text {a }} 0$ |

In the first example, if working register R0 contains the value 0C7H (11000111B) and register R1 the value $02 \mathrm{H}(00000010 \mathrm{~B})$, the statement "TCM R0,R1" tests bit one in the destination register for a "1" value. Because the mask value corresponds to the test bit, the $Z$ flag is set to logic one and can be tested to determine the result of the TCM operation.

## TM — Test Under Mask

| TM | dst,src |
| :--- | :--- |
| Operation: | dst AND src |

This instruction tests selected bits in the destination operand for a logic zero value. The bits to be tested are specified by setting a "1" bit in the corresponding position of the source operand (mask), which is ANDed with the destination operand. The zero $(Z)$ flag can then be checked to determine the result. The destination and source operands are unaffected.

Flags: C: Unaffected.
Z: Set if the result is "0"; cleared otherwise.
S: Set if the result bit 7 is set; cleared otherwise.
V: Always reset to "0".

## Format:



Examples: Given: $\mathrm{RO}=0 \mathrm{C} 7 \mathrm{H}, \mathrm{R} 1=02 \mathrm{H}, \mathrm{R} 2=18 \mathrm{H}$, register $00 \mathrm{H}=2 \mathrm{BH}$, register $01 \mathrm{H}=02 \mathrm{H}$, and register $02 \mathrm{H}=23 \mathrm{H}$ :

| TM | R0,R1 | ${ }^{\text {® }}$ | $\mathrm{R0}=0 \mathrm{C} 7 \mathrm{H}, \mathrm{R} 1=02 \mathrm{H}, \mathrm{Z}=$ "0" |
| :---: | :---: | :---: | :---: |
| TM | R0,@R1 | ${ }^{\text {® }}$ | $\mathrm{R0}=0 \mathrm{C} 7 \mathrm{H}, \mathrm{R1}=02 \mathrm{H}$, register $02 \mathrm{H}=23 \mathrm{H}, \mathrm{Z}=$ " 0 " |
| TM | 00H,01H | ${ }^{\text {® }}$ | Register $00 \mathrm{H}=2 \mathrm{BH}$, register $01 \mathrm{H}=02 \mathrm{H}, \mathrm{Z}=$ "0" |
| TM | 00H,@01H | ® | $\begin{aligned} & \text { Register } 00 \mathrm{H}=2 \mathrm{BH} \text {, register } 01 \mathrm{H}=02 \mathrm{H}, \\ & \text { register } 02 \mathrm{H}=23 \mathrm{H}, Z=" 0 " \end{aligned}$ |
| TM | 00H,\#54H | (®) | Register $00 \mathrm{H}=2 \mathrm{BH}, \mathrm{Z}={ }^{\text {a }} 1$ |

In the first example, if working register R0 contains the value 0C7H (11000111B) and register R1 the value 02H (00000010B), the statement "TM R0,R1" tests bit one in the destination register for a "0" value. Because the mask value does not match the test bit, the $Z$ flag is cleared to logic zero and can be tested to determine the result of the TM operation.

## XOR — Logical Exclusive OR

XOR dst,src

Operation: dst _ dst XOR src
The source operand is logically exclusive-ORed with the destination operand and the result is stored in the destination. The exclusive-OR operation results in a "1" bit being stored whenever the corresponding bits in the operands are different; otherwise, a " 0 " bit is stored.

Flags: C: Unaffected.
Z: Set if the result is " 0 "; cleared otherwise.
S: Set if the result bit 7 is set; cleared otherwise.
V: Always reset to "0".

## Format:

|  |  | Bytes | Cycles | Opcode <br> (Hex) | Addr Mode <br> dst | $\underline{s r c}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Examples: Given: $\mathrm{RO}=0 \mathrm{C} 7 \mathrm{H}, \mathrm{R} 1=02 \mathrm{H}, \mathrm{R} 2=18 \mathrm{H}$, register $00 \mathrm{H}=2 \mathrm{BH}$, register $01 \mathrm{H}=02 \mathrm{H}$, and register $02 \mathrm{H}=23 \mathrm{H}$ :

| XOR | $R 0, R 1$ | ${ }^{\circledR}$ | $R 0=0 C 5 H, R 1=02 \mathrm{H}$ |
| :--- | :--- | :--- | :--- |
| XOR | $R 0, @ R 1$ | $\circledR$ | $R 0=0 E 4 H, R 1=02 \mathrm{H}$, register $02 \mathrm{H}=23 \mathrm{H}$ |
| XOR | $00 \mathrm{H}, 01 \mathrm{H}$ | ${ }^{\circledR}$ | Register $00 \mathrm{H}=29 \mathrm{H}$, register $01 \mathrm{H}=02 \mathrm{H}$ |
| XOR | $00 \mathrm{H}, @ 01 \mathrm{H}$ | ${ }^{\circledR}$ | Register $00 \mathrm{H}=08 \mathrm{H}$, register $01 \mathrm{H}=02 \mathrm{H}$, register $02 \mathrm{H}=23 \mathrm{H}$ |
| XOR | $00 \mathrm{H}, \# 54 \mathrm{H}$ | ${ }^{\circledR}$ | Register $00 \mathrm{H}=7 \mathrm{FH}$ |

In the first example, if working register R0 contains the value 0C7H and if register R1 contains the value 02 H , the statement "XOR R0,R1" logically exclusive-ORs the R1 value with the R0 value and stores the result $(0 \mathrm{C} 5 \mathrm{H})$ in the destination register R0.

## 7

## CLOCK CIRCUIT

## OVERVIEW

The clock frequency generation for the S3C9484/C9488/F9488 by an external crystal can range from 1 MHz to 8 MHz . The maximum CPU clock frequency is 8 MHz . The $X_{\mathbb{N}}$ and $X_{\text {OUT }}$ pins connect the external oscillator or clock source to the on-chip clock circuit.

## SYSTEM CLOCK CIRCUIT

The system clock circuit has the following components:

- External crystal or ceramic resonator oscillation source (or an external clock source)
- Oscillator stop and wake-up functions
- Programmable frequency divider for the CPU clock (fxx divided by 1, 2, 8, or 16 )
- System clock control register, CLKCON
- Oscillator control register, OSCCON and STOP control register, STPCON


Figure 7-1. Main Oscillator Circuit (Crystal or Ceramic Oscillator)


Figure 7-2. Main Oscillator Circuit (RC Oscillator)

## CLOCK STATUS DURING POWER-DOWN MODES

The two power-down modes, Stop mode and Idle mode, affect the system clock as follows:

- In Stop mode, the main oscillator is halted. Stop mode is released, and the oscillator started, by a reset operation or an external interrupt (with RC delay noise filter), and can be released by internal interrupt too when the sub-system oscillator is running and watch timer is operating with sub-system clock.
- In Idle mode, the internal clock signal is gated to the CPU, but not to interrupt structure, timers and timer/ counters. Idle mode is released by a reset or by an external or internal interrupt.


Figure 7-3. System Clock Circuit Diagram

## SYSTEM CLOCK CONTROL REGISTER (CLKCON)

The system clock control register, CLKCON, is located at address D4H. It is read/write addressable and has the following functions:

- Oscillator frequency divide-by value

After the main oscillator is activated, and the $\mathrm{fxx} / 16$ (the slowest clock speed) is selected as the CPU clock. If necessary, you can then increase the CPU clock speed to $f x x / 8, f x / 2$, or $f x x / 1$.


Figure 7-4. System Clock Control Register (CLKCON)

## MAIN/SUBSYSTEM OSCILLATOR SELECTION (OSCCON)

When a main oscillator is selected, users cannot stop operating of a main oscillator by handling the OSCCON register but sub oscillator can be stopped. If users intend to stop operating of a main oscillator users must use "STOP" instruction.
When a sub oscillator is selected, users must do the contrary of the above case.

NOTE: If a sub oscillator is not used, users must connect it to Vss.


NOTE: When the CPU is operated with fxt (sub-oscillation clock), it is possible to use the stop instruction but in this case before using stop instructionyou must select fxx/128 for basic timer counter input clock. Then the oscillation stabilization time is $62.5((1 / 32768) \times 128 \times 16) \mathrm{ms}$. Here the warm-up time is from the stop release signal activates until the basic timer counter counting start. So the totaly needed oscillation stabilization time will be less than 162.5 ms .

Figure 7-5. Oscillator Control Register (OSCCON)


Figure 7-6. STOP Control Register (STPCON)

## RESET and POWER-DOWN

## SYSTEM RESET

## OVERVIEW

During a power-on reset, the voltage at $\mathrm{V}_{\mathrm{DD}}$ goes to High level and the RESET pin is forced to Low level. The RESET signal is input through a Schmitt trigger circuit where it is then synchronized with the CPU clock. This procedure brings S3C9484/C9488/F9488 into a known operating status.

To allow time for internal CPU clock oscillation to stabilize, the RESET pin must be held to Low level for a minimum time interval after the power supply comes within tolerance. The minimum required oscillation stabilization time for a reset operation is 1 millisecond.

Whenever a reset occurs during normal operation (that is, when both $V_{D D}$ and RESET are High level), the RESET pin is forced Low and the reset operation starts. All system and peripheral control registers are then reset to their default hardware values.

In summary, the following sequence of events occurs during a reset operation:

- Interrupt is disabled.
- The watchdog function is enabled.
- Ports 0-4 are set to input mode. (except P0.0-2, P3.3-6)
- Peripheral control and data registers are disabled and reset to their default hardware values.
- The program counter (PC) is loaded with the program reset address in the ROM, 0100H.
- When the programmed oscillation stabilization time interval has elapsed, the instruction stored in ROM location 0100 H (and 0101 H ) is fetched and executed.


## NORMAL MODE RESET OPERATION

In normal (masked ROM) mode, the Test pin is tied to $\mathrm{V}_{\text {SS }}$. A reset enables access to the $4 / 8$-Kbyte on-chip ROM. (The external interface is not automatically configured).

## NOTE

To program the duration of the oscillation stabilization interval, you make the appropriate settings to the basic timer control register, BTCON, before entering Stop mode. Also, if you do not want to use the watchdog timer function (which causes a system reset if a watchdog timer counter overflow occurs), you can disable it by writing '1010B' to the upper nibble of WDTCON.

## HARDWARERESET VALUES

The reset values for CPU and system registers, peripheral control registers, and peripheral data registers following a reset operation. The following notation is used to represent reset values:
— A "1" or a "0" shows the reset bit value as logic one or logic zero, respectively.

- An "x" means that the bit value is undefined after a reset.
— A dash ("-") means that the bit is either not used or not mapped, but read 0 is the bit value.

Table 8-1. S3C9484/C9488/F9488 Register Values after RESET

| Register Name | Mnemonic | Address |  | Bit Values After R E S E T |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Dec | Hex | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| LCD control register | LCDCON | 208 | DOH | 0 | - | 0 | 0 | 0 | 0 | 0 | 0 |
| LCD drive voltage control register | LCDVOL | 209 | D1H | 0 | - | - | - | 0 | 0 | 0 | 0 |
| Port 0 pull-up resistor control register | POPUR | 210 | D2H | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| Port 1 pull-up resistor control register | P1PUR | 211 | D3H | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| System Clock control register | CLKCON | 212 | D4H | 0 | - | - | 0 | 0 | - | - | - |
| System flags register | FLAGS | 213 | D5H | X | X | X | x | - | - | - | - |
| Oscillator control register | OSCCON | 214 | D6H | - | - | - | - | 0 | 0 | - | 0 |
| STOP control register | STPCON | 215 | D7H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Voltage Level Detector control register | VLDCON | 216 | D8H | - | 0 | 1 | 0 | 1 | 1 | 0 | 0 |
| Stack pointer register | SP | 217 | D9H | x | X | X | X | X | X | X | X |
|  | cation DAH | B | ot map |  |  |  |  |  |  |  |  |
| Basic timer control register | BTCON | 220 | DCH | - | - | - | - | 0 | 0 | 0 | 0 |
| Basic timer counter register | BTCNT | 221 | DDH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|  | Location DE | is n | mapp |  |  |  |  |  |  |  |  |
| System mode register | SYM | 223 | DFH | - | - | - | - | 0 | 0 | 0 | 0 |
| Port 0 Data Register | P0 | 224 | E0H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 1 Data Register | P1 | 225 | E1H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 2 Data Register | P2 | 226 | E2H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 3 Data Register | P3 | 227 | E3H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 4 Data Register | P4 | 228 | E4H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Watchdog timer control register | WDTCON | 229 | E5H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 0 control High register | POCONH | 230 | E6H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 0 control Low register | POCONL | 231 | E7H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 1 control High register | P1CONH | 232 | E8H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 1 control Low register | P1CONL | 233 | E9H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## s^Msunf

Table 8-1. S3C9484/C9488/F9488 Registers Values after RESET (continued)

| Register Name | Mnemonic | Address |  | Bit Values After RESE T |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  | Dec | Hex | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| Port 2 control High register | P2CONH | 234 | EAH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 2 control Low register | P2CONL | 235 | EBH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 3 control High register | P3CONH | 236 | ECH | S | S | S | S | S | S | S | S |
| Port 3 control Low register | P3CONL | 237 | EDH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 3 interrupt control register | P3INT | 238 | EEH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 3 interrupt pending register | P3PND | 239 | EFH | - | - | - | - | 0 | 0 | 0 | 0 |
| Port 4 control High register | P4CONH | 240 | F0H | - | - | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 4 control Low register | P4CONL | 241 | F1H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Timer A/B interrupt pending register | TINTPND | 242 | F2H | - | - | - | - | - | 0 | 0 | 0 |
| Timer A control register | TACON | 243 | F3H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Timer A counter register | TACNT | 244 | F4H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Timer A data register | TADATA | 245 | F5H | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| Timer B data register(high byte) | TBDATAH | 246 | F6H | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| Timer B data register(low byte) | TBDATAL | 247 | F7H | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| Timer B control register | TBCON | 248 | F8H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Watch timer control register | WTCON | 249 | F9H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| A/D converter data register(high byte) | ADDATAH | 250 | FAH | - | - | - | - | - | - | 0 | 0 |
| A/D converter data register(low byte) | ADDATAL | 251 | FBH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| A/D converter control register | ADCON | 252 | FCH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| UART control register | UARTCON | 253 | FDH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| UART pending register | UARTPND | 254 | FEH | - | - | 0 | 0 | - | - | 0 | 0 |
| UART data register | UDATA | 255 | FFH | $x$ | $x$ | $x$ | $x$ | $x$ | $x$ | $x$ | $x$ |

Table 8-2. S3C9484/C9488/F9488 Registers Values after RESET (page 1)

| Register Name | Mnemonic | Address |  |  |  |  |  |  |  | Bit Values After RESE T |  |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UART baud rate data register(high byte) | BRDATAH | 20 | 14 H | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |  |
| UART baud rate data register(low byte) | BRDATAL | 21 | 15 H | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |  |

NOTE: -: Not mapped or not used, x: Undefined, S: be set by Smart option.

## POWER-DOWN MODES

## STOP MODE

Stop mode is invoked by the instruction STOP (opcode 7FH). In Stop mode, the operation of the CPU and all peripherals is halted. That is, the on-chip main oscillator stops and the supply current is reduced to less than $3 \mu \mathrm{~A}$. All system functions stop when the clock "freezes," but data stored in the internal register file is retained. Stop mode can be released in one of two ways: by a reset or by interrupts.

## NOTE

Do not use stop mode if you are using an external clock source because $X_{I_{N}}$ input must be restricted internally to $\mathrm{V}_{\mathrm{SS}}$ to reduce current leakage.

## Using RESET to Release Stop Mode

Stop mode is released when the RESET signal is released and returns to high level: all system and peripheral control registers are reset to their default hardware values and the contents of all data registers are retained. A reset operation automatically selects a slow clock (1/16) because CLKCON. 3 and CLKCON. 4 are cleared to '00B'. After the programmed oscillation stabilization interval has elapsed, the CPU starts the system initialization routine by fetching the program instruction stored in ROM location 0100H (and 0101H).

## Using an External Interrupt to Release Stop Mode

External interrupts with an RC-delay noise filter circuit can be used to release Stop mode. Which interrupt you can use to release Stop mode in a given situation depends on the microcontroller's current internal operating mode. The external interrupts in the S3C9484/C9488/F9488 interrupt structure that can be used to release Stop mode are:

- External interrupts P3.3-P3.6 (INT0-INT3)

Please note the following conditions for Stop mode release:

- If you release Stop mode using an external interrupt, the current values in system and peripheral control registers are unchanged except STPCON register.
- If you use an external interrupt for Stop mode release, you can also program the duration of the oscillation stabilization interval. To do this, you must make the appropriate control and clock settings before entering Stop mode.
- When the Stop mode is released by external interrupt, the CLKCON. 4 and CLKCON. 3 bit-pair setting remains unchanged and the currently selected clock value is used.
- The external interrupt is serviced when the Stop mode release occurs. Following the IRET from the service routine, the instruction immediately following the one that initiated Stop mode is executed.


## Using an internal Interrupt to Release Stop Mode

If you use Watch Timer with sub oscillator, STOP mode is released by WATCH TIMER interrupt.

## How to enter into stop mode

Handling STPCON register then writing STOP instruction. (Keep the order)

## Attentions of Using Stop Mode

If you use 42-pin Package, you must set P0.3- P0.4 for output mode and must set out value on low.
And If you use 32-pin Package, you must set P4.0-P4.6/P0.3- P0.7 for output mode and must set out value to low to prevent the leaky current in stop mode.

## IDLE MODE

Idle mode is invoked by the instruction IDLE (opcode 6FH). In idle mode, CPU operations are halted while some peripherals remain active. During idle mode, the internal clock signal is gated away from the CPU, but all peripherals timers remain active. Port pins retain the mode (input or output) they had at the time idle mode was entered.

There are two ways to release idle mode:

1. Execute a reset. All system and peripheral control registers are reset to their default values and the contents of all data registers are retained. The reset automatically selects the slow clock fxx/16 because CLKCON. 4 and CLKCON. 3 are cleared to '00B'. If interrupts are masked, a reset is the only way to release idle mode.
2. Activate any enabled interrupt, causing idle mode to be released. When you use an interrupt to release idle mode, the CLKCON. 4 and CLKCON. 3 register values remain unchanged, and the currently selected clock value is used. The interrupt is then serviced. When the return-from-interrupt (IRET) occurs, the instruction immediately following the one that initiated idle mode is executed.

## NOTES

## I/O PORTS

## OVERVIEW

The S3C9484/C9488/F9488 microcontroller has five bit-programmable I/O ports, P0-P4. The port 3 and 4 are 7-bit ports and the others are 8 -bit ports. This gives a total of $38 \mathrm{I} / \mathrm{O}$ pins. Each port can be flexibly configured to meet application design requirements. The CPU accesses ports by directly writing or reading port registers. No special I/O instructions are required.

Table 9-1 gives you a general overview of the S3C9484/C9488/F9488 I/O port functions.

Table 9-1. S3C9484/C9488/F9488 Port Configuration Overview

| Port | Configuration Options |
| :---: | :--- |
| 0 | I/O port with bit-programmable pins. Configurable to input or push-pull output mode. Pull-up resistors <br> can be assigned by software. Pins can also be assigned individually as alternative function pins. |
| 1 | I/O port with bit-programmable pins. Configurable to input or push-pull output mode. Pull-up resistors <br> can be assigned by software. Pins can also be assigned individually as alternative function pins. |
| 2 | I/O port with bit-programmable pins. Configurable to input mode, push-pull output mode. Pins can also <br> be assigned individually as alternative function pins. |
| 3 | I/O port with bit-programmable pins. Configurable to input mode, push-pull output mode. Pins can also <br> be assigned individually as alternative function pins. |
| 4 | I/O port with bit-programmable pins. Configurable to input mode, push-pull output mode. Pins can also <br> be assigned individually as alternative function pins. |

## PORT DATA REGISTERS

Table 9-2 gives you an overview of the register locations of all five S3C9484/C9488/F9488 I/O port data registers. Data registers for ports $0,1,2,3$, and 4 have the general format shown in Figure 9-1.

Table 9-2. Port Data Register Summary

| Register Name | Mnemonic | Decimal | Hex | R/W |
| :--- | :---: | :---: | :---: | :---: |
| Port 0 data register | P0 | 224 | E0H | R/W |
| Port 1 data register | P1 | 225 | E1H | R/W |
| Port 2 data register | P2 | 226 | E2H | R/W |
| Port 3 data register | P3 | 227 | E3H | R/W |
| Port 4 data register | P4 | 228 | E4H | R/W |

## PORT 0

Port 0 is an 8 -bit I/O Port that you can use two ways:

- General-purpose I/O
- Alternative function

Port 0 is accessed directly by writing or reading the port 0 data register, PO at location EOH .

## Port 0 Control Register (POCONH, POCONL, POPUR)

Port 0 pins are configured individually by bit-pair settings in three control registers located : P0CONL (low byte, E7H), P0CONH (high byte, E6H) and P0PUR (D2H).

When you select output mode, a push-pull circuit is configured. In input mode, many different selections are available:

- Input mode.
- Push-pull output mode
- Alternative function: LCD ‘COM’ signal output - COM4, COM5, COM6, COM7
- Alternative function: ADC input mode - ADC4, ADC5, ADC6, ADC7, ADC8
- Alternative function: RESETB
- Alternative function: Xtin/Xtout

Port 0 Control Register, High Byte (POCONH)
E6H, R/W, Reset value:00H


| .7 .6 |  |
| :--- | :--- |
| 00 | Input mode |
| 0 | 1 | Alternative function: ADC4 Input 10 Push-pull output 10 ACD COM4 signal output


| .5 .4 |  |
| :--- | :--- |
| 00 | Input mode |
| 0 | 1 | Alternative function: ADC5 Input | 10 | Push-pull output |
| :--- | :--- |
| 11 | Alternative function: LCD COM5 signal output |


| .3 .2 |  |
| :--- | :--- |
| 00 | Input mode |
| 0 | 1 | Alternative function: ADC6 Input 1 Push-pull output | 10 | Put |
| :--- | :--- |
| 11 | Alternative function: LCD COM6 signal output |


| .1 .0 |  |
| :--- | :--- |
| 0 | 0 |
| Input mode |  |
| 0 | 1 |
| 1 | Alternative function: ADC7 Input |
| 10 | Push-pull output |
| NOTternative function: LCD COM7 signal output |  |
| NOTE You must be care of the pull-up resistor option. |  |

Figure 9-1. Port 0 High-Byte Control Register (POCONH)

Port 0 Control Register, Low Byte (P0CONL)
E7H, R/W, Reset value:00H


| .7 .6 |  |
| :---: | :--- |
| $0 x$ | Input mode |
| 10 | Push-pull output |
| 11 | Alternative function: ADC8 input |


| .5 .4 |  |
| :---: | :--- |
| 0 x | Input mode |
| 1 x | Push-pull output |


| .3 .2 |  |
| :---: | :--- |
| $0 x$ | Input mode |
| 1 x | Push-pull output |


| .1 .0 |  |
| :---: | :--- |
| $0 x$ | Input mode |
| 1 x | Push-pull output |

## NOTES:

1. You must determine P0.0-P0.2 function on smart option.

In other word, After reset operation, you cann't change P0.0-. 2 function.
If you selected Normal I/O function at smart option,
After reset operation, you can use on Normal I/O and you can control P0.0-. 2
by this control register value.
2. You must be care of the pull-up resistor option.

Figure 9-2. Port 0 Low-Byte Control Register (POCONL)


Figure 9-3. Port 0 Pull-up Resistor Control Register (POPUR)

## PORT 1

Port 1 is an 8-bit I/O port that you can use two ways:

- General-purpose I/O
- Alternative function

Port 1 is accessed directly by writing or reading the port 1 data register, P1 at location E1H.

## Port 1 Control Register (P1CONH, P1CONL, P1PUR)

Port 1 pins are configured individually by bit-pair settings in three control registers located:
P1CONL(low byte, E9H), P1CONH(high byte, E8H) and P1PUR(D3H).
When you select output mode, a push-pull circuit is configured. In input mode, many different selections are available:

- Input mode.
- Push-pull output mode
- Alternative function: LCD ‘COM’ signal output - COM0, COM1, COM2, COM3
- Alternative function: TBPWM output
- Alternative function: BUZ output
- Alternative function: ADC input mode - ADC0, ADC1, ADC2, ADC3


Figure 9-4. Port 1 High-Byte Control Register (P1CONH)
Port 1 Control Register, Low Byte (P1CONL) E9H, R/W, Reset value:00H
MSB


| .7 .6 |  |
| ---: | :--- |
| $0 x$ | Input mode |
| 10 | Push-pull output |
| 11 | Alternative function: ADC0 input |


| .5 .4 |  |
| :---: | :--- |
| $0 x$ | Input mode |
| 10 | Push-pull output |
| 11 | Alternative function: ADC1 input |


| .3 .2 |  |
| :--- | :--- |
| 00 | Input mode |
| 01 | Alternative function: BUZ output |
| 10 | Push-pull output |
| 11 | Alternative function: ADC2 input |


| .1 .0 |  |
| :--- | :--- |
| 00 | Input mode |
| 01 | Alternative function: TBPWM output |
| 10 | Push-pull output |
| 11 | Alternative function: ADC3 input |

NOTE: You must be care of the pull-up resistor option.

Figure 9-5. Port 1 Low-Byte Control Register (P1CONL)
mw.DataSnee4U.com


Figure 9-6. Port 1 Pull-up Resistor Control Register (P1PUR)

## PORT 2

Port 2 is an 8 -bit I/O port that you can use two ways:

- General-purpose I/O
- Alternative function

Port 2 is accessed directly by writing or reading the port 2 data register, P2 at location E2H.

## Port 2 Control Register (P2CONH, P2CONL)

Port 2 pins are configured individually by bit-pair settings in two control registers located :
P2CONL (low byte, EBH) and P2CONH (high byte, EAH).
When you select output mode, a push-pull circuit is configured. In input mode, many different selections are available:

- input mode
- Push-pull output mode
- Alternative function: LCD 'SEG' signal output - SEG3, SEG4, SEG5, SEG6, SEG7, SEG8, SEG9, SEG10


Figure 9-7. Port 2 High-Byte Control Register (P2CONH)

WW.DataSneet4U.com


Figure 9-8. Port 2 Low-Byte Control Register (P2CONL)

## PORT 3

Port 3 is an 7-bit I/O Port that you can use two ways:

- General-purpose I/O
- Alternative function

Port 3 is accessed directly by writing or reading the port 3 data register, P3 at location E3H.

## Port 3 Control / Interrupt Control Register (P3CONH, P3CONL)

Port 3 pins are configured individually by bit-pair settings in two control registers located:
P3CONL (low byte, EDH), P3CONH (high byte, ECH).
When you select output mode, a push-pull circuit is configured. In input mode, many different selections are available:

- Input mode.
- Push-pull output mode
- Alternative function: Timer A signal in/out mode - TAOUT(TAPWM), TACAP, TACK
- Alternative function: External interrupt input - INT0, INT1, INT2, INT3
- Alternative function: LCD 'SEG’ signal output - SEG15, SEG16, SEG17, SEG18
- Alternative function: UART module - TXD/RXD

Port 3 Control Register, High-Byte (P3CONH)
ECH, R/W, Reset value:00H
MSB


| .7 .6 |  |
| :---: | :--- |
| 00 | Input mode with pull-up; External interrupt input (INT3); TACAP |
| 01 | Input mode; External interrupt input (INT3); TACAP |
| 10 | Push-pull output |
| 11 | Open-drain output |


| .5 .4 |  |
| ---: | :--- |
| 00 | Input mode with pull-up; External interrupt input (INT2); TACK |
| 01 | Input mode; External interrupt input (INT2); TACK |
| 10 | Push-pull output |
| 11 | Open-drain output |


| .3 .2 |  |
| :---: | :--- |
| 00 | Input mode with pull-up; External interrupt input (INT1) |
| 01 | Input mode; External interrupt input (INT1) |
| 10 | Push-pull output |
| 11 | Alternative mode; TAOUT(TAPWM) output |


| .1 .0 |  |
| :---: | :--- |
| 00 | Input mode with pull-up; External interrupt input (INTO) |
| 01 | Input mode; External interrupt input (INTO) |
| 10 | Push-pull output |
| 11 | Alternative mode: LCD SEG18 signal output |

NOTE: Reset value of P3CONH is determined by Smart Option 3DH .

Figure 9-9. Port 3 High-Byte Control Register (P3CONH)


Figure 9-10. Port 3 Low-Byte Control Register (P3CONL)
www.DataSheet4U.com


Figure 9-12. Port 3 Interrupt Control Register (P3INT)


Figure 9-13. Port 3 Interrupt Pending Register (P3PND)

## PORT 4

Port 4 is an 7-bit I/O port with individually configurable pins. Port 4 pins are accessed directly by writing or reading the port 4 data register, P4 at location E4H. P4.0-P4.6 can serve as inputs (with or without pull-up), and push-pull output. And they can serve as segment pins for LCD.

## Port 4 Control Register (P4CONH, P4CONL)

Port 4 pins are configured individually by bit-pair settings in two control registers located :
P4CONL (low byte, F1H) , P4CONH (high byte, F0H)
When you select output mode, a push-pull circuit is configured. In input mode, many different selections are available:

- Input mode.
- Push-pull output mode
- Alternative function: LCD 'SEG’ signal output - SEG0, SEG1, SEG2, SEG11, SEG12, SEG13, SEG14


Figure 9-14. Port 4 High-Byte Control Register (P4CONH)


Figure 9-15. Port 4 Low-Byte Control Register (P4CONL)

## NOTES

## 10 <br> BASIC TIMER

## OVERVIEW

## BASIC TIMER (BT)

You can use the basic timer (BT):

- To signal the end of the required oscillation stabilization interval after a reset or a Stop mode release.

The functional components of the basic timer block are:

- Clock frequency divider (fxx divided by 4096, 1024 or 128) with multiplexer
- 8-bit basic timer counter, BTCNT (DDH, read-only)
- Basic timer control register, BTCON (DCH, read/write)


## BASIC TIMER CONTROL REGISTER (BTCON)

The basic timer control register, BTCON, is used to select the input clock frequency, to clear the basic timer counter and frequency dividers. It is located in address DCH , and is read/write addressable using register addressing mode.

A reset clears BTCON to '00H'. This enables selects a basic timer clock frequency of $\mathrm{f}_{\mathrm{XX}} / 4096$.
The 8-bit basic timer counter, BTCNT (DDH), can be cleared at any time during normal operation by writing a "1" to BTCON.1. To clear the frequency dividers, write a "1" to BTCON.0.


Figure 10-1. Basic Timer Control Register (BTCON)

## BASIC TIMER FUNCTION DESCRIPTION

## Oscillation Stabilization Interval Timer Function

You can also use the basic timer to program a specific oscillation stabilization interval following a reset or when Stop mode has been released by an external interrupt.

In Stop mode, whenever a reset or an external interrupt occurs, the oscillator starts. The BTCNT value then starts increasing at the rate of $f x x / 4096$ (for reset), or at the rate of the preset clock source (for an external interrupt). When BTCNT. 4 overflows, a signal is generated to indicate that the stabilization interval has elapsed and to gate the clock signal off to the CPU so that it can resume normal operation.

In summary, the following events occur when stop mode is released:

1. During stop mode, a power-on reset or an interrupt occurs to trigger the Stop mode release and oscillation starts.
2. If a power-on reset occurred, the basic timer counter will increase at the rate of fxx/4096. If an interrupt is used to release stop mode, the BTCNT value increases at the rate of the preset clock source.
3. Clock oscillation stabilization interval begins and continues until bit 4 of the basic timer counter overflows.
4. When a BTCNT. 4 overflow occurs, normal CPU operation resumes.


NOTE: During a power-on reset operation, the CPU is idle during the required oscillation stabilization interval (until bit 4 of the basic timer counter overflows).

Figure 10-2. Basic Timer Block Diagram

## NOTES

## 11 <br> 8-BIT TIMER A/B

## 8-BIT TIMER A

## OVERVIEW

The 8-bit timer A is an 8-bit general-purpose timer/counter. Timer A has three operating modes, you can select one of them using the appropriate TACON setting:

- Interval timer mode (Toggle output at TAOUT pin)
- Capture input mode with a rising or falling edge trigger at the TACAP pin
- PWM mode (TAOUT)

Timer A has the following functional components:

- Clock frequency divider (fxx divided by 1024, 256, or 64) with multiplexer
- External clock input pin (TACK)
- 8-bit counter (TACNT), 8-bit comparator, and 8-bit reference data register (TADATA)
- I/O pins for capture input (TACAP) or PWM or match output (TAOUT)
- Timer A overflow interrupt and match/capture interrupt generation
- Timer A control register, TACON (F3H, read/write)


## FUNCTION DESCRIPTION

## Timer A Interrupts

The timer A module can generate two interrupts: the timer A overflow interrupt (TAOVF), and the timer A match/ capture interrupt (TAINT).

Timer A overflow interrupt pending condition must be cleared by software when it has been serviced. Timer A match/capture interrupt, TAINT pending condition is also cleared by software when it has been serviced.

## Interval Timer Function

The timer A module can generate an interrupt: the timer A match interrupt (TAINT).
When timer A interrupt occurs and is serviced by the CPU, the pending condition have to be cleared by software.
In interval timer mode, a match signal is generated and TAOUT is toggled when the counter value is identical to the value written to the TA reference data register, TADATA. The match signal generates a timer A match interrupt and clears the counter.

If, for example, you write the value 10 H to TADATA and 0 AH to TACON, the counter will increment until it reaches 10 H . At this point, the TA interrupt request is generated, the counter value is reset, and counting resumes.

## Pulse Width Modulation Mode

Pulse width modulation (PWM) mode lets you program the width (duration) of the pulse that is output at the TAOUT pin. As in interval timer mode, a match signal is generated when the counter value is identical to the value written to the timer A data register. In PWM mode, however, the match signal does not clear the counter. Instead, it runs continuously, overflowing at FFH, and then continues incrementing from 00 H .

Although you can use the match signal to generate a timer A overflow interrupt, interrupts are not typically used in PWM-type applications. Instead, the pulse at the TAOUT pin is held to Low level as long as the reference data value is less than or equal to $(\leq)$ the counter value and then the pulse is held to High level for as long as the data value is greater than $(>)$ the counter value. One pulse width is equal to $t_{\text {CLK }} 256$.

## Capture Mode

In capture mode, a signal edge that is detected at the TACAP pin opens a gate and loads the current counter value into the TADATA register. You can select rising or falling edges to trigger this operation.

Timer A also gives you capture input source: the signal edge at the TACAP pin. You select the capture input by setting the value of the timer A capture input selection bit in the port 3 high-byte control register, P3CONH, (ECH). When P3CONH.5.4 is 00 and 01, the TACAP input or normal input is selected. When P3CONH.5.4 is set to 10 and 11 , output is selected.

Both kinds of timer A interrupts can be used in capture mode: the timer A overflow interrupt is generated whenever a counter overflow occurs; the timer A match/capture interrupt is generated whenever the counter value is loaded into the TADATA register.

By reading the captured data value in TADATA, and assuming a specific value for the timer A clock frequency, you can calculate the pulse width (duration) of the signal that is being input at the TACAP pin.

## TIMER A CONTROL REGISTER (TACON)

You use the timer A control register, TACON

- Select the timer A operating mode (interval timer, capture mode and PWM mode)
- Select the timer A input clock frequency
- Clear the timer A counter, TACNT
- Enable the timer A overflow interrupt or timer A match/capture interrupt
- Timer A start/stop
- Clear timer A match/capture interrupt pending conditions

TACON is located at address F3H, and is read/write addressable using Register addressing mode.
A reset clears TACON to ' ${ }^{\prime} \mathrm{OH}^{\prime}$ '. This sets timer A to normal interval timer mode, selects an input clock frequency of $\mathrm{fxx} / 1024$, and disables all timer A interrupts. You can clear the timer A counter at any time during normal operation by writing a "1" to TACON.3. You can start the timer A counter by writing a "1" to TACON.0.

The timer A overflow interrupt (TAOVF) has the vector address $00 \mathrm{H}-01 \mathrm{H}$. When a timer A overflow interrupt occurs and is serviced by the CPU, but the pending condition must clear by software.

To enable the timer A match/capture interrupt, you must write TACON. 1 to "1". To generate the exact time interval, you should write TACON. 3 and .0 , which cleared counter and interrupt pending bit. When interrupt service routine is served, the pending condition must be cleared by software by writing a ' 0 ' to the interrupt pending bit.


Figure 11-1. Timer A Control Register (TACON)

## SMMSUNE



Figure 11-2. Timer interrupts Pending Register (TINTPND)


Figure 11-3. Timer A DATA Register (TADATA)

## BLOCK DIAGRAM



Figure 11-4. Timer A Functional Block Diagram

## 8-BIT TIMER B

## OVERVIEW

The S3C9484/C9488/F9488 micro-controller has an 8-bit counter called timer B. Timer B, which can be used to generate the carrier frequency of a remote controller signal. As a normal interval timer, generating a timer B interrupt at programmed time intervals.


NOTE: In case of setting TBCON.5-. 4 at '10', the value of the TBDATAL register is loaded into the 8 -bit counter when the operation of the timer B starts. And then if a underflow occurs in the counter, the value of the TBDATAH register is loaded with the value of the 8 -bit counter. However, if the next borrow occurs, the value of the TBDATAL register is loaded with the value of the 8 -bit counter.

Figure 11-5. Timer B Functional Block Diagram


Timer B interrupt time selection bit:
$00=$ Interrupt on TBDATAL underflow
01 = Interrupt on TBDATAH underflow
$10=$ Interrupt on TBDATAH and TBDATAL underflow
11 = Invaild setting

Timer B mode selection bit:
0 = One-shot mode
1 = Repeating mode
Timer B start/stop bit:
0 = Stop timer B
1 = Start timer B
Timer B underflow interrupt
enable bit:
0 = Disable interrupt
1 = Enable interrupt

Figure 11-6. Timer B Control Register (TBCON)


Figure 11-7. Timer B DATA Registers (TBDATAH, TBDATAL)

## + Programming Tip - Using Timer A (fxx - 8MHz, $800 \mu \mathrm{sec}$ interval)

| .INCLUDE | "C:ISKSTUDIOUINCLUDEIREGIS3C9488.REG" |  |
| :--- | :--- | :--- |
| VECTOR | 00 H, F9488_INT |  |
| ORG | 003 CH |  |
| DB | 0 OFH |  |
| DB | 0 OFH |  |
| DB | 01100000 B | ;DISABLE LVR |
| DB | 00000011 B | ;SUB OSCILLATOR,BT OVERFLOW, RESET PIN ENALBE |
| .ORG | 100 H |  |
|  |  |  |

RESET:
DI
LD WDTCON,\#10101010B
LD BTCON,\#0001011B
LD CLKCON,\#00011000B
LD SP,\#OCOH
LD SYM,\#OOH
LD OSCCON,\#00000000B
LD P3CONH,\#10101110B
;TAOUT
LD TADATA,\#100
LD TACON,\#10001011B ;Fxx/64,INTERVAL MODE,TIMER START.
El


## + Programming Tip - Using Timer B (fxx - 8MHz, Duty - 2:8, 80kHz)

```
.INCLUDE "C:\SKSTUDIO\INCLUDE\REG\S3C9488.REG"
VECTOR 00H,F9488_INT
.ORG 003CH
\begin{tabular}{rll} 
DB & 0FFH & \\
DB & 0FFH & \\
DB & 01100000 B & ;DISABLE LVR \\
DB & 00000011 B & ;SUB OSCILLATOR,BT OVERFLOW, RESET PIN ENALBE \\
& &
\end{tabular}
```

RESET:

| DI |  |  |
| :--- | :--- | :--- |
| LD | WDTCON,\#10101010B |  |
| LD | BTCON,\#0001011B |  |
| LD | CLKCON,\#00011000B |  |
| LD | SP,\#OCOH |  |
| LD | SYM,\#00H |  |
| LD | OSCCON,\#00000000B |  |
| LD | P1CONL,\#10101001B | ;TB PWM |
| LD | TBDATAH,\#79 |  |
| LD | TBDATAL,\#19 |  |
| LD | TBCON,\#00101111B | ;Fxx,REPEAT MODE,FLIP-FLOP HIGH,TIMER START. |
| EI |  |  |


$\qquad$

IRET

TB_UF_INT
LD TINTPND,\#0
NOP
NOP
IRET
.END

## NOTES

## OVERVIEW

The UART block has a full-duplex serial port with programmable operating modes: There is one synchronous mode and three UART (Universal Asynchronous Receiver/Transmitter) modes:

- Shift Register I/O with baud rate of $\mathrm{fxx} /(16 \times(16 \mathrm{bit}$ BRDATA +1$))$
- 8-bit UART mode; variable baud rate, $\mathrm{fxx} /(16 \times(16$ bit BRDATA +1$))$
- 9-bit UART mode; variable baud rate, $\mathrm{fxx} /(16 \times(16$ bit BRDATA +1$))$

UART receive and transmit buffers are both accessed via the data register, UDATA, is at address FFH. Writing to the UART data register loads the transmit buffer; reading the UART data register accesses a physically separate receive buffer.

When accessing a receive data buffer (shift register), reception of the next byte can begin before the previously received byte has been read from the receive register. However, if the first byte has not been read by the time the next byte has been completely received, the first data byte will be lost (Overrun error).

In all operating modes, transmission is started when any instruction (usually a write operation) uses the UDATA register as its destination address. In mode 0, serial data reception starts when the receive interrupt pending bit (UARTPND.1) is " 0 " and the receive enable bit (UARTCON.4) is "1". In mode 1 and 2, reception starts whenever an incoming start bit ("0") is received and the receive enable bit (UARTCON.4) is set to " 1 ".

## PROGRAMMING PROCEDURE

To program the UART modules, follow these basic steps:

1. Configure P3.1 and P3.2 to alternative function (RXD (P3.1), TXD (P3.2)) for UART module by setting the P3CONL register to appropriate value.
2. Load an 8-bit value to the UARTCON control register to properly configure the UART I/O module.
3. For parity generation and check in UART mode 2 , set parity enable bit (UARTPND.5) to " 1 ".
4. For interrupt generation, set the UART interrupt enable bit (UARTCON. 1 or UARTCON.0) to "1".
5. When you transmit data to the UART buffer, write transmit data to UDATA, the shift operation starts.
6. When the shift operation (transmit/receive) is completed, UART pending bit (UARTPND. 1 or UARTPND.0) is set to "1" and an UART interrupt request is generated.

## UART CONTROL REGISTER (UARTCON)

The control register for the UART is called UARTCON at address FDH. It has the following control functions:

- Operating mode and baud rate selection
- Multiprocessor communication and interrupt control
- Serial receive enable/disable control
- 9th data bit location for transmit and receive operations (mode 2)
- Parity generation and check for transmit and receive operations (mode 2)
- UART transmit and receive interrupt control

A reset clears the UARTCON value to " 00 H ". So, if you want to use UART module, you must write appropriate value to UARTCON.

UART Control Register (UARTCON)
FDH, R/W, Reset Value: 00H


Operating mode and baud rate selection bits (see table below)

Multiprocessor communication enable bit (mode 2 only). ${ }^{\text {(1) }}$
0 = Disable
1 = Enable
Serial data receive enable bit:
0 = Disable
1 = Enable
If parity disable mode ( $\mathrm{PEN}=0$ ),
Even/odd parity selection bit for receive data
location of the 9th data bit to be transmitted
in UART mode 2 ("0" or "1").
in UART mode 2.
0 : Even parity check for the received data
1: Odd parity check for the received data
If parity enable mode ( $\mathrm{PEN}=1$ ),
Even/odd parity selection bit for transmit data
in UART mode 2;
0 : Even parity bit generation for transmit data
1: Odd parity bit generation for transmit data

| MS1 | MS0 | Mode | Description | Baud Rate |
| :---: | :---: | :---: | :--- | :--- |
| 0 | 0 | 0 | Shift register | fxx / (16 x (16bit BRDATA + 1) $)$ |
| 0 | 1 | 1 | 8-bit UART | fxx/(16x(16bit BRDATA + 1)) |
| 1 | x | 2 | 9-bit UART | $\mathrm{fxx} /(16 \times(16$ bit BRDATA +1$))$ |

## NOTES:

1. In mode 2, if the UARTCON. 5 bit is set to " 1 " then the receive interrupt will not be activated if the received 9th data bit is " 0 ". In mode 1 , if UARTCON. $5=" 1$ " then the receive interrut will not be activated if a valid stop bit was not received.
2. The descriptions for 8 -bit and 9 -bit UART mode do not include start and stop bits of serial data for receiving and transmitting.
3. Parity enable bits, PEN, is located in the UARTPND register at address FEH.
4. Parity enable and parity error check can be available in 9-bit UART mode (Mode 2) only.

Figure 12-1. UART Control Register (UARTCON)

## UART INTERRUPT PENDING REGISTER (UARTPND)

The UART interrupt pending register, UARTPND is located at address FEH. It contains the UART data transmit interrupt pending bit (UARTPND.0) and the receive interrupt pending bit (UARTPND.1).

In mode 0 of the UART module, the receive interrupt pending flag UARTPND. 1 is set to " 1 " when the 8 th receive data bit has been shifted. In mode 1 or 2 , the UARTPND. 1 bit is set to " 1 " at the halfway point of the stop bit's shift time. When the CPU has acknowledged the receive interrupt pending condition, the UARTPND. 1 flag must be cleared by software in the interrupt service routine.

In mode 0 of the UART module, the transmit interrupt pending flag UARTPND. 0 is set to " 1 " when the 8 th transmit data bit has been shifted. In mode 1 or 2, the UARTPND. 0 bit is set at the start of the stop bit. When the CPU has acknowledged the transmit interrupt pending condition, the UARTPND. 0 flag must be cleared by software in the interrupt service routine.


Figure 12-2. UART Interrupt Pending Register (UARTPND)

In mode 2 (9-bit UART data), by setting the parity enable bit (PEN) of UARTPND register to ' 1 ', the $9^{\text {th }}$ data bit of transmit data will be an automatically generated parity bit. Also, the $9^{\text {th }}$ data bit of the received data will be treated as a parity bit for checking the received data.

In parity enable mode (PEN = 1), UARTCON. 3 (TB8) and UARTCON. 2 (RB8) will be a parity selection bit for transmit and receive data respectively. The UARTCON. 3 (TB8) is for settings of the even parity generation (TB8 $=0$ ) or the odd parity generation $(T B 8=0)$ in the transmit mode. The UARTCON. 2 (RB8) is also for settings of the even parity checking $($ RB8 $=0)$ or the odd parity checking $(R B 8=1)$ in the receive mode. The parity enable (generation/checking) functions are not available in UART mode 0 and 1.

If you don't want to use a parity mode, UARTCON. 2 (RB8) and UARTCON. 3 (TB8) are a normal control bit as the $9^{\text {th }}$ data bit, in this case, PEN must be disable ("0") in mode 2. Also it is needed to select the 9th data bit to be transmitted by writing TB8 to "0" or "1".

The receive parity error flag (RPE) will be set to ' 0 ' or ' 1 ' depending on parity error whenever the $8^{\text {th }}$ data bit of the receive data has been shifted.

UART DATA REGISTER (UDATA)

UART Data Register (UDATA)
FFH, R/W, Reset Value: Undefined


Figure 12-3. UART Data Register (UDATA)

## UART BAUD RATE DATA REGISTER (BRDATAH, BRDATAL)

The value stored in the UART baud rate register, (BRDATAH, BRDATAL), lets you determine the UART clock rate (baud rate).


Figure 12-4. UART Baud Rate Data Register (BRDATAH, BRDATAL)

## BAUD RATE CALCULATIONS

The baud rate is determined by the baud rate data register, 16bit BRDATA
Mode 0 baud rate $=\mathrm{fxx} /(16 \times(16$ Bit BRDATA +1$))$
Mode 1 baud rate $=\mathrm{fxx} /(16 \times(16$ Bit BRDATA +1$))$
Mode 2 baud rate $=\mathrm{fxx} /(16 \times(16$ Bit BRDATA +1$))$

Table 12-1. Commonly Used Baud Rates Generated by 16-bit BRDATA

| Baud Rate | Oscillation Clock | BRDATAH |  | BRDATAL |  |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  |  | Decimal | Hex | Decimal | Hex |
| $230,400 \mathrm{~Hz}$ | 11.0592 MHz | 0 | 0 H | 02 | 02 H |
| $115,200 \mathrm{~Hz}$ | 11.0592 MHz | 0 | 0 H | 05 | 05 H |
| $57,600 \mathrm{~Hz}$ | 11.0592 MHz | 0 | 0 H | 11 | 0 BH |
| $38,400 \mathrm{~Hz}$ | 11.0592 MHz | 0 | 0 H | 17 | 11 H |
| $19,200 \mathrm{~Hz}$ | 11.0592 MHz | 0 | 0 H | 35 | 23 H |
| $9,600 \mathrm{~Hz}$ | 11.0592 MHz | 0 | 0 H | 71 | 47 H |
| $4,800 \mathrm{~Hz}$ | 11.0592 MHz | 0 | 0 H | 143 | 8 FH |
| $76,800 \mathrm{~Hz}$ | 10 MHz | 0 | 0 H | 7 | 7 H |
| $38,400 \mathrm{~Hz}$ | 10 MHz | 0 | 0 H | 15 | FH |
| $19,200 \mathrm{~Hz}$ | 10 MHz | 0 | 0 H | 31 | 1 FH |
| $9,600 \mathrm{~Hz}$ | 10 MHz | 0 | 0 H | 64 | 40 H |
| $4,800 \mathrm{~Hz}$ | 10 MHz | 0 | 0 H | 129 | 81 H |
| $2,400 \mathrm{~Hz}$ | 10 MHz | 1 | 1 H | 3 | 3 H |
| 600 Hz | 10 MHz | 4 | 4 H | 16 | 10 H |
| $38,461 \mathrm{~Hz}$ | 8 MHz | 0 | 0 H | 12 | 0 CH |
| $12,500 \mathrm{~Hz}$ | 8 MHz | 0 | 0 H | 39 | 27 H |
| $19,230 \mathrm{~Hz}$ | 4 MHz | 0 H | 12 | 0 CH |  |
| $9,615 \mathrm{~Hz}$ | 4 MHz | 0 H | 25 | 19 H |  |

## BLOCK DIAGRAM



Figure 12-5. UART Functional Block Diagram

## UART MODE 0 FUNCTION DESCRIPTION

In mode 0, UART is input and output through the RxD (P3.1) pin and TxD (P3.2) pin outputs the shift clock. Data is transmitted or received in 8-bit units only. The LSB of the 8-bit value is transmitted (or received) first.

## Mode 0 Transmit Procedure

1. Select mode 0 by setting UARTCON. 6 and .7 to "00B".
2. Write transmission data to the shift register UDATA (FFH) to start the transmission operation.

## Mode 0 Receive Procedure

1. Select mode 0 by setting UATCON. 6 and .7 to "00B".
2. Clear the receive interrupt pending bit (UARTPND.1) by writing a "0" to UARTPND.1.
3. Set the UART receive enable bit (UARTCON.4) to "1".
4. The shift clock will now be output to the TxD (P3.2) pin and will read the data at the RxD (P3.1) pin. A UART receive interrupt (vector $00 \mathrm{H}-01 \mathrm{H}$ ) occurs when UARTCON. 1 is set to "1".


Figure 12-6. Timing Diagram for UART Mode 0 Operation

## UART MODE 1 FUNCTION DESCRIPTION

In mode 1, 10-bits are transmitted (through the TxD (P3.2) pin) or received (through the RxD (P3.1) pin). Each data frame has three components:
— Start bit ("0")

- 8 data bits (LSB first)
- Stop bit ("1")

When receiving, the stop bit is written to the RB8 bit in the UARTCON register. The baud rate for mode 1 is variable.

## Mode 1 Transmit Procedure

1. Select the baud rate generated by 16 bit BRDATA.
2. Select mode 1 ( 8 -bit UART) by setting UARTCON bits 7 and 6 to '01B'.
3. Write transmission data to the shift register UDATA (FFH). The start and stop bits are generated automatically by hardware.

## Mode 1 Receive Procedure

1. Select the baud rate to be generated by 16 bit BRDATA.
2. Select mode 1 and set the RE (Receive Enable) bit in the UARTCON register to "1".
3. The start bit low ("0") condition at the RxD (P3.1) pin will cause the UART module to start the serial data receive operation.


Figure 12-7. Timing Diagram for UART Mode 1 Operation

## s^MSUNF

## UART MODE 2 FUNCTION DESCRIPTION

In mode 2, 11-bits are transmitted (through the TxD pin) or received (through the RxD pin). Each data frame has four components:
— Start bit ("0")

- 8 data bits (LSB first)
- Programmable 9th data bit or parity bit
— Stop bit ("1")


## < In parity disable mode (PEN = 0) >

The 9th data bit to be transmitted can be assigned a value of " 0 " or " 1 " by writing the TB8 bit (UARTCON.3). When receiving, the 9th data bit that is received is written to the RB8 bit (UARTCON.2), while the stop bit is ignored. The baud rate for mode 2 is fosc/( $16 \times$ (16bit BRDATA +1$)$ ) clock frequency.

## < In parity enable mode (PEN = 1) >

The 9th data bit to be transmitted can be an automatically generated parity of " 0 " or "1" depending on a parity generation by means of TB8 bit (UARTCON.3). When receiving, the received 9th data bit is treated as a parity for checking receive data by means of the RB8 bit (UARTCON.2), while the stop bit is ignored. The baud rate for mode 2 is fosc/(16 $\times(16$ bit BRDATA +1$))$ clock frequency.

## Mode 2 Transmit Procedure

1. Select the baud rate generated by 16bit BRDATA.
2. Select mode 2 (9-bit UART) by setting UARTCON bits 6 and 7 to ' $10 B^{\prime}$ '. Also, select the 9 th data bit to be transmitted by writing TB8 to "0" or "1" and set PEN bit of UARTPND register to "0" if you don't use a parity mode. If you want to use the parity enable mode, select the parity bit to be transmitted by writing TB8 to "0" or " 1 " and set PEN bit of UARTPND register to " 1 ".
3. Write transmission data to the shift register, UDATA (FFH), to start the transmit operation.

## Mode 2 Receive Procedure

1. Select the baud rate to be generated by 16bit BRDATA.
2. Select mode 2 and set the receive enable bit (RE) in the UARTCON register to "1".
3. If you don't use a parity mode, set PEN bit of UARTPND register to "0" to disable parity mode. If you want to use the parity enable mode, select the parity type to be check by writing TB8 to " 0 " or " 1 " and set PEN bit of UARTPND register to "1". Only 8 bits (Bit0 to Bit7) of received data are available for data value.
4. The receive operation starts when the signal at the RxD pin goes to low level.

## Nww. DataSheet4U.com



Figure 12-8. Timing Diagram for UART Mode 2 Operation

## SERIAL COMMUNICATION FOR MULTIPROCESSOR CONFIGURATIONS

The S3C9-series multiprocessor communication features let a "master" S3C9484/C9488/F9488 send a multipleframe serial message to a "slave" device in a multi- S3C9484/C9488/F9488 configuration. It does this without interrupting other slave devices that may be on the same serial line.

This feature can be used only in UART mode 2 with the parity disable mode. In mode 2, 9 data bits are received. The 9th bit value is written to RB8 (UARTCON.2). The data receive operation is concluded with a stop bit. You can program this function so that when the stop bit is received, the serial interrupt will be generated only if RB8 $=11$.

To enable this feature, you set the MCE bit in the UARTCON registers. When the MCE bit is "1", serial data frames that are received with the 9th bit $=$ " 0 " do not generate an interrupt. In this case, the 9th bit simply separates the address from the serial data.

## Sample Protocol for Master/Slave Interaction

When the master device wants to transmit a block of data to one of several slaves on a serial line, it first sends out an address byte to identify the target slave. Note that in this case, an address byte differs from a data byte: In an address byte, the 9 th bit is " 1 " and in a data byte, it is " 0 ".

The address byte interrupts all slaves so that each slave can examine the received byte and see if it is being addressed. The addressed slave then clears its MCE bit and prepares to receive incoming data bytes.

The MCE bits of slaves that were not addressed remain set, and they continue operating normally while ignoring the incoming data bytes.

While the MCE bit setting has no effect in mode 0 , it can be used in mode 1 to check the validity of the stop bit. For mode 1 reception, if MCE is " 1 ", the receive interrupt will be issue unless a valid stop bit is received.

## Setup Procedure for Multiprocessor Communications

Follow these steps to configure multiprocessor communications:

1. Set all S3C9484/C9488/F9488 devices (masters and slaves) to UART mode 2 with parity disable.
2. Write the MCE bit of all the slave devices to "1".
3. The master device's transmission protocol is:

- First byte: the address identifying the target slave device (9th bit = "1")
- Next bytes: data (9th bit = "0")

4. When the target slave receives the first byte, all of the slaves are interrupted because the 9th data bit is "1". The targeted slave compares the address byte to its own address and then clears its MCE bit in order to receive incoming data. The other slaves continue operating normally.


Figure 12-9. Connection Example for Multiprocessor Serial Data Communications

## 13 <br> WATCH TIMER

## OVERVIEW

Watch timer functions include real-time and watch-time measurement and interval timing for the system clock. To start watch timer operation, set bit 1 and bit 6 of the watch timer mode register, WTCON. 1 and .6 , to " 1 ". After the watch timer starts and elapses a time, the watch timer interrupt is automatically set to "1", and interrupt requests commence in $3.9 \mathrm{~ms}, 0.25 \mathrm{~s}, 0.5 \mathrm{~s}$ or 1.0 s intervals.

The watch timer can generate a steady $0.5 \mathrm{kHz}, 1 \mathrm{kHz}, 2 \mathrm{kHz}$ or 4 kHz signal to the BUZZER output. By setting WTCON. 3 and WTCON. 2 to " 11 b ", the watch timer will function in high-speed mode, generating an interrupt every 3.91 ms . High-speed mode is useful for timing events for program debugging sequences.

The watch timer supplies the clock frequency for the LCD controller ( ${ }_{\mathrm{f} C D}$ ). Therefore, if the watch timer is disabled, the LCD controller does not operate.

- Real-Time and Watch-Time Measurement
- Using a Main System or Subsystem Clock Source
- Clock Source Generation for LCD Controller
- Buzzer Output Frequency Generator
- Timing Tests in High-Speed Mode


## WATCH TIMER CONTROL REGISTER (WTCON)



Figure 13-1. Watch Timer Control Register (WTCON)

## WATCH TIMER CIRCUIT DIAGRAM



Figure 13-1. Watch Timer Circuit Diagram

## † PROGRAMMING TIP - Using The WATCH TIMER Display (3.91ms,4kHz buzzer out)

$\left.\begin{array}{ll}\text { INCLUDE } & \text { "C:ISKSTUDIOVINCLUDE\REGIS3C9488.REG" } \\ \text { VECTOR } & \text { 00H,F9488_INT } \\ & \\ \text {.ORG } & 003 C H\end{array}\right]$

RESET:

| DI |  |  |
| :--- | :--- | :--- |
| LD | WDTCON,\#10101010B |  |
| LD | BTCON,\#0001011B |  |
| LD | CLKCON,\#00011000B |  |
| LD | SP,\#OCOH |  |
| LD | SYM,\#00H |  |
| LD | OSCCON,\#00000000B |  |
| LD | P1CONL,\#10100110B | ;BUZZER OUTPUT |
| LD | WTCON,\#11111110B | ;SUB SYSTEM CLOCK, 4KHz,3.91ms interval |
| EI |  |  |

MAIN

| JP | MAIN |  |
| :---: | :---: | :---: |
| F9488_INT |  |  |
| TM | WTCON,\#01H | ;CHECK WHAT INTERRUPT PENDING BIT IS SET |
| JP | NZ,WATCH_T_INT |  |
| ;....... |  |  |
| IRET |  |  |
| WATCH_T_INT |  |  |
| AND | WTCON,\#OFEH |  |
| XOR | P1,\#01H | ;PORT TOGGLE WHENEVER INTERRUPT SERVICE ;ROUTINE IS EXECUTED |
| NOP |  |  |
| NOP |  |  |
| IRET |  |  |
| .END |  |  |

## 14 <br> LCD CONTROLLER / DRIVER

## OVERVIEW

The S3C9484/C9488/F9488 micro-controller can directly drive an up-to-19-digit (19-segment) LCD panel. The LCD module has the following components:

- LCD controller/driver
- Display RAM ( $00 \mathrm{H}-12 \mathrm{H}$ ) for storing display data in page 1
- 19 segment output pins (SEG0 - SEG18)
- 8 common output pins (COM0-COM7)

Bit settings in the LCD control register, LCDCON, determine the LCD frame frequency, duty and bias, and the segment pins used for display output. When a subsystem clock is selected as the LCD clock source, the LCD display is enabled even during stop and idle modes.

The LCD Voltage control register LCDVOL switches contrast output to segment/port.
LCD data stored in the display RAM locations are transferred to the segment signal pins automatically without program control.


Figure 14-1. LCD Function Diagram

## LCD CIRCUIT DIAGRAM



Figure 14-2. LCD Circuit Diagram

## LCD RAM ADDRESS AREA

RAM addresses $00 \mathrm{H}-12 \mathrm{H}$ of page 1 are used as LCD data memory. When the bit value of a display segment is "1", the LCD display is turned on; when the bit value is " 0 ", the display is turned off.

Display RAM data are sent out through segment pins SEG0-SEG18 using a direct memory access (DMA) method that is synchronized with the $f_{\text {LCD }}$ signal. If these RAM addresses not used for LCD display, you can be allocated to general-purpose use.


Figure 14-3. LCD Display Data RAM Organization

## NOTE

In MDS(such as SK-1000), before changing PAGE(PAGE0 $\rightarrow$ PAGE1), you must disable global interrupt(DI) and during accessing PAGE1, you don't have to use "CALL" instruction.

## LCD CONTROL REGISTER (LCDCON), DOH

The LCD control register LCDCON is mapped to RAM addresses DOH. LCDCON controls these LCD functions:

- LCD module enable/disable control (LCDCON.7)
- LCD Duty and Bias selection (LCDCON.5- LCDCON.4)
- LCD dot on/off control bit (LCDCON.3- LCDCON.2)
- LCD clock frequency selection (LCDCON.1- LCDCON.0)

The LCD clock signal determines the frequency of COM signal scanning of each segment output. This is also referred to as the 'frame frequency' Since LCD clock is generated by dividing the watch timer clock (fw), the watch timer must be enabled when the LCD display is turned on. RESET clears the LCDCON register values to logic zero. This produces the following LCD control settings:

- LCD clock frequency is the watch timer clock (fw)/2 ${ }^{7}=256 \mathrm{~Hz}$

The LCD display can continue to operate during idle and stop modes if a subsystem clock is used as the watch timer source.


Figure 14-4. LCD Control Register (LCDCON)

## LCD VOLTAGE CONTROL REGISTER (LCDVOL)

The LCD Voltage control register LCDVOL is mapped to RAM addresses D1H.
LCDVOL is used to control the LCD contrast up to 16 step contrast level.

- LCD contrast control enable/disable bit (LCDVOL.7)
- LCD contrast segment output selection bits (LCDVOL. 0 -LCDVOL.3)


Figure 14-5. LCD Drive Voltage Control Register (LCDVOL)

Application Without Contrast Control


Application With Contrast Control

## S3C9484/C9488/F9488



NOTE: When LCDVOL. 7 is logic one, you can control LCD contrast by writing data to LCDVOL.3-. 0

Figure 14-6. Internal Voltage Dividing Resistor Connection (1/4 Bias, Display On)


NOTE: When LCDVOL. 7 is logic one, you can control LCD contrast by writing data to LCDVOL.3-. 0

Figure 14-7. Internal Voltage Dividing Resistor Connection (1/3 Bias, Display On)

## LCD DRIVE VOLTAGE

The LCD display is turned on only when the voltage difference between the common and segment signals is greater than $\mathrm{V}_{\mathrm{LCD}}$. The LCD display is turned off when the difference between the common and segment signal voltages is less than $\mathrm{V}_{\mathrm{LCD}}$. The turn-on voltage, $+\mathrm{V}_{\mathrm{LCD}}$ or $-\mathrm{V}_{\mathrm{LCD}}$, is generated only when both signals are the selected signals of the bias. Table 14-1 shows LCD drive voltages level for static mode, $1 / 3$ bias, $1 / 4$ bias.

Table 14-1. LCD Drive Bias Voltages Level Values

| LCD Power Supply | Static Mode | $\mathbf{1 / 3}$ Bias | $\mathbf{1 / 4}$ Bias |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{LC} 4}$ | $\mathrm{~V}_{\mathrm{LCD}}$ | - | $\mathrm{V}_{\mathrm{LCD}}$ |
| $\mathrm{V}_{\mathrm{LC} 3}$ | - | $\mathrm{V}_{\mathrm{LCD}}$ | $3 / 4 \mathrm{~V}_{\mathrm{LCD}}$ |
| $\mathrm{V}_{\mathrm{LC} 2}$ | - | $2 / 3 \mathrm{~V}_{\mathrm{LCD}}$ | $2 / 4 \mathrm{~V}_{\mathrm{LCD}}$ |
| $\mathrm{V}_{\mathrm{LC} 1}$ | - | $1 / 3 \mathrm{~V}_{\mathrm{LCD}}$ | $1 / 4 \mathrm{~V}_{\mathrm{LCD}}$ |
| $\mathrm{V}_{\mathrm{SS}}$ | 0 V | 0 V | 0 V |

NOTE: The LCD panel display may be deteriorated if a DC voltage is applied that lies between the common and segment signal voltage. Therefore, always drive the LCD panel with AC voltage.

## LCD SEG/COM SIGNALS

The 19 LCD segment signal pins are connected to corresponding display RAM locations at $00 \mathrm{H}-12 \mathrm{H}$. Bits $0-7$ of the display RAM are synchronized with the common signal output pins COM0, . . . , and COM7.

When the bit value of a display RAM location is "1", a select signal is sent to the corresponding segment pin. When the display bit is " 0 ", a 'no-select' signal is sent to the corresponding segment pin. Each bias has select and noselect signals.


Figure 14-8. Select/No-Select Bias Signals in Static Display Mode


Figure 14-9. Select/No-Select Bias Signals in 1/4 Duty, $1 / 3$ Bias Display Mode


Figure 14-10. Select/No-Select Bias Signals in 1/8 Duty, 1/4 Bias Display Mode


Figure 14-11. LCD Signal and Wave Forms Example in 1/8 Duty, 1/4 Bias Display Mode


Figure 14-12. LCD Signals and Wave Forms Example in $1 / 4$ Duty, $1 / 3$ Bias Display Mode

## + PROGRAMMING TIP - Using The LCD Display

```
    .INCLUDE "C:\SKSTUDIO\INCLUDE\REGIS3C9488.REG"
LCD_DATAO_P1 .EQU 00H
    .ORG 003CH
        DB OFFH
        DB OFFH
        DB 01100000B
        DB 00000011B ;Smart Option setting
    .ORG 100H
```

RESET:

| DI |  |  |
| :--- | :--- | :--- |
| LD | WDTCON,\#10101010B |  |
| LD | BTCON,\#0001011B |  |
| LD | CLKCON,\#00011000B |  |
| LD | SP,\#0COH |  |
| LD | SYM,\#00H |  |
| LD | OSCCON,\#00000000B |  |
| LD | LCDCON,\#10001000B | ;1/8 duty,1/4 bias,fw/128 |
| LD | LCDVOL,\#10001111B | ;Icd contrast enable,16/16 step |
| LD | P0CONH,\#0FFH | ;COM4-COM7 |
| LD | POCONL,\#11101010B |  |
| LD | P1CONH,\#0FFH | ;COM0-COM3 |
| LD | P1PUR,\#00H |  |
| LD | P2CONH,\#0FFH | ;SEG7-SEG10 |
| LD | P2CONL,\#OFFH | ;SEG3-SEG6 |
| LD | P3CONH,\#10101011B | ;SEG18 |
| LD | P3CONL,\#11111111B | ;SEG15-SEG17 |
| LD | P4CONH,\#00111111B | ;SEG12-SEG14 |
| LD | P4CONL,\#OFFH | ;SEG0-SEG2,SEG11 |
| LD | WTCON,\#02H | ;Watch Timer enable |

MAIN

|  | LD | SYM,\#01H | ;SELECT PAGE1 |
| :---: | :---: | :---: | :---: |
|  | LD | R0,\#LCD_DATA0_P1 | ;LOAD LCD DISPLAY DATA RAM0 |
|  | LD | R2,\#0 |  |
|  | LD | R3,\#0 |  |
| LOOP | LDC | R1,\#LCD_DATA[RR2] |  |
|  | LD | @R0,R1 |  |
|  | INC | R0 |  |
|  | INC | R3 |  |
|  | CP | R3,\#13H |  |
|  | JP | C,LOOP |  |
|  | LD | SYM,\#00H | ;SELECT PAGE0 |
|  | JP | \$ |  |
| LCD_D |  |  |  |
|  | .DB | 00H, $48 \mathrm{H}, 34 \mathrm{H}, 0 \mathrm{DOH}, 22$ | 89H,0E2H,35H,0FFH |
|  | .DB | 77H, $33 \mathrm{H}, 67 \mathrm{H}, 99 \mathrm{H}, 46 \mathrm{H}$ | 4H,88H,54H |

.END

## 10-BIT ANALOG-TO-DIGITAL CONVERTER

## OVERVIEW

The 10-bit A/D converter (ADC) module uses successive approximation logic to convert analog levels entering at one of the nine input channels to equivalent 10-bit digital values. The analog input level must lie between the $A V_{\text {REF }}$ and $\mathrm{V}_{\mathrm{SS}}$ values. The $\mathrm{A} / \mathrm{D}$ converter has the following components:

- Analog comparator with successive approximation logic
- D/A converter logic (resistor string type)
- ADC control register (ADCON)
— Nine multiplexed analog data input pins (AD0 - AD8), alternately digital data I/O port
- 10-bit A/D conversion data output register (ADDATAH/L)
- $A V_{\text {REF }}$ pins, $A V_{S S}$ is internally connected to $V_{S S}$


## FUNCTION DESCRIPTION

To initiate an analog-to-digital conversion procedure, at the first you must set port control register(P0CONH/ P0CONL/P1CONL) for AD analog input. And you write the channel selection data in the A/D converter control register ADCON.4-. 6 to select one of the eight analog input pins (AD0-8) and set the conversion start bit, ADCON.0. The read-write ADCON register is located at address FCH. The unused pin can be used for normal I/O.

During a normal conversion, ADC logic initially set the successive approximation register to 200 H (the approximate half-way point of an 10-bit register). This register is then updated automatically during each conversion step. The successive approximation block performs 10-bit conversions for one input channel at a time. You can dynamically select different channels by manipulating the channel selection bit value (ADCON.7-4) in the ADCON register. To start the A/D conversion, you should set the enable bit, ADCON. O. When a conversion is completed, the end-ofconversion (EOC) bit is automatically set to 1 and the result is dumped into the ADDATAH/L register where it can be read. The A/D converter then enters an idle state. Remember to read the contents of ADDATAH/L before another conversion starts. Otherwise, the previous result will be overwritten by the next conversion result.

## NOTE

Because the $A / D$ converter does not use sample-and-hold circuitry, it is very important that fluctuation in the analog level at the AD0-AD8 input pins during a conversion procedure be kept to an absolute minimum. Any change in the input level, perhaps due to noise, will invalidate the result. If the chip enters to STOP or IDLE mode in conversion process, there will be a leakage current path in A/D block. You must use STOP or IDLE mode after ADC operation is finished.

## CONVERSION TIMING

The A/D conversion process requires 4 steps ( 4 clock edges) to convert each bit and 10 clocks to set-up A/D conversion. Therefore, total of 50 clocks are required to complete an 10-bit conversion: When Fxx/8 is selected for conversion clock with an 8 MHz fxx clock frequency, one clock cycle is 1 us. Each bit conversion requires 4 clocks, the conversion rate is calculated as follows:

4 clocks/bit $\times 10$ bits + set-up time $=50$ clocks, 50 clock $\times 1$ us $=50$ us at 1 MHz

## A/D CONVERTER CONTROL REGISTER (ADCON)

The $A / D$ converter control register, $A D C O N$, is located at address $F C H$. It has three functions:

- Analog input pin selection (bits 4, 5, 6, and 7)
- A/D conversion End-of-conversion (EOC) status (bit 3)
- A/D conversion speed selection (bits 1,2)
- A/D operation start (bit 0 )

After a reset, the start bit is turned off. You can select only one analog input channel at a time. Other analog input pins (ADC0-ADC8) can be selected dynamically by manipulating the ADCON.4-6 bits. And the pins not used for analog input can be used for normal I/O function.


Figure 15-1. A/D Converter Control Register (ADCON)
www.DataSheet4U.com


Figure 15-2. A/D Converter Data Register (ADDATAH/L)

## INTERNAL REFERENCE VOLTAGE LEVELS

In the ADC function block, the analog input voltage level is compared to the reference voltage. The analog input level must remain within the range $V_{S S}$ to $A V_{\text {REF }}$ (usually, $A V_{R E F}=V_{D D}$ ).

Different reference voltage levels are generated internally along the resistor tree during the analog conversion process for each conversion step. The reference voltage level for the first conversion bit is always $1 / 2 A V_{\text {REF }}$.

## BLOCK DIAGRAM



Figure 15-3. A/D Converter Functional Block Diagram

## INTERNAL A/D CONVERSION PROCEDURE

1. Analog input must remain between the voltage range of VSS and AVREF.
2. Configure P0.3-P0.7 and P1.0-P1.3 for analog input before A/D conversions. To do this, you have to load the appropriate value to the P0CONH, P0CONL and P1CONL (for ADC0-ADC8) registers.
3. Before the conversion operation starts, you must first select one of the eight input pins (ADC0-ADC8) by writing the appropriate value to the ADCON register.
4. When conversion has been completed, ( 50 clocks have elapsed), the EOC, ADCON. 3 flag is set to " 1 ", so that a check can be made to verify that the conversion was successful.
5. The converted digital value is loaded to the output register, ADDATAH (8-bit) and ADDATAL (2-bit), then the ADC module enters an idle state.
6. The digital conversion result can now be read from the ADDATAH and ADDATAL register.


Figure 15-4 Recommended A/D Converter Circuit for Highest Absolute Accuracy

## NOTES

## 16 <br> WATCHDOG TIMER

## OVERVIEW

## WHATCHDOG TIMER

You can use the watchdog timer :

- Watchdog timer provides an automatic reset mechanism with counter clock source of internal RC ring oscillation or basic timer overflow signal.
- Watchdog timer can run in unintentional STOP/IDLE mode with internal RC ring oscillator. This prevents MCU from remaining in the abnormal STOP/IDLE mode.

The functional components of the watchdog timer block are:

- Internal RC oscillation or basic timer overflow signal.
- Smart Option 3FH. 1 selects counter clock source, 16bit watchdog timer overflow condition (bit15 OVF with internal ring oscillator or bit3 OVF with basic timer overflow). Also, on STOP and IDLE mode with internal RC ring oscillator, watchdog timer counter is not cleared by smart option.
- Watchdog timer control register, WDTCON (E5H, read/write)
- 16bit Watchdog Timer Counter


## WATCHDOG TIMER CONTROL REGISTER (WDTCON)



Figure 16-1. Watchdog Timer Control Register (WDTCON)

## WATCHDOG TIMER FUNCTION DESCRIPTION

## Watchdog Timer Function

You can program the watchdog timer overflow signal (WDTOVF) to generate a reset by setting WDTCON.7-. 4 to any value other than "1010B". (The "1010B" value disables the watchdog function.) A reset clears WDTCON to "00H", automatically enabling the watchdog timer function.

The MCU is reset whenever a watchdog timer counter overflow occurs, During normal operation, the application program must prevent from the overflow, To do this, the WDTCNT value must be cleared (by writing a " $1010{ }_{i} \pm$ to WDTCON.0-.3) at regular intervals.

If a malfunction occurs due to noise or some other error conditions, the watchdog counter clear operation will not be executed by chip malfunction. So, before long, a watchdog timer overflow reset will occur. After this reset, chip will carry out normal operation again. In other words, during the normal operation, the watchdog timer overflow (bit 3 overflow or bit 15 overflow of the 16-bit watchdog timer counter, WDTCNT) does not occur by a 16bit Watchdog timer counter clear operation.

## Watchdog Timer Counter Clock Sources Selection

You can select counter clock source between basic timer overflow signal and internal RC ring oscillator.
If you use basic timer overflow clock source, WDT overflow will occur at the time when counter bit 3 is set. If you use internal RC ring oscillator clock source, WDT overflow will occur at the time when counter bit 15 is set.

## Watchdog Timer in STOP/IDLE mode

1. If the basic timer overflow signal is selected for the WDT counter clock source, WDT will be disabled automatically by hardware. So system reset can not occur by WDT. WDT counter is cleared automatically in STOP/IDLE mode. In this case, current consumption is very small.
2. If internal RC ring oscillator is selected for the WDT counter clock source, WDT can be enabled in unintentional STOP/IDLE mode. So system reset can occur by WDT. WDT counter is not cleared in STOP/IDLE mode. So, when abnormal STOP or IDLE mode occurs by noise, MCU can be returned to normal operation by WDT overflow reset. But, at this case, STOP/IDLE mode current consumption becomes larger. If noise problem (like chip entering to unintentional STOP/IDLE mode) is more important, you had better use internal RC ring oscillator.

Before running system, you must select Smart Option (3FH.1) for WDT counter source.
If you select internal RC oscillator, normally, you must set Watchdog Timer to be disable before entering to STOP mode. Because, If WDT is not disabled, reset operation will occur by WDT counter overflow.
If you want to use WDT in STOP/IDLE mode for noise problem, current may drain too much by internal RC oscillation. So, if noise issue is not important, you had better select basic timer overflow signal for WDT counter clock source.

## Watchdog Timer Counter Overflow Time for Reset

1. If the basic timer overflow signal is selected for the WDT counter clock source and main clock, Fxx, is 8 MHz ,

| Basic Timer Clock | Fxx/128 | Fxx/1024 | Fxx/4096 |
| :---: | :---: | :---: | :---: |
| Time for WDT overflow | 32.76 msec | 262 msec | 1.05 sec |

2. If internal RC ring oscillator is selected for the WDT counter clock source,

Timer for WDT overflow $=(1 / 3.47) \mu \mathrm{sec} \times 2^{16}=18.89 \mathrm{msec}$


Figure 16-2. Watchdog Timer Block Diagram

## NOTES

## 17 <br> VOLTAGE LEVEL DETECTOR

## OVERVIEW

The S3C9484/C9488/F9488 micro-controller has a built-in VLD(Voltage Level Detector) circuit which allows detection of power voltage drop through software. Turning the VLD operation on and off can be controlled by software. Because the IC consumes a large amount of current during VLD operation. It is recommended that the VLD operation should be kept OFF unless it is necessary. Also the VLD criteria voltage can be set by the software. The criteria voltage can be set by matching to one of the 3 kinds of voltage $2.4 \mathrm{~V}, 2.7 \mathrm{~V}, 3.3 \mathrm{~V}$ or 3.9 V (VDD reference voltage).

The VLD block works only when VLDCON. 0 is set. If VDD level is lower than the reference voltage selected with VLDCON.5-.1, VLDCON. 6 will be set. If VDD level is higher, VLDCON. 6 will be cleared. Please do not operate the VLD block for minimize power current consumption.

Voltage Level Detector Control Register (VLDCON) D8H, R/W, Bit6 read-only, Reset value:2CH


Figure 17-1. VLD Control Register (VLDCON)


Figure 17-2. Block Diagram for Voltage Level Detect

## VOLTAGE LEVEL DETECTOR CONTROL REGISTER (VLDCON)

The bit 0 of VLDCON controls to run or disable the operation of Voltage level detector. Basically this VvLD is set as 2.4 V by system reset and it can be changed in 4 kinds voltages by selecting Voltage Level Detector Control register(VLDCON). When you write 5 bit data value to VLDCON, an established resistor string is selected and the VVLD is fixed in accordance with this resistor. Table 17-1 shows specific VvLD of 3 levels.


Figure 17-2. Voltage Level Detect Circuit and Control Register

Table 17-1. VLDCON Value and Detection Level

| VLDCON .5-. | $\mathrm{V}_{\text {VLD }}$ |
| :---: | :---: |
| 10110 | 2.4 V |
| 10011 | 2.7 V |
| 01110 | 3.3 V |
| 01011 | 3.9 V |

NOTE: VLDCON reset value is 2 CH .

## VOLTAGE(VDD) LEVEL DETECTION SEQUENCE - VLD USAGE

STEP 0: Don't make VLD on in normal conditions for small current consumption.
STEP 1: For initializing analog comparator, write \#3Fh to VLDCON. (Comparator initialization, VLD enable)
STEP 2: Write value to reference voltage setting bits in VLDCON. (Voltage setting, VLD enable)
STEP 3: Wait 10~20usec for comparator operation time. (Wait compare time)
STEP 4: Check result by loading voltage level set bit in VLDCON. (Check result)
STEP 5: For another measurement, repeat above steps.

## PROGRAMING TIP

| LD | VLDCON,\#3FH | ; Comparator initialization, VLD enable (STEP 1) |
| :--- | :--- | :--- |
| LD | VLDCON,\#00011101B | $; 3.3 \mathrm{~V}$ detection voltage setting, VLD enable (STEP 2) |
| NOP |  |  |
| NOP |  |  |
| NOP |  |  |
| - |  |  |
| - |  | Wait 10~20usec (STEP 3) |
| - | Load VLDCON to R0 (STEP 4) |  |
| LD | RO, VLDCON | Check bit6 of R0. If bit6 is "H", VDD is lower than 3.3V. |
| TM | RO, \#01000000B | If not zero(bit 6 is "H"), jump to "LOW_VDD" routine. |
| JP | NZ, LOW_VDD |  |

Table 17-2. Characteristics of Voltage Level Detect Circuit ( $\mathrm{T}_{\mathrm{A}}=25{ }^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Voltage | $\mathrm{V}_{\text {DDVLD }}$ |  | 1.5 | - | 5.5 | V |
| Detection Voltage | $\mathrm{V}_{\mathrm{VLD}}$ | VLDCON. $5-.1=10110 \mathrm{~b}$ | 2.0 | 2.4 | 2.8 |  |
|  |  | VLDCON.5-. $1=10011 \mathrm{~b}$ | 2.3 | 2.7 | 3.1 |  |
|  |  | VLDCON.5-. $1=01110 \mathrm{~b}$ | 2.9 | 3.3 | 3.7 |  |
|  |  | VLDCON.5-. $1=01011 \mathrm{~b}$ | 3.5 | 3.9 | 4.3 |  |
| Current consumption | $\mathrm{I}_{\text {VLD }}$ | VLD on $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ | - | 65 | 100 | uA |
|  |  | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ |  | 45 | 80 |  |

## LOW VOLTAGE RESET

## OVERVIEW

The S3C9484/C9488/F9488 can be reset in four ways:

- by external power-on-reset
- by the external reset input pin pulled low
- by the digital watchdog timing out
— by the Low Voltage reset circuit (LVR)

During an external power-on reset, the voltage VDD is High level and the RESETB pin is forced Low level. The RESETB signal is input through a Schmitt trigger circuit where it is then synchronized with the CPU clock. This brings the S3C9484/C9488/F9488 into a known operating status. To ensure correct start-up, the user should take that reset signal is not released before the VDD level is sufficient to allow MCU operation at the chosen frequency.

The RESETB pin must be held to Low level for a minimum time interval after the power supply comes within tolerance in order to allow time for internal CPU clock oscillation to stabilize. The minimum required oscillation stabilization time for a reset is approximately $8.19 \mathrm{~ms}\left(\cong 2^{16} / \mathrm{fosc}, \mathrm{fosc}=8 \mathrm{MHz}\right)$.

When a reset occurs during normal operation (with both VDD and RESETB at High level), the signal at the RESETB pin is forced Low and the reset operation starts. All system and peripheral control registers are then set to their default hardware reset values (see Table 8-1).

The MCU provides a watchdog timer function in order to ensure graceful recovery from software malfunction. If watchdog timer is not refreshed before an end-of-counter condition (overflow) is reached, the internal reset will be activated.

The S3C9484/C9488/F9488 has a built-in low voltage reset circuit that allows detection of power voltage drop of external $\mathrm{V}_{\mathrm{DD}}$ input level to prevent a MCU from malfunctioning in an unstable MCU power level. This voltage detector works for the reset operation of MCU. This Low Voltage reset includes an analog comparator and Vref circuit. The value of a detection voltage is set internally by hardware. The on-chip Low Voltage Reset, features static reset when supply voltage is below a reference voltage value (you did select at smart option 3FH). Thanks to this feature, external reset circuit can be removed while keeping the application safety. As long as the supply voltage is below the reference value, there is an internal and static RESET. The MCU can start only when the supply voltage rises over the reference voltage.

When you calculate power consumption, please remember that a static current of LVR circuit should be added a CPU operating current in any operating modes such as Stop, Idle, and normal RUN mode.

## SAMSUNG

www.DataSheet4U.com


Figure 18-1. Low Voltage Reset Circuit

## NOTE

To program the duration of the oscillation stabilization interval, you make the appropriate settings to the basic timer control register, BTCON, before entering Stop mode. Also, if you do not want to use the watchdog function (which causes a system reset if a watchdog timer counter overflow occurs), you can disable it by writing '1010B' to the upper nibble of WDTCON.

## SMMSUNF

## 19 ELECTRICAL DATA

## OVERVIEW

In this chapter, S3C9484/C9488/F9488 electrical characteristics are presented in tables and graphs. The information is arranged in the following order:

- Absolute maximum ratings
- Input/output capacitance
- D.C. electrical characteristics
- A.C. electrical characteristics
- Oscillation characteristics
- Oscillation stabilization time
- Data retention supply voltage in stop mode
- A/D converter electrical characteristics

Table 19-1. Absolute Maximum Ratings
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Conditions | Rating | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage | $V_{D D}$ |  | -0.3 to +6.5 | V |
| Input voltage | $V_{1}$ |  | -0.3 to $V_{D D}+0.3$ |  |
| Output voltage | $\mathrm{V}_{\mathrm{O}}$ |  | -0.3 to $V_{D D}+0.3$ |  |
| Output current high | ${ }^{1} \mathrm{OH}$ | One I/O pin active | - 18 | mA |
|  |  | All I/O pins active | -60 |  |
| Output current low | ${ }^{\mathrm{O}} \mathrm{L}$ | One I/O pin active | +30 |  |
|  |  | Total pin current for port | +100 |  |
| Operating temperature | $\mathrm{T}_{\text {A }}$ |  | -25 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\text {STG }}$ |  | -65 to +150 |  |

Table 19-2. D.C. Electrical Characteristics
$\left(\mathrm{T}_{\mathrm{A}}=-25^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=2.2 \mathrm{~V}$ to 5.5 V )

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating voltage | $\mathrm{V}_{\mathrm{DD}}$ | ${ }^{\mathrm{f}} \mathrm{CPU}=8 \mathrm{MHz}$ | 2.7 | - | 5.5 | V |
|  |  | $\mathrm{f}_{\mathrm{CPU}}=4 \mathrm{MHz}$ | 2.2 |  | 5.5 |  |
| Input high voltage | $\mathrm{V}_{1+1}$ | All input pins except $\mathrm{V}_{\mathbf{H}+2}$ | 0.8 V D |  | $\mathrm{V}_{\mathrm{DD}}$ |  |
|  | $\mathrm{V}_{1+2}$ | $\mathrm{X}_{\mathbb{N},} \mathrm{XT}_{\text {IN }}$ | $\mathrm{V}_{\mathrm{DD}}-0.5$ |  |  |  |
| Input low voltage | $\mathrm{V}_{\mathrm{IL} 1}$ | All input pins except $\mathrm{V}_{\text {IL2 }}$ | - |  | $0.2 \mathrm{~V}_{\mathrm{DD}}$ |  |
|  | $\mathrm{V}_{\mathrm{IL} 2}$ | $\mathrm{X}_{\text {IN }}, \mathrm{XT}_{\text {IN }}$ |  |  | 0.5 |  |

Table 19-2. D.C. Electrical Characteristics (Continued)
$\left(\mathrm{T}_{\mathrm{A}}=-25^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=2.2 \mathrm{~V}$ to 5.5 V )

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output high voltage | $\mathrm{V}_{\mathrm{OH} 1}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=2.4 \mathrm{~V} ; \mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA} \\ & \mathrm{P} 1.0-\mathrm{P} 1.1 \text { and } \mathrm{P} 3.4-\mathrm{P} 3.6 \end{aligned}$ | $\mathrm{V}_{\mathrm{DD}}-0.7$ | $\mathrm{V}_{\mathrm{DD}}-0.3$ | - | V |
|  | $\mathrm{V}_{\mathrm{OH} 2}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} ; \mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ <br> Port 2 | $\mathrm{V}_{\mathrm{DD}}-1.0$ | - | - |  |
|  | $\mathrm{V}_{\mathrm{OH} 3}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} ; \mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ <br> Normal output pins | $\mathrm{V}_{\mathrm{DD}}-1.0$ | - | - |  |
| Output low voltage | $\mathrm{V}_{\text {OL1 }}$ | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{DD}}=2.4 \mathrm{~V} ; \mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA} \\ & \mathrm{P} 1.0-\mathrm{P} 1.1 \text { and } \mathrm{P} 3.4-\mathrm{P} 3.6 \end{aligned}$ |  | 0.3 | 0.5 |  |
|  | $\mathrm{V}_{\mathrm{OL} 2}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} ; \mathrm{I}_{\mathrm{OL}}=15 \mathrm{~mA}$ <br> Port 2 |  | 0.4 | 2.0 |  |
|  | $\mathrm{V}_{\text {OL3 }}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} ; \mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}$ <br> Normal output pins | - | 0.4 | 2.0 |  |
| Input high leakage current | ${ }_{\text {LIHI }}$ | $\mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\mathrm{DD}}$ <br> All input pins except $\mathrm{l}_{\text {LH2 }}$ | - | - | 3 | $\mu \mathrm{A}$ |
|  | $\mathrm{L}_{\text {LIH2 }}$ | $\mathrm{V}_{\mathbb{N}}=\mathrm{V}_{\mathrm{DD},} \mathrm{X}_{\mathbb{N},}, \mathrm{XT}_{\mathbb{N}}$ |  |  | 20 |  |
| Input low leakage current | $\mathrm{LLLL}_{1}$ | $\begin{aligned} & \mathrm{V}_{\mathbb{N}}=0 \mathrm{~V} \\ & \text { All input pins except } \mathrm{I}_{\mathrm{LIL} 2} \end{aligned}$ | - | - | -3 |  |
|  | LILL2 | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}, \mathrm{X}_{\mathbb{N},} \mathrm{XT}_{\mathbb{N}}$ |  |  | -20 |  |
| Output high leakage current | ${ }^{\text {LOH }}$ | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}} \\ & \text { All I/O pins and Output pins } \end{aligned}$ | - | - | 3 |  |
| Output low leakage current | lol | $\begin{aligned} & \hline \mathrm{V}_{\text {OUT }}=0 \mathrm{~V} \\ & \text { All } / / \mathrm{O} \text { pins and Output pins } \end{aligned}$ | - | - | -3 |  |
| Oscillator feed back resistors | $\mathrm{R}_{\text {OSC1 }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{X}_{\mathbb{N}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{X}_{\text {OUT }}=0 \mathrm{~V} \end{aligned}$ | 800 | 1000 | 1200 | k $\Omega$ |
| Pull-up resistor | $\mathrm{R}_{\mathrm{L} 1}$ | $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \% \\ & \text { Port } 0,1,2,3,4 \quad \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | 25 | 50 | 100 |  |
| COM output voltage deviation | $\mathrm{V}_{\mathrm{DC}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{LC4}}=5 \mathrm{~V} \\ & \left(\mathrm{~V}_{\mathrm{LC} 4}-\mathrm{COMi}\right) \\ & 1 \mathrm{O}= \pm 15 \mathrm{p}-\mu \mathrm{A}(\mathrm{i}=0-7) \end{aligned}$ | - | $\pm 45$ | $\pm 90$ | mV |
| SEG output voltage deviation | $\mathrm{V}_{\mathrm{DS}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{LC4}}=5 \mathrm{~V} \\ & \left(\mathrm{~V}_{\mathrm{LCL}}-\mathrm{SEGi}\right) \\ & 10= \pm 15 p-\mu \mathrm{A}(\mathrm{i}=0-18) \end{aligned}$ | - | $\pm 45$ | $\pm 90$ |  |

Table 19-2. D.C. Electrical Characteristics (Concluded)
$\left(T_{A}=-25^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=2.2 \mathrm{~V}$ to 5.5 V )

| Parameter | Symbo <br> I | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LCD Voltage Dividing Resister | $\mathrm{R}_{\text {LCD }}$ | - | 40 | 75 | 100 | k $\Omega$ |
| V ${ }_{\text {LC3 }}$ OUTPUT VOLTAGE | $\mathrm{V}_{\text {LC3 }}$ | $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}$ to $5.5 \mathrm{~V}, 1 / 4$ bias LCD clock $=0 \mathrm{~Hz}, \mathrm{~V}_{\mathrm{LC} 4}=\mathrm{V}_{\mathrm{DD}}$ | $0.75 \mathrm{~V}_{\mathrm{DD}}-0.2$ | $0.75 \mathrm{~V}_{\text {D }}$ | $0.75 \mathrm{~V}_{\text {DD }+0.2}$ | V |
| V LC2 OUTPUT VOLTAGE | $\mathrm{V}_{\text {LC2 }}$ |  | $0.5 \mathrm{~V}_{\mathrm{DD}}-0.2$ | $0.5 \mathrm{~V}_{\text {DD }}$ | $0.5 \mathrm{~V}_{\mathrm{DD}}+0.2$ | V |
| VLC1 OUTPUT VOLTAGE | $\mathrm{V}_{\text {LC1 }}$ |  | $0.25 \mathrm{~V}_{\mathrm{DD}}-0.2$ | $0.25 \mathrm{~V}_{\text {D }}$ | $0.25 \mathrm{~V}_{\mathrm{DD}+} 0.2$ | V |
| Supply current ${ }^{(1)}$ | $\mathrm{I}_{\mathrm{DD} 1}$ (2) | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%$ <br> 8 MHz crystal oscillator | - | 12 | 25 | mA |
|  |  | 4 MHz crystal oscillator |  | 4 | 10 |  |
|  |  | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \%$ <br> 8 MHz crystal oscillator |  | 3 | 8 |  |
|  |  | 4 MHz crystal oscillator |  | 1 | 5 |  |
|  | ${ }^{\text {DD2 }}$ | Idle mode: $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%$ 8 MHz crystal oscillator |  | 3 | 10 |  |
|  |  | 4 MHz crystal oscillator |  | 1.5 | 4 |  |
|  |  | Idle mode: $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \%$ <br> 8 MHz crystal oscillator |  | 1.2 | 3 |  |
|  |  | 4 MHz crystal oscillator |  | 1.0 | 2.0 |  |
|  | ${ }^{\text {DD3 }}$ | Sub operating: main-osc stop $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \%$ <br> 32768 Hz crystal oscillator |  | 40 | 80 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {D4 }}$ | Sub idle mode: main osc stop $V_{D D}=3 \mathrm{~V} \pm 10 \%$ <br> 32768 Hz crystal oscillator |  | 7 | 14 |  |
|  | $\mathrm{I}_{\text {D5 }}$ | Main stop mode : sub-osc stop $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1 | 3 |  |
|  |  | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=25{ }^{\circ} \mathrm{C}$ |  | 0.5 | 2 |  |

## NOTES:

1. Supply current does not include current drawn through internal pull-up resistors or external output current loads.
2. $\mathrm{I}_{\mathrm{DD} 1}$ and $\mathrm{I}_{\mathrm{DD} 2}$ include a power consumption of subsystem oscillator.
3. $\mathrm{I}_{\mathrm{DD} 3}$ and $\mathrm{I}_{\mathrm{DD4} 4}$ are the current when the main system clock oscillation stop and the subsystem clock is used.

And they does not include the LCD and Voltage booster and voltage level detector current.
4. ${ }^{\mathrm{DD} 5} 5$ is the current when the main and subsystem clock oscillation stop.
5. Voltage booster's operating voltage rage is 2.0 V to 5.5 V .
6. If you use LVR module, supply current increase. (refer to Table 19-12)

Table 19-3. A.C. Electrical Characteristics
$\left(\mathrm{T}_{\mathrm{A}}=-25^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=2.2 \mathrm{~V}$ to 5.5 V )

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: |
| Interrupt input <br> high, low width <br> (P3.3-P3.6) | $\mathrm{t}_{\mathbb{N T H}}$, | $\mathrm{P} 3.3-\mathrm{P} 3.6, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 200 | - | - | ns |
| RESET input low <br> width | $\mathrm{t}_{\mathrm{RSL}}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 1.5 | - | - | $\mu \mathrm{S}$ |

NOTE: User must keep more large value then min value.


Figure 19-1. Input Timing for External Interrupts (P3.3-P3.6)


Figure 19-2. Input Timing for RESET

Table 19-4. Input/Output Capacitance

$$
\left(\mathrm{T}_{\mathrm{A}}=-25^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{DD}}=0 \mathrm{~V}\right)
$$

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Input <br> capacitance | $\mathrm{C}_{\mathbb{N}}$ | $\mathrm{f}=1 \mathrm{MHz}$; unmeasured pins <br> are returned to $\mathrm{V}_{\mathrm{SS}}$ | - | - | 10 | pF |
| Output <br> capacitance | $\mathrm{C}_{\mathrm{OUT}}$ |  |  |  |  |  |
| I/O capacitance | $\mathrm{C}_{\mathrm{IO}}$ |  |  |  |  |  |

Table 19-5. Data Retention Supply Voltage in Stop Mode
$\left(\mathrm{T}_{\mathrm{A}}=-25^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Data retention <br> supply voltage | $\mathrm{V}_{\mathrm{DDDR}}$ |  | 2 | - | 5.5 | V |
| Data retention <br> supply current | $\mathrm{I}_{\mathrm{DDDR}}$ | $\mathrm{V}_{\mathrm{DDDR}}=2 \mathrm{~V}$ | - | - | 3 | $\mu \mathrm{~A}$ |



Figure 19-3. Stop Mode Release Timing Initiated by RESET


NOTE: twait is the same as $4096 \times 16 \times$ BT clock

Figure 19-4. Stop Mode(main) Release Timing Initiated by Interrupts


Figure 19-5. Stop Mode(sub) Release Timing Initiated by Interrupts

Table 19-6. A/D Converter Electrical Characteristics
$\left(\mathrm{T}_{\mathrm{A}}=-25^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=2.2 \mathrm{~V}$ to $\left.5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}\right)$

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  |  | - | 10 | - | bit |
| Total accuracy |  | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.12 \mathrm{~V} \\ & \mathrm{AV}_{\mathrm{REF}}=5.12 \mathrm{~V} \\ & \mathrm{AV} \text { SS }=0 \mathrm{~V} \\ & \mathrm{CPU} \text { clock }=8 \mathrm{MHz} \end{aligned}$ | - | - | $\pm 3$ | LSB |
| Integral Linearity Error | ILE |  | - | - | $\pm 3$ |  |
| Differential Linearity Error | DLE |  | - | - | $\pm 1$ |  |
| Offset Error of Top | EOT |  | - | $\pm 1$ | $\pm 3$ |  |
| Offset Error of Bottom | EOB |  | - | $\pm 1$ | $\pm 3$ |  |
| Conversion time ${ }^{(1)}$ | $\mathrm{T}_{\mathrm{CON}}$ | 10-bit resolution $50 \mathrm{xfxx} / 4, \mathrm{fxx}=8 \mathrm{MHz}$ | 20 | - | - | $\mu \mathrm{S}$ |
| Analog input voltage | $\mathrm{V}_{\text {IAN }}$ | - | $\mathrm{AV}_{\text {SS }}$ | - | $\mathrm{AV}_{\text {REF }}$ | V |
| Analog input impedance | $\mathrm{R}_{\text {AN }}$ | - | 2 | 1000 | - | $\mathrm{M} \Omega$ |
| Analog reference voltage | $A V_{\text {REF }}$ | - | 2.5 | - | $\mathrm{V}_{\mathrm{DD}}$ | V |
| Analog ground | $\mathrm{AV}_{\text {SS }}$ | - | $\mathrm{V}_{\text {SS }}$ | - | $\mathrm{V}_{\mathrm{SS}}+0.3$ |  |
| Analog input current | $\mathrm{I}_{\text {ADIN }}$ | $\mathrm{AV}_{\text {REF }}=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Analog block current ${ }^{(2)}$ | $\mathrm{I}_{\text {ADC }}$ | $\mathrm{AV}_{\text {REF }}=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | - | 1 | 3 | mA |
|  |  | $A V_{\text {REF }}=\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |  | 0.5 | 1.5 |  |
|  |  | $A V_{R E F}=V_{D D}=5 V$ <br> When Power Down mode |  | 100 | 500 | nA |

## NOTES:

1. 'Conversion time' is the time required from the moment a conversion operation starts until it ends.
2. $I_{A D C}$ is an operating current during $A / D$ conversion.


NOTE: The symbol 'R' signifies an offset resistor with a value of from 50 to 100. If this resistor is omitted, the absolute accuracy will be maximum of 3 LSBs.

Figure 19-6. Recommended A/D Converter Circuit for Highest Absolute Accuracy

Table 19-7. Main Oscillator Frequency (fosc1)
$\left(\mathrm{T}_{\mathrm{A}}=-25^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=2.2 \mathrm{~V}$ to 5.5 V$)$

| Oscillator | Clock Circuit | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Crystal |  | ${ }^{(1)}$ Crystal oscillation Frequency <br> ${ }^{(2)}$ Crystal $=8 \mathrm{MHz}$ $\mathrm{C} 1=20 \mathrm{pF}, \mathrm{C} 2=20 \mathrm{pF}$ | 1 | - | 8 | MHz |
| Ceramic |  | Ceramic oscillation frequency | 1 | - | 8 |  |
| External clock |  | $\mathrm{X}_{\text {IN }}$ input frequency | 1 | - | 8 |  |
| RC |  | $\mathrm{r}=35 \mathrm{~K} \Omega, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | 2 |  |  |

## NOTES:

1. We recommend crystal of TDK Korea as the most suitable oscillator of Samsung Microcontroller. If you want to know detailed information of Crystal Oscillator Frequency with cap, please visit the web site(www.tdkkorea.co.kr).
2. The value of $\operatorname{Crystal}(10 \mathrm{MHz})$ and $\operatorname{Cap}(20 \mathrm{pF})$ is based on TDK Korea parts.

Table 19-8. Main Oscillator Clock Stabilization Time ( $\mathrm{t}_{\mathrm{ST} 1}$ )
$\left(\mathrm{T}_{\mathrm{A}}=-25^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=2.2 \mathrm{~V}$ to 5.5 V )

| Oscillator | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Crystal | $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to 5.5 V | - | - | 10 | ms |
|  | $\mathrm{V}_{\mathrm{DD}}=2.2 \mathrm{~V}$ to 4.5 V |  |  | 30 |  |
| Ceramic | Stabilization occurs when $\mathrm{V}_{\mathrm{DD}}$ is equal to the minimum oscillator voltage range. | - | - | 4 |  |
| External clock | $\mathrm{X}_{\mathbb{I}}$ input high and low level width ( $\mathrm{t}_{\mathrm{XH}}, \mathrm{t}_{\mathrm{XL}}$ ) | 50 | - | - | ns |

NOTE: Oscillation stabilization time ( $\mathrm{t}_{\mathrm{ST} 1}$ ) is the time required for the CPU clock to return to its normal oscillation frequency after a power-on occurs, or when Stop mode is ended by a RESET signal.


Figure 19-7. Clock Timing Measurement at $X_{I N}$

Table 19-9. Sub Oscillator Frequency (fosc2)
$\left(\mathrm{T}_{\mathrm{A}}=-25^{\circ} \mathrm{C}+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=2.2 \mathrm{~V}\right.$ to 5.5 V )

| Oscillator | Clock Circuit | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Crystal | XTin X | $\mathrm{C} 1=33 \mathrm{pF}, \mathrm{C} 2=33 \mathrm{pF}$ | 32 | 32.768 | 35 | kHz |
|  |  |  |  |  |  |  |

Table 19-10. Sub Oscillator(crystal) Stabilization Time ( $\mathrm{t}_{\mathrm{ST} 2}$ )
$\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=2.2 \mathrm{~V}\right.$ to 5.5 V$)$ )

| Test Condition | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to 5.5 V | - | 250 | 500 | ms |
| $\mathrm{~V}_{\mathrm{DD}}=2.2 \mathrm{~V}$ to 4.5 V | - | - | 10 | s |

NOTE: Oscillation stabilization time ( $\mathrm{t}_{\mathrm{ST}}$ ) is the time required for the CPU return to its normal operation when Stop mode is released by interrupts.

Table 19-11. LCD Contrast Controller Characteristics
$\left(\mathrm{T}_{\mathrm{A}}=-25^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to 5.5 V$)$

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution | - | - | - | - | 4 | Bits |
| Linearity | RLIN | - | - | - | $\pm 1.0$ | LSB |
| Max Output Voltage <br> (LCDVOL=\#8FH) | VLPP | VLC4= $_{\text {DD }}=5 \mathrm{~V}$ | 4.9 | - | VLC1 | V |

Table 19-12. LVR (Low Voltage Reset) Circuit Characteristics
$\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| LVR Voltage high | $\mathrm{V}_{\mathrm{LVRH}}$ |  | 2.8 |  |  | V |
|  |  |  | 3.5 |  |  |  |
| LVR Voltage low |  | 2.4 |  | 2.6 | 2.8 |  |
|  |  | $\mathrm{~V}_{\mathrm{LVRL}}$ |  | 3.1 | 3.3 | 3.5 |
|  |  |  | 10 |  |  |  |
| Power supply voltage rising <br> time | $\mathrm{T}_{\mathrm{R}}$ |  | 0.9 |  | $\mu \mathrm{~S}$ |  |
| Power supply voltage off time | $\mathrm{T}_{\mathrm{OFF}}$ |  |  |  |  | S |
| LVR circuit consumption | $\mathrm{I}_{\mathrm{DDPR}}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}+/-10 \%$ |  | 65 | 100 | $\mu \mathrm{~A}$ |
|  |  |  |  |  |  |  |
| current |  | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |  | 45 | 80 |  |

## NOTES:

1. $2^{16 / f x}(=8.19 \mathrm{~ms}$ at $\mathrm{fx}=8 \mathrm{MHz})$
2. Current consumed when Low Voltage reset circuit is provided internally.


Figure 19-8. LVR (Low Voltage Reset) Timing


Figure 19-9. Operating Voltage Range

## NOTES

MECHANICAL DATA

## OVERVIEW

The S3C9484/C9488/F9488 microcontroller is currently available in 32-SDIP, 32-SOP, 42-SDIP, 44-QFP package.


Figure 20-1. 32-SDIP-400 Package Dimensions


NOTE: Dimensions are in millimeters.

Figure 20-2. 32-SOP-450A Package Dimensions


Figure 20-3. 42-SDIP-600 Package Dimensions


NOTE: Dimensions are in millimeters.

Figure 20-4. 44-QFP-1010 Package Dimensions

## OVERVIEW

The S3F9488 single-chip CMOS microcontroller is the MTP (Multi Time Programmable) version of the S3C9484/C9488 microcontroller. It has an on-chip Half Flash ROM instead of masked ROM. The Half Flash ROM is accessed by serial data format. The Half Flash ROM can be rewritten up to 100 times.

The S3F9488 is fully compatible with the S3C9484/C9488, in function, in D.C. electrical characteristics, and in pin configuration. Because of its simple programming requirements, the S3F9488 is ideal for use as an evaluation chip for the S3C9484/C9488.


Figure 21-1. Pin Assignment Diagram (44-Pin Package)


Figure 21-2. Pin Assignment Diagram (42-Pin Package)


Figure 21-3. Pin Assignment Diagram (32-Pin Package)

Table 21-1. Descriptions of Pins Used to Read/Write the Flash ROM

| Main Chip Pin Name | During Programming |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Pin Name | Pin No. | I/O | Function |
| P3.5 | SDAT | $\begin{gathered} 3 \text { (44-pin) } \\ 9 \text { (42-pin) } \\ 30 \text { (32-pin) } \end{gathered}$ | I/O | Serial data pin (output when reading, Input when writing) Input and push-pull output port can be assigned |
| P3.6 | SCLK | $\begin{gathered} 4 \text { (44-pin) } \\ 10 \text { (42-pin) } \\ 31 \text { (32-pin) } \\ \hline \end{gathered}$ | 1 | Serial clock pin (input only pin) |
| TEST | VPP | $\begin{gathered} 9 \text { (44-pin) } \\ 15 \text { (42-pin) } \\ 4 \text { (32-pin) } \end{gathered}$ | 1 | Power supply pin for flash ROM cell writing (indicates that MTP enters into the writing mode). When 12.5 V is applied, MTP is in writing mode and when 5 V is applied, MTP is in reading mode. (Option) |
| P0.2 | RESETB | $\begin{gathered} 12 \text { (44-pin) } \\ 18 \text { (42-pin) } \\ 7 \text { (32-pin) } \\ \hline \end{gathered}$ | I |  |
| $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$ | 5/6 (44-pin) 11/12 (42-pin) 32/1 (32-pin) | I | Logic power supply pin. |

Table 21-2. Comparison of S3F9488 and S3C9484/C9488 Features

| Characteristic | S3F9488 | S3C9484/C9488 |
| :--- | :---: | :---: |
| Program Memory | 8 Kbyte Flash ROM | $4 \mathrm{~K} / 8 \mathrm{~K}$ byte mask ROM |
| Operating Voltage (V2D) | $2.2(2.7) \mathrm{V}$ to 5.5 V | $2.2(2.7) \mathrm{V}$ to 5.5 V |
| MTP Programming Mode | VDD $=5 \mathrm{~V}, \mathrm{VPP}=12.5 \mathrm{~V}$ |  |
| Pin Configuration | $44 \mathrm{QFP} / 42$ SDIP / 32SDIP/ 32SOP |  |
| EPROM Programmability | User Program multi time | Programmed at the factory |

## DEVELOPMENT TOOLS

## OVERVIEW

Samsung provides a powerful and easy-to-use development support system on a turnkey basis. The development support system is composed of a host system, debugging tools, and supporting software. For a host system, any standard computer that employs Win95/98/2000/XP as its operating system can be used. A sophisticated debugging tool is provided both in hardware and software: the powerful in-circuit emulator, SMDS2+ or SK-1000, for the S3C7-, S3C9-, and S3C8- microcontroller families. SMDS2+ is a newly improved version of SMDS2, and SK1000 is supported by a third party tool vendor. Samsung also offers supporting software that includes, debugger, an assembler, and a program for setting options.

## SHINE

Samsung Host Interface for In-Circuit Emulator, SHINE, is a multi-window based debugger for SMDS2+. SHINE provides pull-down and pop-up menus, mouse support, function/hot keys, and context-sensitive hyper-linked help. It has an advanced, multiple-windowed user interface that emphasizes ease of use. Each window can be easily sized, moved, scrolled, highlighted, added, or removed.

## SASM

The SASM takes a source file containing assembly language statements and translates them into a corresponding source code, an object code and comments. The SASM supports macros and conditional assembly. It runs on the MS-DOS operating system. As it produces the re-locatable object codes only, the user should link object files. Object files can be linked with other object files and loaded into memory. SASM requires a source file and an auxiliary register file (device_name.reg) with device specific information.

## SAMA ASSEMBLER

The Samsung Arrangeable Microcontroller (SAM) Assembler, SAMA, is a universal assembler, and generating an object code in the standard hexadecimal format. Assembled program codes include the object code used for ROM data and required In-circuit emulators program control data. To assemble programs, SAMA requires a source file and an auxiliary definition (device_name.def) file with device specific information.

## HEX2ROM

HEX2ROM file generates a ROM code from a HEX file which is produced by the assembler. A ROM code is needed to fabricate a microcontroller which has a mask ROM. When generating a ROM code (.OBJ file) by HEX2ROM, the value "FF" is automatically filled into the unused ROM area, up to the maximum ROM size of the target device.

## s^MSUNE

## TARGET BOARDS

Target boards are available for all the S3C9-series microcontrollers. All the required target system cables and adapters are included with the device-specific target board. TB9484/88 is a specific target board for the S3C9484/C9488/F9488 development


Figure 22-1. SMDS+ or SK-1000 Product Configuration

## TB9484/9488 TARGET BOARD

The TB9484/9488 target board is used for the S3C9484/C9488/F9488 microcontrollers. It is supported by the SK-1000/SMDS2+ development systems.


Figure 22-2. TB9484/88 Target Board Configuration

Table 22-1. Power Selection Settings for TB9484/88

| "To User_Vcc" Settings | Operating Mode |  | Comments |
| :---: | :---: | :---: | :---: |
| To user_Vcc off $\square$ ○ - on |  |  | The SK-1000/SMDS2+ main board supplies $\mathrm{V}_{\mathrm{CC}}$ to the target board (evaluation chip) and the target system. |
| To user_Vcc off $\square$ on |  |  | The SK-1000/SMDS2+ main board supplies $\mathrm{V}_{\mathrm{CC}}$ only to the target board (evaluation chip). The target system must have its own power supply. |

NOTE: The following symbol in the "To User_Vcc" Setting column indicates the electrical short (off) configuration:


## SMDS2+ Selection (SAM8)

In order to write data into program memory that is available in SMDS2+, the target board should be selected to be for SMDS2+ through a switch as follows. Otherwise, the program memory writing function is not available.

Table 22-2. The SMDS2+ Tool Selection Setting



| ON | Low |
| :---: | :--- |
| OFF | High |

## NOTES:

1. There is no ROM in the EVAchip. So smart option is not determined by software but DIP switch.
2. Target board revision number is printed on the target board (Refer to the Figure 22-2.)

Figure 22-4. DIP Switch for Smart Option

| SWITCH | ON | OFF |
| :---: | :---: | :---: |
| 3FH.2 | XTin / XTout enable | Normal I/O pin enable |
| 3FH.1 | Internal RC oscillator | Basic Timer overflow used |
| 3FH.0 | Normal I/O pin enable | RESET Pin enable |
| 3EH.7 | LVR disable | LVR enable |



Figure 22-4. 44-Pin Connector for TB9484/88


Figure 22-5. S3C9484/C9488/F9488 Probe Adapter for 44-pin Connector Package

