670 North McCarthy Blvd. Suite 220, Milpitas, CA 95035 ph: 408-935-7777, FAX: 408-935-7770 www.nanoamp.com

# N08T1630CxB

# 8Mb Ultra-Low Power Asynchronous CMOS SRAM 512Kx16 bit

#### Overview

The N08T1630CxB is an integrated memory device containing a low power 8 Mbit SRAM built using a self-refresh DRAM array organized as 512,288 words by 16 bits. It is designed to be identical in operation and interface to standard 6T SRAMS. The device is designed for low standby and operating current and includes a power-down feature to automatically enter standby mode. The device operates with two chip enable (CE1 and CE2) controls and output enable  $(\overline{OE})$  to allow for easy memory expansion. Byte controls (UB and LB) allow the upper and lower bytes to be accessed independently and can also be used to deselect the device. The N08T1630CxB is optimal for various applications where low-power is critical such as battery backup and hand-held devices. The device can operate over a very wide temperature range of -40°C to +85°C and is available in JEDEC standard BGA and TSOP2 packages compatible with other standard 512Kb x 16 SRAMs.

#### **Features**

- Single Wide Power Supply Range 2.7 to 3.6 Volts
- Very low standby current 70µA at 3.0V (Max)
- Very low operating current 2.0mA at 3.0V and 1µs (Typical)
- Simple memory control
   Dual Chip Enables (CE1 and CE2)
   Byte control for independent byte operation
   Output Enable (OE) for memory expansion
- Very fast access time
   55ns address access option
   30ns OE access time
- · Automatic power down to standby mode
- TTL compatible three-state output driver
- · Green package option for TSOP and BGA

#### **Product Family**

| Part Number   | Package Type    | Operating<br>Temperature | Power<br>Supply (Vcc) | Speed             | Standby<br>Current (I <sub>SB</sub> ),<br>Max @ 3.0V | Operating<br>Current (Icc),<br>Max |
|---------------|-----------------|--------------------------|-----------------------|-------------------|------------------------------------------------------|------------------------------------|
| N08T1630C2BZ  | 48 - BGA        |                          |                       |                   |                                                      |                                    |
| N08T1630C2BZ2 | Green 48 - BGA  | 4000 to 10500            | 2.7V - 3.6V           | 55/70ns @<br>2.7V | 70 μΑ                                                | 3 mA @ 1MHz                        |
| N08T1630C1BT  | 44- TSOP2       | -40°C to +85°C           | 2.7 V - 3.0 V         |                   |                                                      | SIIIA W INITZ                      |
| N08T1630C1BT2 | Green 44- TSOP2 |                          |                       |                   |                                                      |                                    |

#### Pin Configuration (Top View)





48 Ball BGA 6 x 8 mm

#### **Pin Descriptions**

| Pin Name                            | Pin Function                   |  |  |
|-------------------------------------|--------------------------------|--|--|
| A <sub>0</sub> -A <sub>18</sub>     | Address Inputs                 |  |  |
| WE                                  | Write Enable Input             |  |  |
| CE1                                 | Chip Enable 1 Input            |  |  |
| CE2                                 | Chip Enable 2 Input (BGA only) |  |  |
| ŌĒ                                  | Output Enable Input            |  |  |
| LB                                  | Lower Byte Enable Input        |  |  |
| UB                                  | Upper Byte Enable Input        |  |  |
| I/O <sub>0</sub> -I/O <sub>15</sub> | Data Inputs/Outputs            |  |  |
| V <sub>CC</sub>                     | Power                          |  |  |
| V <sub>SS</sub> Ground              |                                |  |  |
| NC Not Connected                    |                                |  |  |

#### **Functional Block Diagram**



#### **Functional Description**

| CE1 | CE2 <sup>1</sup> | WE | ŌĒ             | UB             | LB             | I/O <sub>0</sub> - I/O <sub>15</sub> <sup>2</sup> | MODE                 | POWER   |
|-----|------------------|----|----------------|----------------|----------------|---------------------------------------------------|----------------------|---------|
| Н   | Χ                | Χ  | Χ              | Х              | Х              | High Z                                            | Standby <sup>3</sup> | Standby |
| Х   | L                | Х  | Х              | Х              | Х              | High Z                                            | Standby <sup>3</sup> | Standby |
| L   | Н                | Χ  | Χ              | Н              | Н              | High Z                                            | Standby <sup>3</sup> | Standby |
| L   | Н                | L  | X <sup>4</sup> | $L^2$          | L <sup>2</sup> | Data In                                           | Write                | Active  |
| L   | Н                | Н  | L              | L <sup>2</sup> | L <sup>2</sup> | Data Out                                          | Read                 | Active  |
| L   | Н                | Н  | Н              | L <sup>2</sup> | L <sup>2</sup> | High Z                                            | Active               | Active  |

- 1. CE2 only applies to BGA package.
- 2. When  $\overline{\text{UB}}$  and  $\overline{\text{LB}}$  are in select mode (low), I/O $_0$  I/O $_{15}$  are affected as shown. When  $\overline{\text{LB}}$  only is in the select mode only I/O $_0$  I/O $_7$  are affected as shown. When  $\overline{\text{UB}}$  is in the select mode only I/O $_8$  I/O $_{15}$  are affected as shown.
- 3. When the device is in standby mode, control inputs ( $\overline{WE}$ ,  $\overline{OE}$ ,  $\overline{UB}$ , and  $\overline{LB}$ ), address inputs and data input/outputs are internally isolated from any external influence and disabled from exerting any influence externally.
- 4. When  $\overline{\text{WE}}$  is invoked, the  $\overline{\text{OE}}$  input is internally disabled and has no effect on the circuit.

## Capacitance<sup>1</sup>

| Item              | Symbol           | Test Condition                                         | Min | Max | Unit |
|-------------------|------------------|--------------------------------------------------------|-----|-----|------|
| Input Capacitance | C <sub>IN</sub>  | V <sub>IN</sub> = 0V, f = 1 MHz, T <sub>A</sub> = 25°C |     | 8   | pF   |
| I/O Capacitance   | C <sub>I/O</sub> | V <sub>IN</sub> = 0V, f = 1 MHz, T <sub>A</sub> = 25°C |     | 8   | pF   |

1. These parameters are verified in device characterization and are not 100% tested

## **Absolute Maximum Ratings<sup>1</sup>**

| Item                                            | Symbol              | Rating                       | Unit |
|-------------------------------------------------|---------------------|------------------------------|------|
| Voltage on any pin relative to V <sub>SS</sub>  | V <sub>IN,OUT</sub> | -0.3 to V <sub>CC</sub> +0.3 | V    |
| Voltage on $V_{CC}$ Supply Relative to $V_{SS}$ | V <sub>CC</sub>     | -0.3 to 4.5                  | V    |
| Power Dissipation                               | $P_{D}$             | 500                          | mW   |
| Storage Temperature                             | T <sub>STG</sub>    | -40 to 125                   | °C   |
| Operating Temperature                           | T <sub>A</sub>      | -40 to +85                   | °C   |
| Soldering Temperature and Time                  | T <sub>SOLDER</sub> | 260°C, 10sec                 | °C   |

<sup>1.</sup> Stresses greater than those listed above may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Operating Characteristics (Over Specified Temperature Range)**

| Item                                                                 | Symbol           | Test Conditions                                                                                   | Min.                 | Typ <sup>1</sup> | Max                  | Unit |
|----------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------|----------------------|------------------|----------------------|------|
| Supply Voltage                                                       | V <sub>CC</sub>  |                                                                                                   | 2.7                  | 3.0              | 3.6                  | V    |
| Input High Voltage                                                   | $V_{IH}$         |                                                                                                   | 2.2                  |                  | V <sub>CC</sub> +0.3 | V    |
| Input Low Voltage                                                    | $V_{IL}$         |                                                                                                   | -0.3                 |                  | 0.6                  | V    |
| Output High Voltage                                                  | V <sub>OH</sub>  | I <sub>OH</sub> = 0.2mA                                                                           | V <sub>CC</sub> -0.4 |                  |                      | V    |
| Output Low Voltage                                                   | V <sub>OL</sub>  | I <sub>OL</sub> = -0.2mA                                                                          |                      |                  | 0.4                  | V    |
| Input Leakage Current                                                | I <sub>LI</sub>  | $V_{IN}$ = 0 to $V_{CC}$                                                                          |                      |                  | 0.5                  | μΑ   |
| Output Leakage Current                                               | I <sub>LO</sub>  | OE = V <sub>IH</sub> or Chip Disabled                                                             |                      |                  | 0.5                  | μΑ   |
| Read/Write Operating Supply Current @ 1 µs Cycle Time <sup>2</sup>   | I <sub>CC1</sub> | $V_{CC}$ =3.6 V, $V_{IN}$ = $V_{IH}$ or $V_{IL}$<br>Chip Enabled, $I_{OUT}$ = 0                   |                      | 3.0              | 5.0                  | mA   |
| Read/Write Operating Supply Current  @ 70 ns Cycle Time <sup>2</sup> | I <sub>CC2</sub> | $V_{CC}$ =3.6 V, $V_{IN}$ = $V_{IH}$ or $V_{IL}$<br>Chip Enabled, $I_{OUT}$ = 0                   |                      | 12.0             | 25.0                 | mA   |
| Maximum Standby Current                                              | I <sub>SB1</sub> | $V_{IN} = V_{CC}$ or 0V<br>Chip Disabled<br>$t_A = 85^{\circ}\text{C}$ , $V_{CC} = 3.0 \text{ V}$ |                      |                  | 70.0                 | μА   |
| Maximum Standby Current                                              | I <sub>SB2</sub> | $V_{IN} = V_{CC}$ or 0V<br>Chip Disabled<br>$t_A = 85^{\circ}C$ , $V_{CC} = 3.6$ V                |                      |                  | 80.0                 | μА   |

<sup>1.</sup> Typical values are measured at Vcc=Vcc Typ.,  $T_A$ =25°C and not 100% tested.

<sup>2.</sup> This parameter is specified with the outputs disabled to avoid external loading effects. The user must add current required to drive output capacitance expected in the actual system.

### **Timing**

| 14                                   | 0hl                               |      | 55   | -    | 70   | 1114  |
|--------------------------------------|-----------------------------------|------|------|------|------|-------|
| Item                                 | Symbol                            | Min. | Max. | Min. | Max. | Units |
| Read Cycle Time                      | t <sub>RC</sub>                   | 55   |      | 70   |      | ns    |
| Address Access Time                  | t <sub>AA</sub>                   |      | 55   |      | 70   | ns    |
| Chip Enable to Valid Output          | t <sub>CO</sub>                   |      | 55   |      | 70   | ns    |
| Output Enable to Valid Output        | t <sub>OE</sub>                   |      | 30   |      | 35   | ns    |
| Byte Select to Valid Output          | t <sub>LB</sub> , t <sub>UB</sub> |      | 55   |      | 70   | ns    |
| Chip Enable to Low-Z output          | t <sub>LZ</sub>                   | 5    |      | 5    |      | ns    |
| Output Enable to Low-Z Output        | t <sub>OLZ</sub>                  | 5    |      | 5    |      | ns    |
| Byte Select to Low-Z Output          | t <sub>BLZ</sub>                  | 5    |      | 5    |      | ns    |
| Chip Disable to High-Z Output        | t <sub>HZ</sub>                   | 0    | 20   | 0    | 25   | ns    |
| Output Disable to High-Z Output      | t <sub>OHZ</sub>                  | 0    | 20   | 0    | 25   | ns    |
| Byte Select Disable to High-Z Output | t <sub>BHZ</sub>                  | 0    | 20   | 0    | 25   | ns    |
| Output Hold from Address Change      | t <sub>OH</sub>                   | 10   |      | 10   |      | ns    |
|                                      |                                   |      |      |      |      |       |
| Write Cycle Time                     | t <sub>WC</sub>                   | 55   |      | 70   |      | ns    |
| Chip Enable to End of Write          | t <sub>CW</sub>                   | 45   |      | 55   |      | ns    |
| Address Valid to End of Write        | t <sub>AW</sub>                   | 45   |      | 55   |      | ns    |
| Byte Select to End of Write          | t <sub>BW</sub>                   | 45   |      | 55   |      | ns    |
| Write Pulse Width                    | t <sub>WP</sub>                   | 45   |      | 55   |      | ns    |
| Address Setup Time                   | t <sub>AS</sub>                   | 0    |      | 0    |      | ns    |
| Write Recovery Time                  | t <sub>WR</sub>                   | 0    |      | 0    |      | ns    |
| Write to High-Z Output               | t <sub>WHZ</sub>                  |      | 25   |      | 25   | ns    |
| Data to Write Time Overlap           | t <sub>DW</sub>                   | 40   |      | 40   |      | ns    |
| Data Hold from Write Time            | t <sub>DH</sub>                   | 0    |      | 0    |      | ns    |
| End Write to Low-Z Output            | t <sub>OW</sub>                   | 5    |      | 5    |      | ns    |

## Timing of Read Cycle ( $\overline{CE1} = \overline{OE} = V_{IL}$ , $\overline{WE} = CE2 = V_{IH}$ )



# Timing Waveform of Read Cycle (WE=V<sub>IH</sub>)





## Timing Waveform of Write Cycle (CE1 Control)



### 44-Lead TSOP II Package (T44)



#### Note:

- 1. All dimensions in inches (Millimeters)
- 2. Package dimensions exclude molding flash

#### **Ball Grid Array Package**





**TOP VIEW** 

SIDE VIEW



- 1. DIMENSION IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER. PARALLEL TO PRIMARY Z.
- 2. PRIMARY DATUM Z AND SEATING PLANE ARE DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.
- 3. A1 BALL PAD CORNER I.D. TO BE MARKED BY INK.

#### **Dimensions (mm)**

| D      | _      | e = 0.75 |       |       | BALL<br>MATRIX |      |
|--------|--------|----------|-------|-------|----------------|------|
|        | _      | SD       | SE    | J     | K              | TYPE |
| 6±0.10 | 8±0.10 | 0.375    | 0.375 | 1.125 | 1.375          | FULL |

#### **Ordering Information**



#### **Revision History**

| Revision | Date           | Change Description                                         |
|----------|----------------|------------------------------------------------------------|
| Α        | August 2002    | Initial Preliminary Release                                |
| В        | Sept 2002      | Added TSOP option to ordering information                  |
| С        | November 2002  | Added 55ns sort                                            |
| D        | February 2003  | Updated BGA package thickness from 1.2mm to 1.0mm          |
| E        | April 2003     | Updated for dual CE in BGA only                            |
|          |                | Change I <sub>SB</sub> @ 3.0v to 60 uA                     |
| F        | September 2003 | Change t <sub>HZ</sub> to 20ns for 55ns part               |
|          |                | Change t <sub>DW</sub> to 40ns for both 55ns and 70ns part |
| G        | November 2003  | Change I <sub>SB</sub> @ 3.0v to 70 uA                     |
| Н        | January 2005   | Added Green package offering                               |

<sup>© 2005</sup> Nanoamp Solutions, Inc. All rights reserved.

NanoAmp Solutions, Inc. ("NanoAmp") reserves the right to change or modify the information contained in this data sheet and the products described therein, without prior notice. NanoAmp does not convey any license under its patent rights nor the rights of others. Charts, drawings and schedules contained in this data sheet are provided for illustration purposes only and they vary depending upon specific applications.

NanoAmp makes no warranty or guarantee regarding suitability of these products for any particular purpose, nor does NanoAmp assume any liability arising out of the application or use of any product or circuit described herein. NanoAmp does not authorize use of its products as critical components in any application in which the failure of the NanoAmp product may be expected to result in significant injury or death, including life support systems and critical medical instruments.