# **MOSEL** ### **PRELIMINARY** # 256x16 & 512x16 Parallel-to-Serial FIFOs # **FEATURES** - · 25ns parallel port access time - · 50MHz serial output port shift rate - · Easily expandable in both word width and depth - Asynchronous and simultaneous read/write operation - Five memory status flags: Empty, Full, Half-full, Almost-empty and Almost-full - Least Significant or Most Significant bit first read selectable for two sided printing - · Low power, power down capability - Dual port RAM architecture with zero fall through time - Available in 28-pin 300mil plastic DIP or 330mil SOIC gull wing # DESCRIPTION The MS72105 and MS72115 are high-speed, low power 16-bit parallel-to-serial FIFOs. These FIFOs are well suited for any serial date output buffering such as are found in laser printers, FAX machines, local area networks, video frame buffers, disk and tape controllers. They are fully asynchronous and allow simultaneous read and write operations. Wider and deeper FIFOs can be assembled using multiple devices. MOSEL's on-chip expansion logic (SIX, SOX & FL/DIR) makes this possible and requires no external components. The serial output is clocked out by signalling the serial output clock pin (SOC) and data is available on the serial out pin (SO). The Least Significant or Most Significant bit can be read first by programming the DIR pin after Reset. The device has five flags: empty, full, half full, almost-empty and almost-full. The empty and full flags prevent data underflow or overflow. The empty, full and half-full flags are available in both single device and expansion configurations. The almost-empty and almost-full are only available in the single device configuration. The MS72105 and MS72115 designs are based on a self addressing dual port RAM architecture. This allows for a zero fall through delay and quick flag logic response. The MS72105 and MS72115 are fabricated on MOSEL's full CMOS process. # PIN CONFIGURATIONS # **FUNCTIONAL BLOCK DIAGRAM** MOSEL Corporation 914 West Maude Avenue, Sunnyvale, CA 94086 U.S.A 408-733-4556 # MS72105/72115 # **PIN DESCRIPTIONS** # D<sub>0</sub> - D<sub>15</sub> Inputs Data inputs for 16-bit wide data. # MR Master Reset When MR is set low, internal READ and WRITE pointers are set to the first location of the RAM array. FF and HF go HIGH. EF and AEF go LOW. A master reset is required before an initial WRITE after power-up. W must be high during the MR cycle. Also the First Load pin (FL/) is progammed only during Reset. ### W Write A write cycle is initiated on the falling edge of WRITE if the Full Flag (FF) is not set. Data set-up and hold times must be adhered to with respect to the rising edge of WRITE. Data is stored in the RAM array sequentially and independently of any ongoing read operation. # SOC Serial Output Clock A serial bit read cycle is initiated on the rising edge of SOC if the Empty Flag (EF) is not set. In both Depth and Serial Word Width Expansion modes, all of the SOC pins are tied together. # FL/DIR First Load/Direction This is a dual purpose input used in the width and depth expansion configurations. The First Load (FL) function is programmed only during Master Reset (MR) and a LOW on FL indicates the first device to be loaded with a byte of data. All other devices should be programmed HIGH. The Direction (DIR) function is programmed during operation after MASTER Reset and tells the device whether to read out the Least Significant or Most Significant bit first. # SIX Read Serial in Expansion In the single device configuration, SIX is set HIGH. In depth expansion or daisy chain expansion. SIX is connected to SOX (expansion out) of the previous device. # SO Serial Output Serial data is output on the Serial Output (SO) pin. Data is clocked out LSB or MSB depending on the Direction pin programming. During Expansion the SO pins are tied together. ### FF Full Flag When FF goes low, the device is full and further WRITE operations are inhibited. When FF is high, the device is not full. # EF Empty Flag When EF goes low, the device is empty and further READ operations are inhibited. When EF is high, the device is not empty. # HF Half Full Flag When HF is LOW, the device is more than half full. When HF is HIGH, the device is empty to half full. # SOX/AEF Serial Out Expansion, Almost Empty, Almost Full Flag This is a dual purpose output. In the single device configuration (RSIX HIGH), this is an AEF output pin. When AEF is LOW, the device is empty to 1/8 full - 1 or 7/8 full + 1 to full. When AEF is HIGH, the device is 1/8 full up to 7/8 full. In the Expansion configuration (SOX connected to SIX of the next device) a pulse is sent from SOX to SIX to coordinate the width, depth or daisy chain expansion. # V<sub>cc</sub> Power Supply Single power supply of 5V. ### GND Ground Single ground of 0V. # **ABSOLUTE MAXIMUM RATINGS(1)** | SYMBOL | RATING | COMMERCIAL | UNIT | |-------------------|-----------------------------------------|--------------|------| | V <sub>TERM</sub> | Terminal Voltage with<br>Respect to GND | -0.5 to +7.0 | ٧ | | TA | Operating Temperature | 0 to +70 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -55 to +125 | °C | | T <sub>STG</sub> | Storage Temperature | -55 to +125 | °C | | I <sub>OUT</sub> | DC Output Current | 50 | mA | <sup>1.</sup> Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to ABSO-LUTE MAXIMUM RATINGS for extended periods may affect reliability. # RECOMMENDED DC OPERATING CONDITIONS | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |--------------------------------|------------------------------|------|------|------|------| | V <sub>CC</sub> | Commercial Supply<br>Voltage | 4.5 | 5.0 | 5.5 | ٧ | | GND | Supply Voltage | 0 | 0 | 0_ | V | | V IH | Input High Voltage | 2.0 | - | | V | | V <sub>IL</sub> <sup>(1)</sup> | Input Low Voltage | - | | 0.8 | V | <sup>1. 1.5</sup>V undershoots are allowed for 10ns once per cycle. # DC ELECTRICAL CHARACTERISTICS (Commercial: V<sub>cc</sub> = 5V ± 10%, T<sub>A</sub> = 0°C to +70°C) | SYMBOL | PARAMETER | MIN. | MS72105<br>MS72115<br>TYP. | MIAX. | UNITS | |----------------------------|--------------------------------------------------------------------|------|----------------------------|----------|-------| | 1 <sub>IL</sub> (1) | Input Leakage Current (Any Input) | -1 | • | 1 | μА | | 1 <sub>OL</sub> (2) | Output Leakage Current | -10 | - | 10 | μΑ | | V <sub>OH</sub> | Output Logic "1" Voltage I <sub>OUT</sub> = -2mA (%) | - | - | <u>-</u> | V | | V <sub>OL</sub> | Output Logic "0" Voltage I <sub>OUT</sub> = 8mA <sup>(6)</sup> | - | • | 0.4 | V | | I <sub>CC1</sub> (3) | Power Supply Current | - | 90 | 140 | mA | | I <sub>CC2</sub> (3) | Average Standby Current<br>(R = W = RS = FL/DIR = V <sub>H</sub> ) | - | 8 | 12 | mA | | I <sub>CC3</sub> (L)(3, 4) | Power Down Current | - | <u></u> | 8 | mA | <sup>1.</sup> Measurements with $0.4 \le V_{IN} \le V_{OUT}$ . # STATUS FLAGS | NUMBER OF WORDS IN FIFO | | | | HF | EF | |-------------------------|---------|---|---|----|----| | MS72105 | MS72115 | | | | | | 0 | 0 | Н | L | Н | L | | 1-31 | 1–63 | Н | L | н | Н | | 32–128 | 64–256 | Н | Н | н | Н | | 129–224 | 257–448 | Н | н | L | H | | 225–255 | 449–511 | Н | L | L | H | | 256 | 512 | L | L | L | H | <sup>2.</sup> $\overline{MR} \le V_{|L}$ , $0.4 \le V_{OUT} \le V_{CC}$ 3. $I_{CC}$ measurements are made with outputs open. <sup>4.</sup> MR = FL/DIR = W = SOC = V<sub>cc</sub> -0.2V; all other inputs ≥ V<sub>cc</sub> -0.2V or $\leq 0.2V$ . <sup>5.</sup> For SO, I<sub>OUT</sub> = -4mA 6. For SO, I<sub>OUT</sub> = 16mA # MS72105/72115 # AC ELECTRICAL CHARACTERISTICS (Commercial: $V_{CC}$ = 5V $\pm$ 10%, $T_A$ = 0°C to +70°C) | SYMBOL | PARAMETER | MS | 72105<br>72115<br>25 | MS | 72105<br>72115 | MS72105<br>MS72115 | | UNITS | |--------------------|----------------------------------------------------------------------|--------------------------------------------------|----------------------|-------------|----------------|--------------------|------------|----------| | | | MIN. | MAX. | MIN. | 50<br>MAX. | Min. | 80<br>MAX. | | | ts | Parallel Shift Frequency | - | 22.2 | - | 15 | - | 10 | MHz | | tsoce | Serial Shift Frequency | - | 50 | - | 40 | - | 28 | MHz | | | | | | | | | | | | twc | Write Cycle Time | 35 | | 65 | - | 100 | - | ns | | t <sub>WPW</sub> | Write Pulse Width | 25 | - | 50 | - | 80 | - | ns | | t <sub>WR</sub> | Write Recovery Time | 10 | - | 15 | - | 20 | | ns | | t <sub>DS</sub> | Data Set-up Time | 10 | | 15 | - | 15 | - | ns | | t <sub>DH</sub> | Data Hold Time | 0 | <u> </u> | 5 | - | 5 | | ns | | t <sub>SOCP</sub> | Serial Clock Cycle Time | 20 | <del>-</del> - | T | | | | | | t <sub>socw</sub> | Serial Clock Width High/Low | 8 | | 25 | | 35 | - | ns | | t <sub>SOPD</sub> | SOC Rising Edge to SO Valid Data | - | 10 | 10 | - 40 | 15 | | ns | | t <sub>SOHZ</sub> | SOC Rising Edge to SO at High Z <sup>(1)</sup> | 3 | 10 | <u> </u> | 12 | <u> </u> | 17 | ns | | t <sub>SOLZ</sub> | SOC Rising Edge to SO at Low Z(1) | 3 | | 3 | 12 | 3 | 17 | ns | | | Cook maning Edge to So at Low 200 | | 10 | 3 | 12 | 3 | 17 | ns | | t <sub>WEF</sub> | Write High to EF High | - | 20 | <u> </u> | 25 | <del></del> | 35 | | | t <sub>WFF</sub> | Write Low to FF Low | <del> </del> | 30 | <del></del> | 40 | | 50 | ns | | t <sub>WF</sub> | Write Low to Transitioning HF, AEF | - | 30 | | 40 | | 50 | ns | | t <sub>WPF</sub> | Write Pulse Width After FF High | 25 | | 50 | | 80 | - 50 | ns | | t <sub>SOCEF</sub> | SOC Rising Edge to EF Low | - | 20 | | 25 | - | 35 | ns | | t <sub>SOCFF</sub> | SOC Rising Edge to FF High | - | 30 | - | 40 | | 50 | | | t <sub>SOCF</sub> | SOC Rising Edge to Transitioning | - | 30 | - | 40 | - | 50 | ns<br>ns | | t <sub>REFSO</sub> | SOC Delay After EF High | 35 | - | 65 | - | 100 | | ns | | | | | | | | | | | | t <sub>RSC</sub> | Reset Cycle Time | 35 | - | 65 | | 100 | - | ns | | t <sub>RS</sub> | Reset Pulse Width | 25 | - | 50 | - | 80 | | ns | | t <sub>RSS</sub> | Reset Set-up Time | 25 | - | 50 | 1 | 80 | | ns | | t <sub>RSR</sub> | Reset Recovery Time | 10 | | 15 | - | 20 | - | ns | | - | I so a second | | | | | | | | | t <sub>FLS</sub> | FL Set-up Time to RS Rising Edge | 5 | - | 7 | - | 10 | | ns | | t <sub>FLH</sub> | FL Hold Time to RS Rising Edge | 0 | - | 0 | - | 5 | - 1 | ns | | † <sub>DIRS</sub> | DIR Set-up Time to SOCPRising Edge | 5 | | 7 | - | 10 | - 1 | ns | | t <sub>DIRH</sub> | DIR Hold Time from SOC Rising Edge | 0 | | 0 | | 5 | - 1 | ns | | t <sub>SOXD1</sub> | SOC Rising Edge to SOX Rising Edge | 3 | 11 | 3 | 15 | 3 | 20 | ns | | t <sub>SOXD2</sub> | SOC Rising Edge to SOX Falling Edge | 3 | 11 | 3 | 15 | 3 | 20 | ns | | t <sub>SIXS</sub> | SIX Set-up Time to SOC Rising Edge | 5 | - | 7 | - | 10 | - | ns | | t <sub>SIXH</sub> | SIX Hold Time from SOC Rising Edge design minimum times, not tested. | 0 | - | 0 | - 1 | 5 | | ns | Guaranteed by design minimum times, not tested. # **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |-------------------------------|--------------| | Input Rise/Fall Times | 5ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | See Figure A | - , - 1. Includes jig and scope capacitances. 2. For SO, Rx = $100\Omega$ . For all other outputs, Rx = $200\Omega$ # CAPACITANCE (T, = +25°C, f = 1.0MHz) | SYMBOL | PARAMETER (1) | CONDITIONS | MAX. | UNIT | |------------------|--------------------|-----------------------|------|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 10 | рF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 12 | pF | <sup>1.</sup> This parameter is sampled and not 100% tested. # **FUNCTIONAL DESCRIPTION** # **Parallel Data Input** The device must be reset before beginning operation so that all flags are set to location zero. In width or depth expansion the First Load pin $(\overline{FL}')$ must be programmed to indicate the first device. The data is written into the FIFO in parallel through the $D_{0-15}$ input data lines. A write cycle is initiated on the falling edge of the Write $(\overline{W})$ signal provided the Full Flag $(\overline{FF})$ is not asserted. If the $\overline{W}$ signal changes from HIGH-to-LOW and the Full Flag $(\overline{FF})$ is already set, the write line is inhibited internally from incrementing the write pointer and no write operation occurs. Data set-up and hold times must be met with respect to the rising edge of Write. The data is written to the RAM at the write pointer. On the rising edge of $\overline{W}$ , the write pointer is incremented. Write operations can occur simultaneously or asynchronously with read operations. Figure 1. Write Operation #### **Serial Data Output** The serial data is output on the SO pin. The data is clocked out on the rising edge of SOC providing the Empty Flag $(\overline{EF})$ is not asserted. If the Empty Flag is asserted then the next data word is inhibited from moving to the output register and being clocked out by SOC. The serial word is shifted out Least Significant Bit or Most Significant Bit first depending on the FL/DIR level during operation. A LOW on DIR will cause the Least Significant Bit to be read out first. A HIGH on DIR will cause the Most Significant Bit to be read out first. Figure 2. Read Operation Figure 3. Full Flag from Last Write to First Read Figure 4. Empty Flag from Last Read to First Write Note: <sup>1.</sup> SOC should not be clocked until EF goes high. Figure 5. Empty Boundry Condition Timing Note: $t_{\mathsf{SOCF}}$ -t<sub>WF</sub> soc ← t<sub>WF</sub> → tSOCF 7/8 FULL AEF 7/8 FULL ALMOST FULL (7/8 FULL + 1) ALMOST-EMPTY ALMOST-EMPTY (1/8 FULL-1) 1/8 FULL 6-31 Figure 7. Half Full, Almost Full and Almost Empty Timings Figure 8. Master Reset 1. EF, FF, HF and AEF may change status during Master Reset, but flags will be valid at t<sub>asc:</sub> Figure 9. Serial Read Expansion # b # **OPERATING CONFIGURATIONS** ### Single Device Mode The device must be reset before beginning operation so that all flags are set to location zero. In the standalone case, the SIX line is tied HIGH and indicates single device operation to the device. The SOX/AEF pin defaults to AEF and outputs the Almost Empty and Almost Full Flag. Figure 10. Single Device Configuration # TABLE 1: MASTER RESET AND FIRST LOAD TRUE TABLE- # SINGLE DEVICE CONFIGURATION | MODE | | INPUTS | | INTERNA | L STATUS | | OUTPUTS | | |------------|----|--------|------|---------------|---------------|---------|---------|----| | | MR | FL | DIR | READ POINTER | WRITE POINTER | AEF, EF | FF | HF | | Reset | 0 | Х | х | Location Zero | Location Zero | 0 | 1 | 1 | | Read/Write | 1 | Х | 0, 1 | Increment (1) | Increment (1) | × | Х | Х | <sup>1.</sup> Pointer will increment if appropriate flag is HIGH. #### Width Expansion Mode In the cascaded case, word widths of more than 16 bits can be achieved by using more than one device. By tying the SOX and SIX pins together as shown in Figure 11 and programming which is the Least Significant Device, a cascaded serial word is achieved. The Least Significant Device is programmed by a LOW on the FL/DIR pin during reset. All other devices should be programmed HIGH on the FL/DIR pin at reset. The Serial Data Output (SO) of each device in the serial word must be tied together. Since the SO pin is three stated, only the device which is currently shifting out is enabled and driving the 1-bit bus. NOTE: After reset, the level on the FL/DIR pin decides if the Least Significant or Most Significant Bit is read first out of each device. The three flag outputs, Empty ( $\overline{\text{EF}}$ ), Half Full ( $\overline{\text{HF}}$ ) and Full ( $\overline{\text{FF}}$ ), should be taken from the Most Significant Device (in the example, FIFO #2). The Almost Empty and Almost Full Flag is not available due to using the SOX pin for expansion. Figure 11. Width Expansion for 32-bit Parallel Data In # Depth Expansion (Daisy Chain) Mode The MS72105/72115 can easily be adapted to applications where the requirements are for greater than 512 words. Figure 12 demonstrates Depth Expansion using three MS72115 and an Address Decoder. Any depth can be attained by adding additional devices. The Address Decoder is necessary to determine which FIFO to write data into. A byte of data should be written sequentially into each FIFO so that the SOX/SIX handshake can control reading out the data in the correct sequence. The MS72105/72115 operate in the Depth Expansion Mode when the following conditions are met: - The first device must be designated by programming FL LOW at Reset. All other devices to be programmed HIGH. - The Serial Out Expansion (SOX) of each device must be tied to the Serial In Expansion (SIX of the next device in the manner shown). - External logic is needed to generate composite Empty, Half Full and Full Flags. This requires the OR-ing of all EF, HF and FF Flags. - 4. The Almost Empty and Almost Full Flag is not available due to using the SOX pin for expansion. Figure 12. A 1536 x 16 Parallel-to-Serial FIFO using the MS72115 # TABLE 2: MASTER RESET AND FIRST LOAD TRUE TABLE—WIDTH/DEPTH COMPOUND EXPANSION MODE | MODE | | INPUTS | | INTERNA | L STATUS | OUT | PUTS | |-------------------------|----|--------|------|---------------|---------------|-----|--------| | | MR | FL | DIR | READ POINTER | WRITE POINTER | EF | HF, FF | | Reset-First Device | 0 | 0 | х | Location Zero | Location Zero | 0 | 1 | | Reset all Other Devices | 0 | 1 | Х | Location Zero | Location Zero | 0 | 1 | | Read/Write | 1 | Х | 0, 1 | X | х | X | × | <sup>1.</sup> MR = Master Reset , FL/DIR = First Load/Direction, EF = Empty Flag Output, HF = Half Full Flag Output, FF = Full Flag Output # Compound Expansion (Daisy Chain) Mode The MS72105/72115 can be expanded in both depth and width as Figure 13 indicates: - The SOX-to-SIX expansion signals are wrapped around sequentially. - 2. The write (W) signal is expanded in width. - 3. Flag signals are only taken from the Most Significant Devices. - 4. The Least Significant device in the array must be programmed with a LOW on FL/DIR during reset. Figure 13. A 1536 x 32 Parallel-to-Serial FIFO using the MS72115 # ORDERING INFORMATION | SPEED (ns) | ORDERING<br>PART NUMBER | PACKAGE REFERENCE NO. | TEMPERATURE<br>RANGE | |------------|-------------------------|-----------------------|----------------------| | 25 | MS72105-25NC | P28-2 | 0°C to + 70°C | | 25 | MS72115-25NC | 1 | 0°C to + 70°C | | 25 | MS72105-25FC | S28-2 | 0°C to + 70°C | | 25 | MS72115-25FC | 1 | 0°C to + 70°C | | 50 | MS72105-50NC | P28-2 | 0°C to + 70°C | | 50 | MS72115-50NC | | 0°C to + 70°C | | 50 | MS72105-50FC | S28-2 | 0°C to + 70°C | | 50 | MS72115-50FC | 1 | 0°C to + 70°C | | 80 | MS72105-80NC | P28-2 | 0°C to + 70°C | | 80 | M\$72115-80NC | | 0°C to + 70°C | | 80 | MS72105-80FC | S28-2 | 0°C to + 70°C | | 80 | MS72115-80FC | 7 | 0°C to + 70°C | 6-35 PID039