# ASSP For Power Manegement Applications (DC/DC Converter for DSC/Camcorder) 4-ch DC/DC Converter IC for low voltage MB39A103 

## ■ DESCRIPTION

The MB39A103 is a 4-channel DC/DC converter IC using pulse width modulation (PWM). This IC is ideal for up conversion, down conversion, and up/down conversion.
Achievement of low voltage start-up ( 1.7 V or more) enables operation from low voltage.
4ch is built in TSSOP-30P/package. Each channel can be controlled, and soft-start.
This is an ideal power supply for high-performance portable devices such as digital still cameras.
This product is covered by US Patent Number 6,147,477.

## - FEATURES

- Supports for down-conversion and up/down Zeta conversion (CH1)
- Supports for up-conversion and up/down Sepic conversion ( CH 2 to CH 4 )
- Low voltage start-up (CH4): 1.7 V
- Power supply voltage range : 2.5 V to 11 V
- Reference voltage : $2.0 \mathrm{~V} \pm 1 \%$
- Error amplifier threshold voltage : $1.24 \mathrm{~V} \pm 1.5 \%$
- Built-in totem-pole type output for MOS FET
- Built-in soft-start circuit independent of loads
- High-frequency operation capability: 1.5 MHz (Max)
- External short-circuit detection capability by -INS terminal


## - PACKAGES



## MB39A103

## PIN ASSIGNMENTS

(TOP VIEW)

(FPT-30P-M04)
(Continued)
(Continued)


## PIN DESCRIPTION

| Block | Pin No. |  | Symbol | I/O | Descriptions |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | TSSOP | BCC |  |  |  |
| CH1 | 27 | 25 | DTC1 | 1 | Dead time control terminal |
|  | 28 | 26 | FB1 | 0 | Error amplifier output terminal |
|  | 29 | 27 | -INE1 | 1 | Error amplifier inverted input terminal |
|  | 30 | 28 | CS1 | - | Soft-start setting capacitor connection terminal |
|  | 25 | 23 | OUT1 | 0 | Totem pole type output terminal |
| CH2 | 4 | 32 | DTC2 | 1 | Dead time control terminal |
|  | 3 | 31 | FB2 | 0 | Error amplifier output terminal |
|  | 2 | 30 | -INE2 | 1 | Error amplifier inverted input terminal |
|  | 1 | 29 | CS2 | - | Soft-start setting capacitor connection terminal |
|  | 24 | 22 | OUT2 | 0 | Totem pole type output terminal |
| CH3 | 12 | 10 | DTC3 | 1 | Dead time control terminal |
|  | 13 | 11 | FB3 | 0 | Error amplifier output terminal |
|  | 14 | 12 | -INE3 | 1 | Error amplifier inverted input terminal |
|  | 15 | 13 | CS3 | - | Soft-start setting capacitor connection terminal |
|  | 23 | 21 | OUT3 | 0 | Totem pole type output terminal |
| CH4 | 19 | 17 | DTC4 | I | Dead time control terminal |
|  | 18 | 16 | FB4 | 0 | Error amplifier output terminal |
|  | 17 | 15 | -INE4 | 1 | Error amplifier inverted input terminal |
|  | 16 | 14 | CS4 | - | Soft-start setting capacitor connection terminal |
|  | 22 | 20 | OUT4 | 0 | Totem pole type output terminal |
| OSC | 9 | 6 | CT | - | Triangular wave frequency setting capacitor connection terminal |
|  | 8 | 5 | RT | - | Triangular wave frequency setting resistor connection terminal |
| Control | 6 | 3 | CTL | 1 | Power supply control terminal |
|  | 11 | 8 | CSCP | - | Short-circuit detection circuit capacitor connection terminal |
|  | 20 | 18 | -INS | 1 | Short-circuit detection comparator inverted input terminal |
| Power | 26 | 24 | VCCO | - | Output block power supply terminal |
|  | 5 | 2 | VCC | - | Power supply terminal |
|  | 7 | 4 | VREF | 0 | Reference voltage output terminal |
|  | 21 | 19 | GNDO | - | Output block ground terminal |
|  | 10 | 7 | GND | - | Ground terminal |

## BLOCK DIAGRAM



ABSOLUTE MAXIMUM RATINGS

| Parameter | Symbol | Condition | Rating |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |
| Power supply voltage | Vcc | VCC, VCCO terminals | - | 12 | V |
| Output current | lo | OUT1 to OUT4 terminals | - | 20 | mA |
| Peak output current | lop | OUT1 to OUT4 terminals Duty $\leq 5 \%$ ( $t=1 /$ fosc $\times$ Duty) | - | 400 | mA |
| Power dissipation | Pd | $\mathrm{T}_{\mathrm{A}} \leq+25^{\circ} \mathrm{C}$ (TSSOP-30P) | - | 1390* | mW |
|  |  | $\mathrm{T}_{\mathrm{A}} \leq+25^{\circ} \mathrm{C}$ (BCC-32P) | - | 980* | mW |
| Storage temperature | Tsta | - | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |

*: The packages are mounted on the epoxy board ( $10 \mathrm{~cm} \times 10 \mathrm{~cm}$ ).
WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

## ■ RECOMMENDED OPERATING CONDITIONS

| Parameter | Symbol | Condition | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| Start power supply voltage | Vcc | VCC, VCCO terminals (CH4) | 1.7 | - | 11 | V |
| Power supply voltage | Vcc | VCC, VCCO terminal s (CH1 to CH4) | 2.5 | 4 | 11 | V |
| Reference voltage output current | IREF | VREF terminal | -1 | - | 0 | mA |
| Input voltage | Vine | -INE1 to -INE4 terminals | 0 | - | Vcc-0.9 | V |
|  |  | -INS terminal | 0 | - | Vref | V |
|  | Votc | DTC1 to DTC4 terminals | 0 | - | VREF | V |
| Control input voltage | Vсть | CTL terminal | 0 | - | 11 | V |
| Output current | Io | OUT1 to OUT4 terminals | -15 | - | +15 | mA |
| Oscillation frequency | fosc | * | 100 | 500 | 1500 | kHz |
| Timing capacitor | $\mathrm{C}_{\text {T }}$ | - | 39 | 100 | 560 | pF |
| Timing resistor | RT | - | 11 | 24 | 130 | $\mathrm{k} \Omega$ |
| Soft-start capacitor | Cs | CS1 to CS4 terminals | - | 0.1 | 1.0 | $\mu \mathrm{F}$ |
| Short-circuit detection capacitor | Cscp | - | - | 0.1 | 1.0 | $\mu \mathrm{F}$ |
| Reference voltage output capacitor | Cref | - | - | 0.1 | 1.0 | $\mu \mathrm{F}$ |
| Operating ambient temperature | TA | - | -30 | +25 | +85 | ${ }^{\circ} \mathrm{C}$ |

* : See "■ SETTING THE TRIANGULAR OSCILLATION FREQUENCY".

Note: Pin numbers referred after this part are present on TSSOP-30P PKG.
WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

## ELECTRICAL CHARACTERISTICS

| $\left(\mathrm{VCC}=\mathrm{VCCO}=4 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter |  | Symbol | Pin No | Conditions | Value |  |  | Unit |
|  |  | Min |  |  | Typ | Max |  |
|  | Output voltage |  | Vref | 7 | - | 1.98 | 2.00 | 2.02 | V |
|  | Output voltage temperature stability | $\Delta V_{\text {ref }}$ <br> $/ V_{\text {ReF }}$ | 7 | $\mathrm{T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | - | 0.5* | - | \% |
|  | Input stability | Line | 7 | $\mathrm{VCC}=2.5 \mathrm{~V}$ to 11 V | -10 | - | +10 | mV |
|  | Load stability | Load | 7 | $\mathrm{VREF}=0 \mathrm{~mA}$ to -1 mA | -10 | - | +10 | mV |
|  | Threshold voltage | $\mathrm{V}_{\text {TH }}$ | 22 | VCC $=$ โ | 1.4 | 1.5 | 1.65 | V |
|  | Hysteresis width | $\mathrm{V}_{\mathrm{H}}$ | 22 | - | 0.02 | 0.05 | 0.1 | V |
|  | Threshold voltage | $\mathrm{V}_{\text {TH }}$ | 25 | VCC $=$ โ | 1.7 | 1.8 | 1.95 | V |
|  | Hysteresis width | $\mathrm{V}_{\mathrm{H}}$ | 25 | - | 0.05 | 0.1 | 0.2 | V |
|  | Threshold voltage | $\mathrm{V}_{\text {TH }}$ | 11 | - | 0.65 | 0.70 | 0.75 | V |
|  | Input source current | Icscp | 11 | - | -1.4 | -1.0 | -0.6 | $\mu \mathrm{A}$ |
|  | Reset voltage | VRST | 25 | VREF $=\Downarrow$ | 1.3 | 1.45 | 1.63 | V |
|  | Oscillation frequency | fosc | 22, 23, 24, 25 | $\mathrm{CT}=100 \mathrm{pF}, \mathrm{RT}=24 \mathrm{k} \Omega$ | 450 | 500 | 550 | kHz |
|  | Frequency temperature stability | $\Delta$ fosc/ fosc | 22, 23, 24, 25 | $\mathrm{T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | - | 1* | - | \% |
|  | Charge current | Ics | 1, 15, 16, 30 | CS1 to CS4 $=0 \mathrm{~V}$ | -14 | -10 | -6 | $\mu \mathrm{A}$ |
|  | Threshold voltage | $\mathrm{V}_{\text {TH }}$ | 3, 13, 18, 28 | FB1 to FB4 $=0.65 \mathrm{~V}$ | 1.222 | 1.240 | 1.258 | V |
|  | Input bias current | Ів | 2, 14, 17, 29 | -INE 1 to -INE4 $=0 \mathrm{~V}$ | -120 | -30 | - | nA |
|  | Voltage gain | Av | 3, 13, 18, 28 | DC | - | 100* | - | dB |
|  | Frequency bandwidth | BW | 3, 13, 18, 28 | $\mathrm{Av}=0 \mathrm{~dB}$ | - | 1.6* | - | MHz |

*: Standard design value
(Continued)

## MB39A103

(Continued)
$\left(\mathrm{VCC}=\mathrm{VCCO}=4 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$

| Parameter |  | Symbol | Pin No | Conditions | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min |  |  | Typ | Max |  |
|  | Output voltage |  | Vон | 3, 13, 18, 28 | - | 1.7 | 1.9 | - | V |
|  |  | VoL | 3, 13, 18, 28 | - | - | 40 | 200 | mV |
|  | Output source current | Isource | 3, 13, 18, 28 | FB1 to FB4 $=0.65 \mathrm{~V}$ | - | -2 | -1 | mA |
|  | Output sink current | Isink | 3, 13, 18, 28 | FB1 to FB4 $=0.65 \mathrm{~V}$ | 150 | 200 | - | $\mu \mathrm{A}$ |
|  | Threshold voltage | $V_{\text {to }}$ | 22, 23, 24, 25 | Duty cycle $=0 \%$ | 0.3 | 0.4 | - | V |
|  |  | $\mathrm{V}_{\text {T100 }}$ | 22, 23, 24, 25 | Duty cycle = Dtr | - | 0.9 | 1.0 | V |
|  | Input current | Idtc | 4, 12, 19, 27 | DTC1 to DTC4 $=0.4 \mathrm{~V}$ | -2.0 | -0.6 | - | $\mu \mathrm{A}$ |
|  | Output source current | Isource | 22, 23, 24, 25 | $\begin{aligned} & \text { Duty } \leq 5 \% \\ & \text { ( } \mathrm{t}=1 / \text { /fosc } \times \text { Duty }) \\ & \text { OUT1 to OUT4 }=0 \mathrm{~V} \end{aligned}$ | - | -130 | -75 | mA |
|  | Output sink current | Isink | 22, 23, 24, 25 | $\begin{aligned} & \text { Duty } \leq 5 \% \\ & \text { ( } \mathrm{t}=1 / \text { /fosc } \times \text { Duty }) \\ & \text { OUT1 to OUT4 }=4 \mathrm{~V} \end{aligned}$ | 75 | 130 | - | mA |
|  | Output ON resistor | Roн | 22, 23, 24, 25 | OUT1 to OUT4 $=-15 \mathrm{~mA}$ | - | 18 | 27 | $\Omega$ |
|  |  | RoL | 22, 23, 24, 25 | OUT1 to OUT4 = 15 mA | - | 18 | 27 | $\Omega$ |
|  | Threshold voltage | $\mathrm{V}_{\text {th }}$ | 25 | - | 0.97 | 1.00 | 1.03 | V |
|  | Input bias current | Ів | 20 | -INS = 0 V | -25 | -20 | -17 | $\mu \mathrm{A}$ |
| 능응은00 | CTL input voltage | VIH | 6 | IC Active mode | 1.7 | - | 11 | V |
|  |  | VIL | 6 | IC Standby mode | 0 | - | 0.8 | V |
|  | Input current | ІстLн | 6 | $C T L=3 \mathrm{~V}$ | 5 | 30 | 60 | $\mu \mathrm{A}$ |
|  |  | Itтlı | 6 | CTL $=0 \mathrm{~V}$ | - | - | 1 | $\mu \mathrm{A}$ |
|  | Standby current | Iccs | 5 | $\mathrm{CTL}=0 \mathrm{~V}$ | - | 0 | 2 | $\mu \mathrm{A}$ |
|  |  | Iccso | 26 | $\mathrm{CTL}=0 \mathrm{~V}$ | - | 0 | 2 | $\mu \mathrm{A}$ |
|  | Power supply current | Icc | 5 | CTL $=3 \mathrm{~V}$ | - | 2.3 | 4.5 | mA |

*: Standard design value.

## TYPICAL CHARACTERISTICS

Power Supply Current vs. Power Supply Voltage


Reference Voltage vs.
Operating Ambient Temperature


Reference Voltage vs. CTL terminal Voltage


Reference Voltage vs. Power Supply Voltage


CTL terminal Current vs. CTL terminal Voltage

(Continued)

## MB39A103


(Continued)
Error Amplifier Voltage Gain, Phase vs. Frequency


Power Dissipation vs. Operating Ambient Temperature (TSSOP-30P)

 the same as other channels

Power Dissipation vs. Operating Ambient Temperature (BCC-32P)


## MB39A103

## FUNCTIONS

## 1. DC/DC Converter Functions

(1) Reference voltage block (Ref)

The reference voltage circuit generates a temperature-compensated reference voltage ( 2.0 V Typ) from the voltage supplied from the VCC terminal (pin 5). The voltage is used as the reference voltage for the IC's internal circuitry.
The reference voltage can supply a load current of up to 1 mA to an external device through the VREF terminal (pin 7).

## (2) Triangular-wave oscillator block (OSC)

The triangular wave oscillator incorporates a timing capacitor and a timing resistor connected respectively to the CT terminal (pin 9) and RT terminal (pin 8) to generate triangular oscillation waveform amplitude of 0.4 V to 0.9 V .

The triangular waveforms are input to the PWM comparator in the IC.

## (3) Error amplifier block (Error Amp1 to Error Amp4)

The error amplifier detects the DC/DC converter output voltage and outputs PWM control signals. In addition, an arbitrary loop gain can be set by connecting a feedback resistor and capacitor from the output terminal to inverted input terminal of the error amplifier, enabling stable phase compensation to the system.
Also, it is possible to prevent rush current at power supply start-up by connecting a soft-start capacitor with the CS1 terminal (pin 30) to CS4 terminal (pin 16) which are the non-inverted input terminal for Error Amp. The use of Error Amp for soft-start detection makes it possible for a system to operate on a fixed soft-start time that is independent of the output load on the DC/DC converter.
(4) PWM comparator block (PWM Comp. 1 to PWM Comp.4)

The PWM comparator is a voltage-to-pulse width modulator that controls the output duty depending on the input/ output voltage.
The output transistor turns on while the error amplifier output voltage and DTC voltage remain higher than the triangular wave voltage.

## (5) Output block (Drive1 to Drive4)

The output block is in the totem pole type, capable of driving an external P-channel MOS FET (channel 1), and N -channel MOS FET (channels 2 to 4).

## 2. Channel Control Function

The main or each channel is turned on and off depending on the voltage levels at the CTL terminal (pin 6), CS1 terminal (pin 30), CS2 terminal (pin 1), CS3 terminal (pin 15), and CS4 terminal (pin 16).

Channel On/Off Setting Conditions

| CTL | CS1 | CS2 | CS3 | CS4 | Power | CH1 | CH2 | CH3 | CH4 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L | $-^{*}$ | $-^{*}$ | $-^{*}$ | $-^{*}$ | OFF | OFF | OFF | OFF | OFF |
| H | GND | GND | GND | GND | ON | OFF | OFF | OFF | OFF |
| H | High-Z | GND | GND | GND | ON | ON | OFF | OFF | OFF |
| H | GND | High-Z | GND | GND | ON | OFF | ON | OFF | OFF |
| H | GND | GND | High-Z | GND | ON | OFF | OFF | ON | OFF |
| H | GND | GND | GND | High-Z | ON | OFF | OFF | OFF | ON |
| H | High-Z | High-Z | High-Z | High-Z | ON | ON | ON | ON | ON |

*: Undefined

## 3. Protective Functions

(1) Timer-latch short-circuit protection circuit (SCP, SCP Comp.)

The short-circuit detection comparator detects the Error Amp output voltage level of each channel, and if any channel output voltage of Error Amp reaches the short-circuit detection voltage, the timer circuits are actuated to start charging the external capacitor Cscp connected to the CSCP terminal (pin 11).
When the capacitor ( Cscp ) voltage reaches about 0.7 V , the circuit is turned off the output transistor and sets the dead time to $100 \%$.
In addition, the short-circuit detection from external input is capable by using -INS terminal (pin 20) on shortcircuit detection comparator (SCP Comp.) .
To release the actuated protection circuit, either the power supply turn off and on again or set the CTL terminal (pin 6) to the "L" level to lower the VREF terminal (pin 7) voltage to 1.3 V (Min) or less. (See "[SETTING TIME CONSTANT FOR TIMER-LATCH SHORT-CIRCUIT PROTECTION CIRCUIT".)

## (2) Under voltage lockout protection circuit (UVLO)

The transient state or a momentary decrease in supply voltage, which occurs when the power supply is turned on, may cause the IC to malfunction, resulting in breakdown or degradation of the system. To prevent such malfunctions, under voltage lockout protection circuit detects a decrease in internal reference voltage with respect to the power supply voltage, turns off the output transistor, and sets the dead time to $100 \%$ while holding the CSCP terminal (pin 11) at the "L" level.
The circuit restores the output transistor to normal when the supply voltage reaches the threshold voltage of the undervoltage lockout protection circuit.

## PROTECTION CIRCUIT OPERATING FUNCTION TABLE

This table refers to output condition when protection circuit is operating.

| Operating circuit | OUT1 | OUT2 | OUT3 | OUT4 |
| :--- | :---: | :---: | :---: | :---: |
| Short-circuit protection circuit | H | L | L | L |
| Under voltage lockout protection circuit | H | L | L | L |

## MB39A103

## SETTING THE OUTPUT VOLTAGE



## SETTING THE TRIANGULAR OSCILLATION FREQUENCY

The triangular oscillation frequency is determined by the timing capacitor ( $\mathrm{C}_{\mathrm{T}}$ ) connected to the CT terminal (pin 9), and the timing resistor ( $\mathrm{R}_{\mathrm{T}}$ ) connected to the RT terminal (pin 8).
Moreover, it shifts more greatly than the calculated values according to the constant of timing resistor (RT) when the triangular wave oscillation frequency exceeds 1 MHz . Therefore, set it referring to "Triangular Wave Oscillation Frequency vs. Timing Resistor" and "Triangular Wave Oscillation Frequency vs. Timing Capacitor" in "■ TYPICAL CHARACTERISTICS".

Triangular oscillation frequency : fosc

$$
\text { fosc }(k H z) \div \frac{1200000}{\mathrm{C}_{\mathrm{T}}(\mathrm{pF}) \bullet \mathrm{R}_{\mathrm{T}}(\mathrm{k} \Omega)}
$$

## SETTING THE SOFT-START TIME

To prevent rush currents when the IC is turned on, you can set a soft-start by connecting soft-start capacitors (Cs1 to Cs4) to the CS1 terminal (pin 30) to the CS4 terminal (pin 16), respectively.
Setting each CTLx from "H" to "L" switches to charge the external soft-start capacitors (Csi to Cs4) connected to the CS1 terminal (pin 30) to CS4 terminal (pin 16) at $10 \mu \mathrm{~A}$.
The error amplifier output (FB1 to FB4) is determined by comparison between the lower one of the potentials at two non-inverted input terminals ( $1.24 \mathrm{~V}, \mathrm{CS}$ terminal voltages) and the inverted input terminal voltage (-INE1 to -INE4).
The FB terminal voltage during the soft-start period (CS terminal voltage $<1.24 \mathrm{~V}$ ) is therefore determined by comparison between the -INE terminal and CS terminal voltages. The DC/DC converter output voltage rises in proportion to the CS terminal voltage as the soft-start capacitor connected to the CS terminal is charged.
The soft-start time is obtained from the following formula:
Soft-start time: ts (time to output 100\%)
ts (s) $\div 0.124 \times$ Csx $(\mu \mathrm{F})$


## MB39A103

## TREATMENT WITHOUT USING CS TERMINAL

When not using the soft-start function, open the CS1 terminal (pin 30), the CS2 terminal (pin 1), the CS3 terminal (pin 15), the CS4 terminal (pin 16).

## - Without Setting Soft-Start Time



SETTING TIME CONSTANT FOR TIMER-LATCH SHORT-CIRCUIT PROTECTION CIRCUIT
Each channel uses the short-circuit detection comparator (SCP) to always compare the error amplifier's output level to the reference voltage.
While DC/DC converter load conditions are stable on all channels, the short-circuit detection comparator output remains at " $L$ " level, and the CSCP terminal (pin 11) is held at " $L$ " level.
If the load condition on a channel changes rapidly due to a short-circuit of the load, causing the output voltage to drop, the output of the short-circuit detection comparator on that channel goes to "H" level. This causes the external short-circuit protection capacitor Cscp connected to the CSCP terminal (pin 11) to be charged at $1 \mu \mathrm{~A}$. Short-circuit detection time : tscp

$$
\mathrm{tscp}(\mathrm{~s}) \doteqdot 0.70 \times \mathrm{Cscp}(\mu \mathrm{~F})
$$

When the capacitor Cscp is charged to the threshold voltage ( $\mathrm{V}_{\mathrm{TH}} \rightleftharpoons 0.70 \mathrm{~V}$ ), the latch is set and the external FET is turned off (dead time is set to $100 \%$ ). At this time, the latch input is closed and the CSCP terminal (pin 11) is held at "L" level.
In addition, the short-circuit detection from external input is capable by using -INS terminal (pin 20) on the short-circuit detection comparator (SCP Comp.). The short-circuit detection operation starts when -INS terminal voltage is less than threshold voltage ( $\mathrm{V}_{\mathrm{TH}} \div 1 \mathrm{~V}$ ).
When the power supply is turn off and on again or VREF terminal (pin 7) voltage is less than 1.3 V (Min) by setting CTL terminal (pin 6) to "L" level, the latch is released.

## - Timer-latch short-circuit protection circuit



Note : When using self-power supply configuration in which the output from the CH4 DC/DC converter is connected to the VCC, note that short-circuit detection is not possible in the CH4 DC/DC converter output.

## MB39A103

## TREATMENT WITHOUT USING CSCP TERMINAL

When not using the timer-latch short-circuit protection circuit, connect the CSCP terminal (pin 11) to GND (pin
10) with the shortest distance.

- Treatment without using CSCP terminal



## - SETTING THE DEAD TIME

When the device is set for step-up or inverted output based on the step-up or step-up/down Zeta conversion, step-up/down Sepic conversion or flyback conversion, the FB terminal voltage may reach and exceed the triangular wave voltage due to load fluctuation. If this is the case, the output transistor is fixed to a full-ON state (ON duty $=100 \%$ ). To prevent this, set the maximum duty of the output transistor. To set it, set the voltage at the DTC terminal by applying a resistive voltage divider to the VREF voltage as shown below.
When the DTC terminal voltage is higher than the triangular wave voltage, the output transistor is turned on. The maximum duty calculation formula assuming that triangular wave amplitude $\ddagger 0.5 \mathrm{~V}$ and triangular wave lower voltage $\doteqdot 0.4 \mathrm{~V}$ is given below.

$$
\text { DUTY }(\mathrm{ON}) \mathrm{Max} \div \frac{\mathrm{Vdt}-0.4 \mathrm{~V}}{0.5 \mathrm{~V}} \times 100(\%), \mathrm{Vdt}(\mathrm{~V})=\frac{\mathrm{Rb}}{\mathrm{Ra}+\mathrm{Rb}} \times \mathrm{VREF}
$$

When the DTC terminal is not used, connect it directly to the VREF terminal (pin 7) as shown below (when no dead time is set).

## - When using DTC to set dead time



## - When no dead time is set


x: Each channel No.

## MB39A103

## POWERR SUPPLY EXAMPLE USING CH4 FOR SELF-POWER SUPPLY

The MB39A103 can be started with the low input voltage ( $\mathrm{V}_{\mathrm{IN}} \geq 1.7 \mathrm{~V}$ ) if the CH 4 is used as a self-power supply. An example of supply the power using the transformer is shown below.

- Power supply example using CH4 for self-power supply


Setting shown in the "(APPLICATION EXAMPLE" is as follows:

- Number of windings for VCC and VCCO is set to the value equivalent to $\operatorname{Vin}+2.5 \mathrm{~V}$.

CH 1 to CH 3 are operational on $\mathrm{VCC} \geq 2.5 \mathrm{~V}$; in order for the CH 1 to CH 3 to operate on $\mathrm{V}_{\mathrm{in}} \geq 1.7 \mathrm{~V}$, the number of windings should be set equivalent to V IN +0.8 V or more for VCC and VCCO .

## OPERATION EXPLANATION WHEN CTL TURNING ON AND OFF

When CTL is turned on, internal reference voltage VR and VREF generate. When VREF exceeds each threshold voltage (VTH1, VTH2) of UVLO1 and UVLO2 (under voltage lockout protection circuit), UVLO1 and UVLO2 are released, and the operation of output Drive circuit of each channel becomes possible.
When CTL is off, VR and VREF fall. When VREF decreases and UVLO1 and UVLO2 fall below each reset voltage (VRST1, VRST2), UVLO operates and output Drive circuit of each channel is forcibly done the operation stop, and makes the output off state.
For the period to reach to 2.0 V by VREF voltage after UVLO1 and UVLO2 are released by turning on CTL (refer to $a$ and $b$ in "• Timing Chart") and the period when VREF decreases from 2.0 V after turning off CTL until UVLO1 and UVLO2 operate (refer to a' and b' in "• Timing Chart"), VREF which is the reference voltage does not reach 2.0 V . Therefore, the bias voltage and the bias current in IC do not reach a prescribed value, and the speed of response for IC has decreased.
Note : For this reason, when the input sudden change and the load sudden change occur in this period, IC cannot respond immediately and the output might overshoot.
Therefore, impress the voltage to CTL terminal by which the VREF terminal voltage never stays in the abovementioned period.

## - CTL Block Equivalent Circuit



## MB39A103



## I/O EQUIVALENT CIRCUIT



## MB39A103

## APPLICATION EXAMPLE



## PARTS LIST

| COMPONENT | ITEM | SPECIFICATION |  | VENDOR | PARTS No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \text { Q1, } \\ \text { Q2, Q4 } \\ \text { Q5 } \end{gathered}$ | PNP Tr <br> Nch FET <br> NPN $\operatorname{Tr}$ | $\begin{gathered} \hline \mathrm{VCEO}=-12 \mathrm{~V}, \mathrm{IC}=-3 \mathrm{~A} \\ \mathrm{VDS}=20 \mathrm{~V}, \mathrm{ID}=1.8 \mathrm{~A} \\ \mathrm{VCEO}=15 \mathrm{~V}, \mathrm{IC}=3 \mathrm{~A} \end{gathered}$ |  | SANYO SANYO SANYO | $\begin{aligned} & \hline \text { CPH3106 } \\ & \text { MCH3405 } \\ & \text { CPH3206 } \end{aligned}$ |
| $\begin{gathered} \text { D1, D7, D8 } \\ \text { D2 to D6 } \end{gathered}$ | Diode Diode | $\begin{gathered} \mathrm{VF}=0.4 \mathrm{~V}(\mathrm{Max}), \text { at } \mathrm{IF}=1 \mathrm{~A} \\ \mathrm{VF}=0.55 \mathrm{~V}(\mathrm{Max}), \text { at } \mathrm{IF}=0.5 \mathrm{~A} \end{gathered}$ |  | SANYO SANYO | $\begin{gathered} \text { SBS004 } \\ \text { SB05-05CP } \end{gathered}$ |
| $\begin{aligned} & \text { L1 } \\ & \text { L2 } \\ & \text { L3 } \\ & \text { L4 } \end{aligned}$ | Inductor <br> Inductor <br> Inductor <br> Inductor | $\begin{aligned} & 22 \mu \mathrm{H} \\ & 15 \mu \mathrm{H} \\ & 10 \mu \mathrm{H} \\ & 15 \mu \mathrm{H} \end{aligned}$ | $\begin{gathered} 0.63 \mathrm{~A}, 160 \mathrm{~m} \Omega \\ 0.76 \mathrm{~A}, 120 \mathrm{~m} \Omega \\ 0.94 \mathrm{~A}, 67 \mathrm{~m} \Omega \\ 0.76 \mathrm{~A}, 120 \mathrm{~m} \Omega \end{gathered}$ | TDK <br> TDK <br> TDK <br> TDK | RLF5018T-220MR63 <br> RLF5018T-150MR76 <br> RLF5018T-100MR94 <br> RLF5018T-150MR76 |
| T1, T2 | Transformer | - | - | SUMIDA | CLQ52 5388-T095 |
| C1, C2, C30 C3, C16 C4, C8, C13 C5, C18 C6, C19 C9 to C11 C13, C17 C14, C15 C20 to C24, C26 C25, C27 C28 C29 | Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser | $\begin{gathered} 0.1 \mu \mathrm{~F} \\ 4700 \mathrm{pF} \\ 1 \mu \mathrm{~F} \\ 4.7 \mu \mathrm{~F} \\ 10 \mu \mathrm{~F} \\ 2.2 \mu \mathrm{~F} \\ 1 \mu \mathrm{~F} \\ 2.2 \mu \mathrm{~F} \\ 0.1 \mu \mathrm{~F} \\ 0.047 \mu \mathrm{~F} \\ 0.01 \mu \mathrm{~F} \\ 100 \mathrm{pF} \end{gathered}$ | $\begin{aligned} & 50 \mathrm{~V} \\ & 50 \mathrm{~V} \\ & 25 \mathrm{~V} \\ & 10 \mathrm{~V} \\ & 6.3 \mathrm{~V} \\ & 16 \mathrm{~V} \\ & 25 \mathrm{~V} \\ & 16 \mathrm{~V} \\ & 50 \mathrm{~V} \\ & 50 \mathrm{~V} \\ & 50 \mathrm{~V} \\ & 50 \mathrm{~V} \end{aligned}$ | TDK <br> TDK <br> TDK <br> TDK <br> TDK <br> TDK <br> TDK <br> TDK <br> TDK <br> TDK <br> TDK <br> TDK | C1608JB1H104K C1608JB1H472K C3216JB1E105K C3216JB1A475M C3216JB0J106K C3216JB1C225K C3216JB1E105K C3216JB1C225K C1608JB1H104K C1608JB1H473K C1608JB1H103K C1608CH1H101J |
| R4 | Resistor | $150 \Omega$ | 0.5\% | ssm | RR0816P-151-D |
| R12 | Resistor | $300 \Omega$ | 0.5\% | ssm | R0816P-301 |
| R13 | Resistor | $3.3 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-332-D |
| R14 | Resistor | $12 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-123-D |
| R15, R21, R27 | Resistor | $15 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-153-D |
| R16, R22 | Resistor | $1 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-102-D |
| R17 | Resistor | $18 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-183-D |
| R18 | Resistor | $13 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-133-D |
| R19 | Resistor | $3 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-302-D |
| R20 | Resistor | $22 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-223-D |
| R23 | Resistor | $18 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-183-D |
| R24 | Resistor | $13 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-133-D |
| R25, R31 | Resistor | $2.4 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-242-D |
| R26 | Resistor | $43 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-433-D |
| R28, R34 | Resistor | $2 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-202-D |
| R29, R35 | Resistor | $33 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-333-D |
| R30, R36 | Resistor | $20 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-203-D |
| R32 | Resistor | $43 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-433-D |
| R33 | Resistor | $15 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-153-D |
| R37 | Resistor | $24 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-243-D |

Note : SANYO : SANYO Electric Co., Ltd.
TDK : TDK Corporation
SUMIDA : SUMIDA Electric Co., Ltd.
ssm : SUSUMU Co., Ltd.

## MB39A103

## REFERENCE DATA

## TOTAL Efficiency vs. Input Voltage



Each CH Efficiency vs. Input Voltage

(Continued)

Conversion Efficiency vs. Load Current (CH1)


Conversion Efficiency vs. Load Current (CH2)


## MB39A103

Conversion Efficiency vs. Load Current (CH3, CH4)

(Continued)

## MB39A103

(Continued)
(CH1)

## MB39A103

## USAGE PRECAUTION

- Printed circuit board ground lines should be set up with consideration for common impedance.
- Take appropriate static electricity measures.
- Containers for semiconductor materials should have anti-static protection or be made of conductive material.
- After mounting, printed circuit boards should be stored and shipped in conductive bags or containers.
- Work platforms, tools, and instruments should be properly grounded.
- Working personnel should be grounded with resistance of $250 \mathrm{k} \Omega$ to $1 \mathrm{M} \Omega$ between body and ground.
- Do not apply negative voltages.

The use of negative voltages below -0.3 V may create parasitic transistors on LSI lines, which can cause abnormal operation.

## ORDERING INFORMATION

| Part number | Package | Remarks |
| :--- | :---: | :---: |
| MB39A103PFT | 30-pin plastic TSSOP <br> (FPT-30P-M04) |  |
| MB39A103PV3 | 32-pad plastic BCC <br> (LCC-32P-M15) |  |

## - PACKAGE DIMENSIONS

## 30-pin plastic TSSOP

(FPT-30P-M04)

© 2001 FUJITSU LIMITED F30007SC-1-1
Dimensions in mm (inches)
Note: The values in parentheses are reference values.
(Continued)

## MB39A103

(Continued)
32-pad plastic BCC
(LCC-32P-M15)

© 2005 FUJTSU LIMTED C32067S•-1-1
Dimensions in mm (inches)
Note: The values in parentheses are reference values.

## FUJITSU LIMITED


#### Abstract

All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information.


Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein.
The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).
Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.
Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.
If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.

