

# 128-DOT LCD DRIVER WITH TIMER AND CLOCK FUNCTIONS

## Table of Contents-

| GENERAL DESCRIPTION                                      | 2 |
|----------------------------------------------------------|---|
| FEATURES                                                 | 2 |
| PIN CONFIGURATION                                        | 3 |
| PIN DESCRIPTION                                          | 3 |
| BLOCK DIAGRAM                                            | 5 |
| FUNCTIONAL DESCRIPTION                                   | 3 |
| 1. Operating Mode6                                       | 3 |
| 2. Reset Function                                        | ) |
| 3. LCD Format 10                                         | ) |
| ABSOLUTE MAXIMUM RATINGS 11                              | 1 |
| ELECTRICAL CHARACTERISTICS11                             | 1 |
| DCharacteristics                                         | 1 |
| AC Characteristics                                       | 2 |
| Table 1: Clock, Timer, and Normal Mode Function Table 13 | 3 |
| Table 2: Clock Mode Address Mapping 13                   | 3 |
| TIMING WAVEFORMS                                         | 5 |
| BONDING PAD DIAGRAM                                      | 5 |
| PACKAGE DIMENSIONS                                       | 7 |
| 64-pin PQFP                                              | 7 |



### GENERAL DESCRIPTION

This chip is an LCD driver for a telephone dialer number display or other equipment. A maximum of 16 digits or 128 dots can be displayed, with 1/3 bias, 1/4 duty, and 32 segments.

In normal mode, a maximum of 128 dots (programmed by  $\mu$ P transceiver function) can be displayed on the LCD panel. In clock mode, the LCD panel can display a built-in clock that can also be programmed through the  $\mu$ P transceiver function. In timer mode, the LCD panel can display the conversation time. The timer mode cannot be programmed by the  $\mu$ P.

A VDD1 pin is used in different voltage system applications to implement a voltage level shift function to guarantee the transceiver data.

This chip is fabricated using Winbond's high performance CMOS technology.

### **FEATURES**

- Supply voltage: 1.5V or 3V by mask option
- Operating frequency: 32.768 KHz
- · Built-in crystal oscillator circuit
- RC/Crystal mode selected by mask option
- Voltage level shift with a μP
- Three operating modes
  - Normal mode (can be programmed by  $\mu P$ )
  - Clock mode (can be programmed by  $\mu P$ )
  - Timer mode. (can not be programmed by  $\mu P$ )
- Max. 16 (128 dots) digits with 8 dots/digit displayed in normal mode
- LCD (128 dots) can be programmed by  $\mu P$  from any address between 0 and 127
- · Clock display include leap-year, month, date, hour, and minute
- Clock adjustable through MODE, SET pins or μP
- Conversation time max. 11 hours 59 min 59 sec
- Clock 12 or 24 format by pin select
- 16, or 32 Hz LCD frequency select by mask option
- 1/3 bias, 1/4 duty 32-segment LCD panel
- Built-in VDD1 for different voltage system data transceiver application
- Built-in ATS pin to enable/disable timer mode
- Packaged in 64-pin PQFP



## **PIN CONFIGURATION**



### PIN DESCRIPTION

| SYMBOL    | PIN    | I/O | FUNCTION                                                                                                                                                                         |
|-----------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OSCI      | 38     | I   | Oscillator input pin. Connect to a 32.768 KHz crystal. An external capacitor is needed. In RC mode an internal resistor must be added in circuit between the OSCI and OSCO pins. |
| OSCO      | 37     | 0   | Oscillator output pin with internal capacitor.                                                                                                                                   |
| VDD       | 35     | Ι   | Positive power supply.                                                                                                                                                           |
| VDD1      | 46     | Ι   | For voltage level shift during data transceiver.                                                                                                                                 |
| Vss       | 40     | Ι   | Negative power supply.                                                                                                                                                           |
| VLCD1,    | 51, 50 | Ι   | LCD voltage pins.                                                                                                                                                                |
| VLCD2     |        |     |                                                                                                                                                                                  |
| CN,<br>CP | 54, 55 | I   | CP is the voltage control capacitor positive pin. CN is the voltage control capacitor negative pin.                                                                              |
|           |        |     | A 0.1 $\mu\text{F}$ capacitor should be connected between these two pins.                                                                                                        |
| TEST1     | 36, 29 | I   | Test pins with pull-low resistor. Not used.                                                                                                                                      |
| TEST2     |        |     |                                                                                                                                                                                  |
| RST       | 34     | Ι   | Chip reset input pin. Active low with internal pull-high resistor.                                                                                                               |



#### Pin Description, continued

| SYMBOL  | PIN    | I/O | FUNCTION                                                                                                                                                                          |  |
|---------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| COM1-   | 56–59  | 0   | LCD panel common pins.                                                                                                                                                            |  |
| COM4    |        |     | (1/3 bias, 1/4 duty)                                                                                                                                                              |  |
| SEG1-   | 60–64, | 0   | LCD panel segment pins.                                                                                                                                                           |  |
| SEG32   | 2–28   |     | (1/3 bias, 1/4 duty)                                                                                                                                                              |  |
| RDATA   | 44     | 0   | Serial data output pin. It is H-Z when not active.                                                                                                                                |  |
|         |        |     | Power source: VDD1                                                                                                                                                                |  |
| RCLK    | 42     | I   | Synchronous read clock input pin.                                                                                                                                                 |  |
|         |        |     | Power source: VDD1                                                                                                                                                                |  |
| WDATA   | 45     | Ι   | Serial data/address input pin.                                                                                                                                                    |  |
|         |        |     | Power source: VDD1                                                                                                                                                                |  |
| WCLK    | 41     | Ι   | Synchronous write clock input pin. Power source: VDD1                                                                                                                             |  |
| MS      | 43     | Ι   | Mode select input pin with floating status.                                                                                                                                       |  |
|         |        |     | Normal mode is active high or low by mask option. MS pin is high<br>as normal mode through all the SPEC. Power source: VDD1<br>(Refer to functional description for more details) |  |
| 12 / 24 | 47     | I   | 12-hour (high) or 24-hour (low) clock select pin with floating status.                                                                                                            |  |
|         |        |     | Power source: VDD1                                                                                                                                                                |  |
| WFG     | 48     | 0   | Waveform generator output pin.                                                                                                                                                    |  |
|         |        |     | When $\overrightarrow{\text{RST}}$ = 0, 1 Hz or 1024 Hz (selected by mask option) will output from this pin.                                                                      |  |
|         |        |     | When $\overrightarrow{RST}$ = 1, the control bits (248, 249, 250) will output the square-wave from this pin. Power source: VDD1.                                                  |  |
| TIM     | 39     |     | Timer start/stop control pin with floating status.                                                                                                                                |  |
| MODE    | 30     | -   | Clock mode-adjust pin with internal pull-low resistor.                                                                                                                            |  |
| SET     | 31     |     | Clock digit-adjust pin with internal pull-low resistor.                                                                                                                           |  |
| ATS     | 49     | Ι   | Auto Timer Select pin with floating status.                                                                                                                                       |  |
|         |        |     | $\overline{\text{ATS}}$ = 1, Auto timer disable.                                                                                                                                  |  |
|         |        |     | $\overline{\text{ATS}}$ = 0, Auto timer enable.                                                                                                                                   |  |
|         |        |     | (Refer to functional description for more details)                                                                                                                                |  |



### **BLOCK DIAGRAM**







### FUNCTIONAL DESCRIPTION

#### 1. Operating Mode

The W33D0001 provides three operating modes: Normal mode, Clock mode, and Timer mode.

Only the normal mode and clock mode can be programmed by the  $\mu$ P. The address data corresponding to the mode is shown in Figure 1.

In Figure 1 the address 0-127 range works as a working-loop. This means that the programmed address located in the 0-127 range will return to zero when the 127 address location is exceeded. The 128–255 range has the same function as the 0-127 range.

Data in the 0–127 range are known as normal mode data. Data in the 192–227 range are known as clock mode data, and data in the 248–255 are known as function control bits.

The following description shows the control functions, including the 8 control bits (248–255), the transceiver function controlled by a  $\mu$ P in normal mode (0–127), and clock mode (192–227).

| BIT                 |           |                                                                                                                                                                                                       |                  | FUNCTION                     |  |  |  |  |
|---------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------|--|--|--|--|
| 0–127               | working-  | These addresses are for normal mode data display. This section functions as a<br>working-loop. When you program data over address 127, the data will automatically<br>start from the 0 address again. |                  |                              |  |  |  |  |
| 128–191,<br>228–247 | Reserved  | d section                                                                                                                                                                                             | area.            |                              |  |  |  |  |
| 192–227             | Clock da  | ta area.                                                                                                                                                                                              |                  |                              |  |  |  |  |
| 248                 | Wavefor   | m Disab                                                                                                                                                                                               | e bit            |                              |  |  |  |  |
|                     |           | : Disable the waveform output from the WFG pin and keep the output to high.<br>Default value)                                                                                                         |                  |                              |  |  |  |  |
|                     | 1: Enable | 1: Enable the waveform output from the WFG pin.                                                                                                                                                       |                  |                              |  |  |  |  |
| 249, 250            | Determin  | ne which                                                                                                                                                                                              | waveform will    | be generated on the WFG pin. |  |  |  |  |
|                     | The wave  | eform ca                                                                                                                                                                                              | n be determin    | ed by the following table:   |  |  |  |  |
|                     | 249       | 250                                                                                                                                                                                                   | Divid Time       |                              |  |  |  |  |
|                     | 0         | 0                                                                                                                                                                                                     | 1S (default)     |                              |  |  |  |  |
|                     | 0         | 1                                                                                                                                                                                                     | 1/2              |                              |  |  |  |  |
|                     | 1         | 0                                                                                                                                                                                                     | 1/16             |                              |  |  |  |  |
|                     | 1         | 1                                                                                                                                                                                                     | 1/256            |                              |  |  |  |  |
|                     |           |                                                                                                                                                                                                       |                  |                              |  |  |  |  |
| 251                 |           | LCD panel ON/OFF control bit.<br>(This bit will not affect the normal data in the chip, it just affects the LCD panel)                                                                                |                  |                              |  |  |  |  |
|                     | 0: LCD p  | anel ligh                                                                                                                                                                                             | t on. (Default v | value)                       |  |  |  |  |
|                     | 1: LCD p  | anel ligh                                                                                                                                                                                             | t off.           |                              |  |  |  |  |

#### **1.1 The Function Control Bits**



#### 1.1 The Function Control Bits, continued

| BIT | FUNCTION                                                                                      |
|-----|-----------------------------------------------------------------------------------------------|
| 252 | Normal mode data reset control bit.<br>(This bit will cause the 128 dots' data reset to "0"). |
|     | 0: Non-reset the 128 dots' data. (Default value)                                              |
|     | 1: Resets the 128 dots' data to "0". (It is a level active signal)                            |
| 253 | RDATA pin output status control bit                                                           |
|     | 0: RDATA pin with high impedance.                                                             |
|     | 1: RDATA pin work as output pin in the read mode but H-Z in write mode.                       |
| 254 | Timer bit. (This bit can disable or enable the Timer mode)                                    |
|     | 0: Timer mode can be shown on the LCD panel. (Default value)                                  |
|     | 1: Timer mode cannot be shown on the LCD panel.                                               |
| 255 | Clock bit. (This bit can disable or enable the Clock mode)                                    |
|     | 0: Clock mode can be shown on the LCD panel. (Default value)                                  |
|     | 1: Clock mode cannot be shown on the LCD panel.                                               |

#### 1.2 The transceiver function controlled by a $\mu P$ :

The W33D0001 can display the data on the LCD panel. These data are inputted by a serial transmission function from an external device such as a microprocessor. In normal mode and clock mode, the data can be read or written by a  $\mu$ P with a transceiver function at the rising edge of RCLK or WCLK pin. The RCLK pin and WCLK pin must normally be set to a high state if there is no data reception and transmission.

#### 1.2.1 Switch Read or Write Function

If the W33D0001 is in write function mode, the first falling edge of RCLK will switch the write function to read function and the  $\mu$ P can read data from the RCLK pin and RDATA pin, and vice versa. Refer to Figure 2. When the write function is reactivated (function changed from read to write or power on reset), the first 8 bits sent by the  $\mu$ P sends through the WCLK pin and WDATA pin indicate the starting address of the desired read or write data. Refer to Figure 3 and Figure 4.

#### 1.2.2 Serial Data Written by µP

A  $\mu$ P can send serial data and clock to the W33D0001 through the WDATA pin and WCLK pin, respectively. When the  $\mu$ P writes data to the W33D0001 in normal mode or clock mode, the  $\mu$ P first does a dummy read before sending a serial starting address to the W33D0001 through the WDATA pin and WCLK pin.

The serial starting address includes 8 bits which, from the first bit to the 8th bit, represent the LSB to the MSB of the starting address, respectively. Lastly, the  $\mu$ P sends the serial data to the W33D0001 through the WDATA and WCLK pins. The serial data address stored in the W33D0001 is increased by one when the WCLK pin receives one clock form  $\mu$ P. Refer to Figure 3.



#### 1.2.3 Serial Data Read by µP

The  $\mu$ P can read data from the W33D0001 in normal mode or clock mode. First, the  $\mu$ P sends the starting address to the W33D0001. This addressing method is the same as the addressing method used in write functions. When the  $\mu$ P sends a clock through the RCLK pin and the first falling edge on RCLK pin changes the write function to the read function, the W33D0001 can output the serial data from the RDATA pin when each rising edge of RCLK clock is input. Refer to Figure 4. Please note that the address 253 (RDATA status control bit) must be programmed to "1" before the read function is performed.

The function of the three operating modes are described in the following section.

#### 1.3 Normal mode:

As shown in Table 1, the normal mode can be programmed only when the MS pin is high. If the Timer bit and Clock bit are both "1" (indicating a disabled clock mode and timer mode) the normal mode data can always be displayed on the LCD panel.

In normal mode, the 128 dots (16 digits) are addressed from 0–127. The first digit is shown in the left most place in the LCD panel. When the  $\mu$ P reads or writes data to or from the W33D0001 in normal mode, the  $\mu$ P first arbitrarily sets any address between 0 to 127 as the starting address. The  $\mu$ P will then read or write one bit to or from the W33D0001 while the RCLK or WCLK pin receives one clock from the  $\mu$ P and the address is increased by one after every read or write clock input. The next address is reset to 0 when the 127 address is reached.

If more than 128 dots are written by the  $\mu$ P to the W33D0001 at a time, the 129th dot will replace the first dot, the 130th dot will replace the second dot, and so on until all the dots are written. Refer to Figure 1.

The active operating mode is selected through the MS pin, Timer bit and Clock bit, where the Timer bit and Clock bit can be programmed through the  $\mu$ P and stored in the 254 and 255 addresses, respectively.

The default values of the two bits are both "0". Table 1 indicates the relationship between operating mode and the MS pin, Timer bit and the Clock bit.

#### 1.3.1 Cascade function:

More than two W33D0001 chips can be cascaded to expand the normal mode display data from 128 dots to 256 dots, 384 dots, ...etc. Only one MS pin in these chips can be pulled high to indicate the active chip. The data can then be written to the active W33D0001 chip. The application circuits are shown as Figure 14.

When the cascade function is performed, the exact data in the timer bit and clock bit (254, 255) must be programmed. In most cases, both bits must be programmed to "0".

#### 1.4 Clock mode:

As shown in Table 2 the clock mode can display leap-year, month, date, hour, and minute. In this active clock mode, two LCD bars can flash every second. Refer to Figure 8.

There are two methods for adjusting the data for clock mode.

One method uses the transceiver function of the  $\mu$ P to program the clock data.

Another method is through the manual adjustment of the MODE and SET pins.



#### 1.4.1 Using the transceiver function of µP to program the clock data

Programming the clock data through the transceiver function of the  $\mu$ P is similar to programming in normal mode. Unlike normal mode, the programming addresses use the 192–227 range.

When the MS pin is high and the clock bit is zero, the clock can be programmed by the  $\mu$ P. When the clock setting is adjusted by the  $\mu$ P, the clock function is stopped. After the clock's data is set, the clock time resets using the new data setting.

However, the clock will not stop while the  $\mu$ P is reading the clock data. In clock mode, the  $\mu$ P can read or write the clock data with the addressing function. 192 is the starting address of clock mode.

Moreover, the digit is displayed by means of an internal decoder in clock mode. Therefore, it needs only 4 bits to store a digit. The address of the digit corresponding to Month is 192–199. The address range for Date is 200–207.

The  $\mu$ P only reads or writes clock data in 24-hour format, however, the W33D0001 will automatically display the clock time in 12-hour format if the  $12/\overline{24}$  pin is set high. The "P" symbol in the LCD panel is not programmed through the  $\mu$ P. The appearance of the "P" symbol depends on the data in the Hour reg. (address = 208–215).

The data in the 224–227 address indicate the leap-year. When the dot beside the symbol "P" is lighted, the data in the 224–227 will be (0000) in the leap-year. The data (0001) means the 1st year after the leap-year and the data (0010) means the 2nd year after the leap-year and so on.

Refer to Figure 1, and the address mapping show in table 2.

Any data not listed on Table 2 cannot be programmed in the clock mode. During programming (writing) of the data in clock mode, the clock is stopped. It is restarted when the read clock is input to the RCLK pin (or a dummy read is performed). This means that the built-in clock starts to work after the write function of the clock mode has ended.

The built-in clock will not stop when clock mode data is being read.

1.4.2 Manual adjusting method through the MODE and SET pins.

When clock mode is entered, the current time is displayed. Keeping the MODE pin depressed will cause the month digits to begin to flash. The SET pin can used to adjust the month setting; the setting will increase by one with each trigger. When the MODE pin is released, the month digits will continue the flash. At this time, a new input on the MODE pin will cause the date digits to begin flashing, and the date can be set.

Successive inputs on the MODE pin will cause the hour, minute, and leap-year digits to flash, allowing the hour, minute, and leap-year to be adjusted. While the leap-year digits are flashing, a trigger on the MODE pin will return the system to clock mode. If there is no signal on the MODE pin for more than 15 seconds (or 30 seconds, by mask option), it will return to clock mode automatically.

If the SET pin is depressed and held down for over 2 seconds, the clock setting will speed the  $\mu$ P at an interval of 125 mS.

When the SET pin is depressed during the clock adjusting mode, the clock will be restarted from the new data setting. The clock mode will automatically return to normal status from flash status if the flash status flashes for over 15 sec and no key is depressed.

The MODE and SET pins are both high active. Refer to Figure 7.



#### 1.5 Timer mode:

The timer mode is controlled by the  $\overline{\text{ATS}}$  pin with first priority. When the  $\overline{\text{ATS}}$  pin is high, the timer function is inhibited meaning the timer data cannot display on the LCD panel. This timer function

exists only when ATS pin is low, the MS pin is high, and Timer bit is equal to zero. Refer to Figure 9.

In timer mode, the elapsed conversation time since the beginning of the call is displayed on the LCD panel. When the MS pin goes from low to high and the no data is transmitted, the LCD panel will show a flashing first digit (3 bars).

When the MS pin is high, and no data transmission occur for more than 6 seconds, the timer will automatically start to count until the MS pin returns to a low state (in this case, the timer data will be kept for 5 sec. Befor being transferned to clock data). The maximum counting time is 11-59-59, and cycles to 00-00-00 to start again.

The other method of starting and stopping the timer is by triggering the TIM pin. A high trigger input on the TIM pin will reverse the current condition of the timer; thus if the timer is counting, a high trigger on TIM will stop the counter, and vice versa. When the timer is in the initial state and the first trigger on the TIM pin occurs before the normal mode transmission data, the timer will display the previous counting number.

Detailed flow charts depicting the above three operating modes are shown in Figure 5 and Figure 6.

#### 2. Reset Function

There are two methods for initializing the chip: one is power-on reset, the other is pulling the RST pin low (low active).

#### 2.1. Power-on reset

At power on reset , the power-on reset circuit will generate a pulse to reset the chip. All LCD segments will flash momentarily for about 2 seconds and the built-in clock will start from 1-1 00–00 and the normal mode data of 128 dots will be reset to "0".

#### 2.2. RST Pin function

Pulling RST low will reset all of the chip's functions except for the clock. All LCD segments will flash momentarily for about 2 seconds and the 128 dots will be reset to "0".

#### 3. LCD Format

The LCD panel is 1/3 bias, 1/4 duty. Refer to Figure 10 and Figure 11. The LCD format is shown in Figure 12.



### ABSOLUTE MAXIMUM RATINGS

| PARAMETER                          | RATING       | UNIT |
|------------------------------------|--------------|------|
| Supply Voltage to Ground Potential | -0.3 to +7.0 | V    |
| Applied Input/Output Voltage       | -0.3 to +7.0 | V    |
| Power Dissipation                  | 120          | mW   |
| Ambient Operating Temperature      | -20 to +70   | °C   |
| Storage temperature                | -55 to +155  | °C   |

Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device.

## **ELECTRICAL CHARACTERISTICS**

### **DCharacteristics**

VDD-VSS = 1.5V, FOSC = 32.768 KHz, TA = 25° C

| PARAMETER                       | SYM. | TEST CONDITIONS                       | MIN. | TYP. | MAX. | UNIT |
|---------------------------------|------|---------------------------------------|------|------|------|------|
| Op. Voltage1                    | VDD1 | -                                     | 1.2  | 1.5  | 1.7  | V    |
| Op. Voltage2                    | VDD2 | -                                     | 2.4  | 3.0  | 3.4  | V    |
| Op. Current1                    | DD1  | No load, VDD = 1.5V<br>(Crystal mode) | -    | 5    | 10   | μA   |
| Op. Current2                    | IDD2 | No load, VDD = 3.0V<br>(Crystal mode) | -    | 20   | 40   | μΑ   |
| Op. Current3                    | IDD3 | No load, VDD = 1.5V<br>(RC Mode)      | -    | 30   | 40   | μA   |
| Op. Current4                    | IDD4 | No load VDD = 3.0V<br>(RC Mode)       | -    | 60   | 80   | μA   |
| SEG1 to SEG32<br>Source Current | ISH  | Vон = 1.2V                            | -0.4 | -    | -    | μA   |
| SEG1 to SEG32<br>Sink Current   | ISH  | VOL = 0.3V                            | 0.4  | -    | -    | μA   |
| COM1 to COM4<br>Source Current  | ICH1 | Vон = 1.2V                            | -4   | -    | -    | μA   |
| COM1 to COM4<br>Sink Current    | ICL1 | VOL = 0.3V                            | 4    | -    | -    | μA   |
| WFG Source Current              | ICH2 | Vон = 1.2V                            | -    | 500  | -    | μA   |



## DC Characteristics, continued

| PARAMETER                                 | SYM. | TEST CONDITIONS          | MIN.    | TYP. | MAX.    | UNIT |
|-------------------------------------------|------|--------------------------|---------|------|---------|------|
| WFG Sink Current                          | ICL2 | Vol = 0.3V               | -       | 500  | -       | μA   |
| Pull-high Resistor                        | RH   | RST                      | -       | 1.0  | 2.0     | MΩ   |
| Pull-low Resistor                         | R∟   | MODE, SET                | -       | 1.0  | 2.0     | MΩ   |
| Input Low Voltage                         | VIL  | -                        | 0       | -    | 0.3 Vdd | V    |
| Input High Voltage                        | VIH  | -                        | 0.7 VDD | -    | VDD     | V    |
| Oscillator Resistor                       | Rosc | RC Mode                  | -       | 510  | -       | KΩ   |
| RDATA Drive Current<br>WDATA Sink Current | IRDD | Vdd = 3.0V<br>Voн = 2.7V | -       | 0.4  | -       | mA   |

### **AC Characteristics**

| PARAMETER                          | SYM.  | TEST CONDITIONS                  | MIN.                | TYP.   | MAX. | UNIT |
|------------------------------------|-------|----------------------------------|---------------------|--------|------|------|
| Op. Frequency                      | Fosc  | Crystal, VDD = 1.5V              | -                   | 32.768 | -    | KHz  |
| Op. Frequency                      | Fosc1 | RC mode, VDD = 1.5V              | -                   | 32.768 | -    | KHz  |
| LCD Frequency                      | FLCD  | Mask Option                      | -                   | 16     | -    | Hz   |
|                                    |       |                                  | -                   | 32     | -    | Hz   |
| Rising Debounce Time               | Trd   | MODE, SET, TIM<br>(Crystal Mode) | 35                  | -      | -    | mS   |
| Falling Debounce Time              | TFD   | MODE, SET, TIM<br>(Crystal Mode) | 35                  | -      | -    | mS   |
| Rising Debounce Time               | TRD   | MODE, SET, TIM<br>(RC Mode)      | 35 * 32768<br>Fosc1 | -      | -    | mS   |
| Falling Debounce Time              | TFD   | MODE, SET, TIM<br>(RC Mode)      | 35 * 32768<br>Fosc1 | -      | -    | mS   |
| Mode to Set Effect Time            | Тмѕ   | -                                | 1                   | -      | -    | mS   |
| Slow Adjust Effect Period          | TSPD  | -                                | 1                   | -      | 1999 | mS   |
| Quick Set Data Time                | TQD   | -                                | -                   | 125    | -    | mS   |
| Quick Set-up Time                  | TQS   | -                                | 2                   | -      | -    | S    |
| RST Active Low Width               | TRWD  | -                                | -                   | 1      | -    | μS   |
| Serial Transmit Data<br>Setup Time | TDS   | -                                | 50                  | -      | -    | nS   |
| Serial Transmit Data Hold<br>Time  | Трн   | -                                | 50                  | -      | -    | nS   |



#### AC Characteristics, Continued

| PARAMETER                          | SYM.  | TEST<br>CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|------------------------------------|-------|--------------------|------|------|------|------|
| Serial Receive Data<br>Access Time | TAS   | -                  | 50   | -    | -    | nS   |
| RCLK Period                        | TRCLK | -                  | 200  | -    | -    | nS   |
| WCLK Period                        | TWCLK | -                  | 150  | -    | -    | nS   |
| Transmit/Receive Time              | TTRN  | -                  | -    | 3    | -    | mS   |
| Oscillator Start Up Time           | TSTD  | -                  | 2    | -    | -    | S    |
| WFG Duty Cycle                     | TDCYL | -                  | -    | 50   | -    | %    |

### Table 1: Clock, Timer, and Normal Mode Function Table

| MS  | TIMER | CLOCK |                   | CLOCK MODE   |              | NORMAI       | MODE         |
|-----|-------|-------|-------------------|--------------|--------------|--------------|--------------|
| Pin | Bit   | Bit   | Progra-<br>mmable | Display-ed   | Displayed    | Programable  | Display-ed   |
| 0   | ×     | 0     | ×                 | $\checkmark$ | ×            | ×            | ×            |
| 0   | 0     | 1     | ×                 | ×            | =            | ×            | ×            |
| 0   | 1     | 1     | ×                 | ×            | ×            | ×            | $\checkmark$ |
| 1   | 0     | 0     |                   | ×            | $\checkmark$ | $\checkmark$ |              |
| 1   | 1     | 0     | $\checkmark$      | ×            | ×            | $\checkmark$ | $\checkmark$ |
| 1   | 0     | 1     | ×                 | ×            | $\checkmark$ | $\checkmark$ |              |
| 1   | 1     | 1     | ×                 | ×            | ×            | $\checkmark$ |              |

Notes:

1. "×" represent "don't care".

2. " $\sqrt{}$ " represent "function existed".

3. "×" represent "function not existed".

4. "≡" represent "initial state displayed".

### Table 2: Clock Mode Address Mapping





The address corresponding to the first displayed digit of Min./Hour/Date/Mon.

| Address<br>199–196 / 207–204/<br>215–212 / 223–220 | Displayed Digit      |
|----------------------------------------------------|----------------------|
| 0000                                               | None (M/D), * (H/Mi) |
| 0001                                               | 1 (M/D/H/Mi)         |
| 0010                                               | 2 (D/Mi/H)           |
| 0011                                               | 3 (D/Mi)             |
| 0100                                               | 4 (Mi)               |
| 0101                                               | 5 (Mi)               |
| Others                                             | ★ (M/D/H/Mi)         |

The address corresponding to the 2nd displayed digit of Min./Hour/Date/Mon.

| Address<br>195–192 / 203–200/<br>211–208 / 219–216 | Displayed Digit |
|----------------------------------------------------|-----------------|
| 0000                                               | 0               |
| 0001                                               | 1               |
| 0010                                               | 2               |
| 0011                                               | 3               |
| 0100                                               | 4               |
| 0101                                               | 5               |
| 0110                                               | 6               |
| 0111                                               | 7               |
| 1000                                               | 8               |
| 1001                                               | 9               |
| Others                                             | *               |

| 227–224 | H Dot of 16th Digit |
|---------|---------------------|
| 0000    | •                   |
| 0001    | None                |
| 0010    | None                |
| 0011    | None                |
| Others  | *                   |

Notes:

1. (M/D/H/Mi) means "for Mon. or Date or Hour or Min.".

2. "\*": Displays "0" or none by mask option.

3. "\*": Represent an illegal programming data.

4. "•" : Represent a leap year.



### TIMING WAVEFORMS



#### Figure 1. Address Format



#### Figure 2. Read/Write Change Function





Figure 3. Write Function Controlled By  $\mu P$ 



Timing Waveforms, continued <u>dummy</u> <u>read</u> read the serial data from the starting address write the starting address of read data WDATA « LSE MSB Starting address WCLK RDATA « f \_ \_ t RCLK T<sub>AS</sub>  $T_{DH}$ RDATA A В G Н RCLK T<sub>CLK</sub> -

Figure 4. Read Function Controlled By  $\mu P$ 



Timing Waveforms, continued



Figure 5. Mode Chart



Timing Waveforms, continued



Figure 6. Flow Chart





Figure 7. Clock Adjusting



Figure 8. LCD Clock Format



Timing Waveforms, continued



Figure 9. LCD Timer Format



Figure 10. LCD Layout



Timing Waveforms, continued



Figure 11. LCD Waveform



| Timina | Waveforms, | continued |
|--------|------------|-----------|
|        |            |           |

| SEG | Digit 1 |    | Digit 1 Dig |  | Digit 2 |  | Digit 3 |  | Digit 4 |  | Digit 5 |  | Digit 6 |  | Digit 7 |  | Digit 8 |  |
|-----|---------|----|---------|----|---------|----|---------|----|---------|----|---------|----|---------|----|---------|----|-------------|--|---------|--|---------|--|---------|--|---------|--|---------|--|---------|--|---------|--|
| СОМ | 32      | 31 | 30      | 29 | 28      | 27 | 26      | 25 | 24      | 23 | 22      | 21 | 20      | 19 | 18      | 17 |             |  |         |  |         |  |         |  |         |  |         |  |         |  |         |  |
| 1   | F       | А  | F       | А  | F       | А  | F       | А  | F       | А  | F       | А  | F       | А  | F       | Α  |             |  |         |  |         |  |         |  |         |  |         |  |         |  |         |  |
| 2   | G       | В  | G       | В  | G       | В  | G       | В  | G       | В  | G       | В  | G       | В  | G       | В  |             |  |         |  |         |  |         |  |         |  |         |  |         |  |         |  |
| 3   | Е       | С  | Е       | С  | Е       | С  | Е       | С  | Е       | С  | Е       | С  | Е       | С  | Е       | С  |             |  |         |  |         |  |         |  |         |  |         |  |         |  |         |  |
| 4   | D       | Н  | D       | Н  | D       | Н  | D       | Н  | D       | Н  | D       | Н  | D       | Н  | D       | Н  |             |  |         |  |         |  |         |  |         |  |         |  |         |  |         |  |

| SEG | Dig | it 9 | Digit 10 |    | Digit 10 |    | Digi | Digit 11 |   | Digit 12 |   | Digit 13 |   | Digit 14 |   | Digit 15 |  | Digit 16 |  |
|-----|-----|------|----------|----|----------|----|------|----------|---|----------|---|----------|---|----------|---|----------|--|----------|--|
| СОМ | 16  | 15   | 14       | 13 | 12       | 11 | 10   | 9        | 8 | 7        | 6 | 5        | 4 | 3        | 2 | 1        |  |          |  |
| 1   | F   | Α    | F        | А  | F        | А  | F    | А        | F | А        | F | А        | F | А        | F | Α        |  |          |  |
| 2   | G   | В    | G        | В  | G        | В  | G    | В        | G | В        | G | В        | G | В        | G | В        |  |          |  |
| 3   | Е   | С    | Е        | С  | Е        | С  | Е    | С        | Е | С        | Е | С        | Е | С        | Е | С        |  |          |  |
| 4   | D   | Н    | D        | Н  | D        | Н  | D    | Н        | D | Н        | D | Н        | D | Н        | D | Н        |  |          |  |

Figure 12. LCD Panel Format

The diagram for the W33D0001 control is shown in Figure 13.



Figure 13. Application Suggestion

Note: The condition, where normal mode is enabled by setting the MS pin high or low, is a mask option. Normal mode is enabled when the MS pin is high.







Figure 14. Normal Mode Cascade Application Circuit



Figure 15. Application Circuit

Notes:

1. VDD: W33D0001 SERIES Main power

2. VDD1: Voltage source come from  $\mu P$  for level shift



### **BONDING PAD DIAGRAM**



PAD LIST

| PAD NO. | PAD NAME | PIN# | Х        | Y       | PAD NO. | PAD NAME | PIN# | Х       | Y        |
|---------|----------|------|----------|---------|---------|----------|------|---------|----------|
| 1       | SEG 1    | 60   | -406.8   | 1507.80 | 31      | SEG 31   | 27   | 155.30  | -1542.80 |
| 2       | SEG 2    | 61   | -546.80  | 1507.80 | 32      | SEG 32   | 28   | 295.30  | -1542.80 |
| 3       | SEG 3    | 62   | -715.80  | 1507.80 | 33      | TEST2    | 29   | 648.45  | -1542.80 |
| 4       | SEG 4    | 63   | -855.60  | 1507.80 | 34      | MODE     | 30   | 883.20  | -1542.80 |
| 5       | SEG 5    | 64   | -1024.80 | 1507.80 | 35      | SET      | 31   | 1164.40 | -1350.10 |
| 6       | SEG 6    | 2    | -1172.30 | 1246.20 | 36      | RST      | 34   | 1164.40 | -1381.10 |
| 7       | SEG 7    | 3    | -1172.30 | 1077.20 | 37      | Vdd      | 35   | 1164.40 | -1241.10 |
| 8       | SEG 8    | 4    | -1172.30 | 937.20  | 38      | TEST1    | 36   | 1164.40 | -107810  |
| 9       | SEG 9    | 5    | -1172.30 | 768.20  | 39      | OSCO     | 37   | 1164.40 | -927.10  |
| 10      | SEG 10   | 6    | -1172.30 | 628.20  | 40      | OSCI     | 38   | 1164.40 | -321.00  |
| 11      | SEG 11   | 7    | -1172.30 | 459.20  | 41      | TIM      | 39   | 1164.40 | -379.80  |
| 12      | SEG 12   | 8    | -1172.30 | 319.20  | 42      | Vss      | 40   | 1164.40 | -221.50  |
| 13      | SEG 13   | 9    | -1172.30 | 150.20  | 43      | WCLK     | 41   | 1164.40 | -63.50   |
| 14      | SEG 14   | 10   | -1172.30 | 10.20   | 44      | RCLK     | 42   | 1164.40 | 78.40    |



Pad List, continued

| PAD NO. | PAD NAME | PIN# | Х        | Y        | PAD NO. | PAD NAME | PIN# | Х       | Y       |
|---------|----------|------|----------|----------|---------|----------|------|---------|---------|
| 15      | SEG 15   | 11   | -1172.30 | -158.80  | 45      | MS       | 43   | 1164.40 | 243.00  |
| 16      | SEG 16   | 12   | -1172.30 | -298.80  | 46      | RDATA    | 44   | 1164.40 | 421.70  |
| 17      | SEG 17   | 13   | -1172.30 | -467.80  | 47      | WDATA    | 45   | 1164.40 | 561.70  |
| 18      | SEG 18   | 14   | -1172.30 | -607.80  | 48      | Vdd1     | 46   | 1164.40 | 716.20  |
| 19      | SEG 19   | 15   | -1172.30 | -776.00  | 49      | 12 / 24  | 47   | 1164.40 | 885.20  |
| 20      | SEG 20   | 16   | -1172.30 | -916.80  | 50      | WFG      | 48   | 1164.40 | 1039.70 |
| 21      | SEG 21   | 17   | -1172.30 | -1085.80 | 51      | ATS      | 49   | 1164.40 | 1179.70 |
| 22      | SEG 22   | 18   | -1172.30 | -1225.80 | 52      | VLCD2    | 50   | 1164.40 | 1358.10 |
| 23      | SEG 23   | 19   | -1173.30 | -1394.80 | 53      | VLCD1    | 51   | 1164.40 | 1498.10 |
| 24      | SEG 24   | 20   | -940.70  | -1542.30 | 54      | CN       | 54   | 788.40  | 1507.80 |
| 25      | SEG 25   | 21   | -771.70  | -1542.30 | 55      | CP       | 55   | 619.40  | 1507.80 |
| 26      | SEG 26   | 22   | -631.70  | -1542.30 | 56      | COM1     | 56   | 302.90  | 1507.80 |
| 27      | SEG 27   | 23   | -462.70  | -1542.30 | 57      | COM2     | 57   | 162.90  | 1507.80 |
| 28      | SEG 28   | 24   | -322.70  | -1542.30 | 58      | COM3     | 58   | -37.40  | 1507.80 |
| 29      | SEG 29   | 25   | -153.70  | -1542.30 | 59      | COM4     | 59   | -177.40 | 1507.80 |
| 30      | SEG 30   | 26   | -13.70   | -1542.30 |         |          |      |         |         |



## PACKAGE DIMENSIONS

### 64-pin PQFP





## 

#### Headquarters

No. 4, Creation Rd. III, F Science-Based Industrial Park, T Hsinchu, Taiwan F TEL: 886-3-5770066 F FAX: 886-3-5792766 F http://www.winbond.com.tw/ Voice & Fax-on-demand: 886-2-27197006

Taipei Office

11F, No. 115, Sec. 3, Min-Sheng East Rd., Taipei, Taiwan TEL: 886-2-27190505 FAX: 886-2-27197502

Winbond Electronics (H.K.) Ltd. Rm. 803, World Trade Square, Tower II, 123 Hoi Bun Rd., Kwun Tong, Kowloon, Hong Kong TEL: 852-27513100 FAX: 852-27552064 Winbond Electronics North America Corp. Winbond Memory Lab. Winbond Microelectronics Corp. Winbond Systems Lab. 2727 N. First Street, San Jose, CA 95134, U.S.A. TEL: 408-9436666 FAX: 408-5441798

Note: All data and specifications are subject to change without notice.