# AK2306/2306LV # **Dual PCM CODEC for ISDN/VoIP TERMINAL ADAPTER** #### **GENERAL DESCRIPTION** AK2306 is a dual PCM CODEC-Filter most suitable for ISDN Terminal Adapter. It includes Selectable A-law/u-law function, Internal Gain Adjustment from +6dB to -18dB by 1dB step control, Selectable 16Hz/20Hz Ring Tone Generator for SLIC. All of these functions are controlled by the internal register accessed through the serial interface. PCM interface of AK2306 accepts Long Frame, Short Frame clock formats and GCI format. 64 x N kHz(128k-4096kHz) clock input is available for PCM interface. AK2306 and AK2306LV are pin-compatible, but different products which power supply voltage are 5.0V and 3.3V,respectively. #### **FEATURE** - Dual PCM CODEC and Filtering systems for ISDN Terminal Adapter - Selectable Ring Tone Generator for SLIC 16Hz or 20Hz tone is available. - Independent functions on each channel controlled by the internal register - Power Down Mode - Mute - Gain Adjustment: +6 to -18dB (1dB step) - Selectable PCM Data Interface Timing: Long Frame / Short Frame/GCI - Variable PCM Data Rate: 64k x N [Hz] (128k 4.096MHz) - OP Amp for External Gain Adjustment - A-law/u-law Register Selectable - Serial Interface to access the internal register - Power on Reset - Single Power Supply Voltage - $+5.0V \pm 5\%$ (AK2306) - $+3.3V \pm 0.3V (AK2306LV)$ - Low Power Consumption ### **PACKAGE** - 24pinVSOP 7.9 x 7.6 mm (0.5mm pin pitch) # CONTENTS | ITEMS | PAGE | |------------------------------------|------| | | | | - BLOCK DIAGRAM | . 3 | | - PIN ASSIGNMENT | . 4 | | - PIN CONDITION | . 5 | | - PIN FUNCTION | . 6 | | - CIRCUIT DESCRIPTION | . 8 | | - FUNCTIONAL DESCRIPTION | . 9 | | - PCM INTERFACE | . 9 | | LONGFRAME/SHORTFRAME/GCI | | | - MUTE | 12 | | - GAIN ADJUSTMENT | . 13 | | - RING TONE GENERATOR | 14 | | - RESET | 15 | | - POWER DOWN | . 16 | | - SERIAL INTERFACE | . 18 | | - REGISTER | . 22 | | - ABSOLUTE MAXIMUM RATINGS | . 25 | | - RECOMMENDED OPERATING CONDITIONS | . 25 | | - ELECTRICAL CHARACTERISTICS | . 25 | | - APPLICATION CIRCUIT EXAMPLE | . 34 | | - PACKAGE INFORMATION | . 36 | ### **BLOCK DIAGRAM** ### **PIN ASSIGNMENT** # PIN CONDITION | Pin# | Name | I/O | Pin type | AC load<br>(MAX.) | DC load<br>(MIN.) | Outout status<br>(Power down<br>mode) | Output status<br>(Reset) | Remarks | |------|-------|-----|--------------|-------------------|-------------------|---------------------------------------|--------------------------|-------------| | | VFTP1 | | Analog | | | | | | | | VFTN1 | | Analog | | | | | | | | GST1 | | Analog | 50pF | 10kΩ(*1) | Hi-Z | Hi-Z | | | | GSR1 | 0 | Analog | 50pF | 10kΩ (*1) | Hi-Z | Hi-Z | | | | VFR1 | I | Analog | | | | | | | | VR1 | 0 | Analog | 50pF | 10kΩ | Hi-Z | Hi-Z | | | | VDD | - | | | | | | | | | FS | I | TTL/CMOS(*3) | | | | | | | | BCLK | I | TTL/CMOS(*3) | | | | | | | | DX | 0 | CMOS | 15pF | | Hi-Z | Hi-Z | | | | DR | I | TTL/CMOS(*3) | | | | | | | | TNOUT | 0 | CMOS | 15pF | | L | L | | | | SCLK | I | TTL/CMOS(*3) | | | | | | | | DATA | I/O | TTL/CMOS(*3) | 15pF | | Input | Input | | | | CSN | I | TTL/CMOS(*3) | | | | | | | | LPC | 0 | Analog | | | | | 0.22uF (*2) | | | VSS | - | | | | | | | | | VR0 | 0 | Analog | 50pF | 10kΩ | Hi-Z | Hi-Z | | | | VFR0 | I | Analog | | | | | | | | GSR0 | 0 | Analog | 50pF | 10kΩ (*1) | Hi-Z | Hi-Z | | | | GST0 | I | Analog | 50pF | 10kΩ (*1) | Hi-Z | Hi-Z | | | | VFTN0 | 0 | Analog | | | | | | | | VFTP0 | 0 | Analog | | | | | | | | VREF | 0 | Analog | | | | | 1.0 uF (*2) | <sup>\*1)</sup> DC load(MIN.) includes a feedback resistance of input/output op-amp. \*2) External capacitance should be connected to VSS. \*3) TTL level is applied only for the input level of AK2306LV. Output level for both AK2306 and AK230LV, and the input level of AK2306 are CMOS level. ## PIN FUNCTION | Pin# | Name | I/O | Function | |------|-------|-----|-----------------------------------------------------------------------------------------| | 1 | VFTP1 | I | Positive analog input of the transmit OPamp(AMPT1) for channel 1. | | 1 | VIIII | ' | Transmit gain is defined by the ratio of R2/R1. | | | | | R1 is the external input resister connected to this pin. | | | | | R2 is the external feedback resister connected between this pin and GST1. | | 2 | VFTN1 | | Negative analog input of the transmit OPamp(AMPT1) for channel 1. | | | | ' | regative analog input of the transmit of amp(xxvii 11) for channel i. | | 3 | GST1 | 0 | Output of the transmit OPamp(AMPT1) for channel 1. | | | | | The external feedback resister is connected between this pin and VFTP1. | | 4 | GSR1 | 0 | Output of the receive OPamp(AMPR1) for channel 1. | | 5 | VFR1 | l | Negative analog input of the receive OPamp(AMTR1) for channel 1. | | | | | Receive gain is defined by the ratio of R4/R3. | | | | | R3 is the external input resister connected to this pin. | | | | | R4 is the external feedback resister connected between this pin and VR1. | | 6 | VR1 | 0 | Analog Output equivalent to the received PCM data for channel 1. | | | | | Output gain is adjusted by the GA1R. | | 22 | VFTN0 | 1 | Negative analog input of the transmit OPamp(AMPT0) for channel 0. | | | | | Transmit gain is defined by the ratio of R2/R1. | | | | | R1 is the external input resister connected to this pin. | | | | | R2 is the external feedback resister connected between this pin and GST0. | | 23 | VFTP0 | I | Positive analog input of the transmit OPamp(AMPT0) for channel 0. | | 21 | GST0 | 0 | Output of the transmit OPamp(AMPT0) for channel 0. | | | | | The external feedback resister is connected between this pin and VFTP0. | | 17 | VR0 | 0 | Analog Output equivalent to the received PCM data for channel 0. | | | | | Output gain is adjusted by the GA0R | | 19 | VFR0 | I | Negative analog input of the receive OPamp(AMTR0) for channel 0. | | | | | Receive gain is defined by the ratio of R4/R3. | | | | | R3 is the external input resister connected to this pin. | | | | | R4 is the external feedback resister connected between this pin and VR0. | | 20 | GSR0 | 0 | Output of the receive OPamp(AMPR0) for channel 0. | | 10 | DX | 0 | Serial output of PCM data. | | 10 | | ` | The channel 1 data is output following the channel 0 data. The PCM data rate is | | | | | synchronized with BCLK. This output remains in the high impedance state except for the | | | | | period of transmitting PCM data. | | 11 | DR | | Serial input of PCM data. | | | | | The channel 1 data is received following the channel 0 data. The PCM data rate is | | | | 1 | synchronized with BCLK. | | 8 | FS | I | Frame sync input. | | | | 1 | This clock is input for the internal PLL which gerenates the internal system clocks. FS | | | | | must be 8kHz clock which is synchronized with BCLK. | | 9 | BCLK | I | Bit clock of PCM data interface. | | | | 1 | This clock defines the input/output timing of DX and DR. | | | | | The frequency of BCLK should be 64 x N kHz(128k – 4096kHz). | | Pin# | Name | I/O | Function | |------|-------|-----|--------------------------------------------------------------------------------| | 12 | TNOUT | 0 | Ring Tone output pin. | | | | | 16Hz or 20Hz tone is selected by the internal register. | | 14 | DATA | I/O | Data input of serial interface. | | 13 | SCLK | I | Clock input of serial interface. | | 15 | CSN | I | Read and write enable of serial interface. | | 16 | LPC | 0 | Pin for PLL loop filter. | | | | | External capacitance(Min 0.22uF) should be connected between this pin and VSS. | | 24 | VREF | 0 | Analog ground output. | | | | | External capacitance(1.0 uF) should be connected between this pin and VSS. | | 7 | VDD | - | Positive supply voltage. | | | | | +5V(AK2306) or +3.3V(AL2306LV) supply. | | 18 | VSS | - | Ground. | # **CIRCUIT DESCRIPTION** | Block | Function | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AMPT0,1 | Op-amp for input gain adjustment. This op-amp has differential inputs. Adjusting the gain with external resistors. The resistor larger than $10k\Omega$ is recommended for the feedback resistor.<br><note> AMPT0(1) becomes automatically power down, when CODEC ch0(1) is power down.</note> | | AMPR0,1 | Op-amp for output gain adjustment. This op-amp is used as an inverting amplifier. Adjusting the gain with external resistors. The resistor larger than $10k\Omega$ is recommended for the feedback resistor. | | AAF | Integrated anti-aliasing filter which prevents signals around the sampling rate from folding back into the voice band. AAF is a 2nd order RC low-pass filter. | | A/D | Converts analog signal to 8bit PCM data according to the companding schemes of ITU recommendation G.711; A-law or u-law. The band limiting filter is also integrated. The selection of companding schemes is set by ALAWN register as follows: "H": u-Law "L": A-Law | | D/A | Expands 8bit PCM data according to A-law or u-law. The selection of companding schemes is set by ALAWN register as follows: "H": u-Law "L": A-Law | | SMF | Extracts the inband signal from D/A output. It also corrects the sinx/x effect of D/A output. | | BGREF | Provides the stable analog ground voltage using an on-chip band-gap reference circuit which is temperature compensated. The output voltage is 2.4V for +5V operation(AK2306) or 1.5V for +3.3V operation(AK2306LV). | | RING TONE<br>GENERATOR | Generates two kinds of tone; 16Hz or 20Hz. Tone selection and Tone ON/OFF is controlled by the registers. | | GA0T/R<br>GA1T/R<br>GATN | Gain selects of analog I/O signals. It is posibble to select gain from +6dB to -18dB (1dB/step). Gain is defined by the internal register. | | SERIAL I/F | Interface to the internal register by using SCLK, DATA, and CSN pins. | | PLL | PLL generates system clock of AK2306. Reference clock is FS (8KHz). More than 0.22uF of an external capacitance should be connected between LPC and VSS. | | PCM I/F | PCM data rate is available for 64xN(N = 2 to 64)kHz which synchronizes with BCLK. Two kinds of data format (Long Frame, Short Frame) are available. Each data format is automatically detected. PCM data stream, which includes ch0 and ch1 data, is output through DX pin and input through DR pin. Ch1 PCM data stream always follows ch0 PCM data stream. | ### **FUNCTIONAL DESCRIPTION** ### **PCM Data Interface** AK2306 supports the following 3 PCM data formats - Long Frame Sync(LF) - Short Frame Sync(SF) - GCI PCM data of both channels are multiplexed and interfaced through the common pins(DR,DX). The first 8bit is defined as B1 channel and the seconds 8bit is defined as B2 channel in the PCM data stream. The order of PCM data is MSB first in each channel. #### Selection of the interface mode The GCI and ordinary PCM interface(LF,SF) are selectable through the CPU register as following table. LF and SF is automatically selected by AK2306 by means of detecting the length of 8KHz frame signal. Register for PCM Interface mode select (Address:101 Bit:0) | PCMIF | PCM Interface | Comments | |-------|---------------|----------------------------------| | 0 | LF or SF | LF/SF are selected automatically | | 1 | GCI | | <sup>\*</sup> Default on power-on reset =LF/SF mode(PCMIF=0). #### LONG FRAME(LF)/SHORT FRAME(SF) #### **Automatic LF/SF selection** AK2306 monitors the duration of the "H" level of FS and automatically selects LF or SF interface format. | period of FS="H" | Interface format | |---------------------------|------------------| | more than 2 clocks of BCK | LF | | 1 clock of BCK | SF | #### Timing of the interface 8 bits PCM data is accommodated in 1 frame( 125us ) defined by 8kHz frame sync signal. Although there are 64 time slots at maximum in 8kHz frame(when BCK=4.096MHz), PCM data for AK2306 occupy first and second time slot for channel 0 and channel 1,respectively as is indicated in figures of next page. #### - Frame Sync signal (FS) 8kHz reference signal. This signal indicated the timing and the frame position of 8kHz PCM interface. All the internal clock of the LSI is generated based on this FS signal. #### - Bit Clock (BCLK) BCLK defines the PCM data rate. BCLK can be varied from 128kHz to 4.096MHz by 64kHz step. ### - Position of the Ch0,Ch1 PCM data in the DX/DR data flow B1 and B2 channel of the PCM data channel are assigned to Analog Ch0 and Ch1 as is defined by SEL2B register. CH0,1selection (Address:100 Bit:5) | SEL2B | CH0 | CH1 | Remarks | |-------|-----|-----|------------------| | 0 | B1 | B2 | Default on Reset | | 1 | B2 | B1 | | # <2ch Multiplexed> LongFrame ### ShortFrame ### <Non Multiplex> Not supported ### ! Important Notice Please don't stop feeding FS and BCLK except Full power down mode. Internal PLL does free running when either FS or BCLK is not provided. In this case, the frequency of Ring Tone output is not guaranteed. ### GCI (General Circuit Interface) GCI format is used for ISDN application. The data format and clocking is showed as Fig X. #### timing of the interface 8 bits PCM data is accommodated in 1 frame( 125us ) defined by 8kHz frame sync signal. Although there are 32 time slots at maximum in 8kHz frame(when BCK=4.096MHz), PCM data on GCI occupy first and second time slot for channel 0 and channel 1,respectively. #### Frame Sync signal (FS) 8kHz reference signal. This signal indicated the timing and the frame position of 8kHz GCI. All the internal clock of the LSI is generated based on this FS signal. High level duration of the FS is 1 clock period of BCLK. #### Bit Clock (BCLK) BCLK defines the GCI data rate. The bit rate of GCI data is half of BCLK. BCLK can be varied from 512kHz to 4.096MHz by 128kHz step. #### Position of the Ch0,Ch1 GCI data in the DX/DR data flow B1 and B2 channel of the GCI data channel are assigned to Analog Ch0 and Ch1 as is defined by SEL2B register as same way as PCM interface. CH0,1selection(Address:100 Bit:5) | _ | . 10, 10010011011 | 100.000.100 | | | |---|-------------------|-------------|-----|------------------| | | SEL2B | CH0 | CH1 | Remarks | | | 0 | B1 | B2 | Default on Reset | | | 1 | B2 | B1 | | ### <2ch Multiplex> #### <Non Multiplex> Not supported #### ! Important Notice Please don't stop feeding FS and BCLK except Full power down mode. Internal PLL does free running when either FS or BCLK is not provided. In this case, the frequency of Ring Tone output is not guaranteed. ### **MUTE** The output on each channel can be muted independently through the CPU register as shown in the table. Mute register( Address:100 Bit:5,4) | MTCH0,1 | Operation | DX pin | VRX pin | |---------|-----------|---------------------|---------------------| | 0 | Normal | PCM data output | CODEC analog output | | 1 | Mute | High-Impedance(* 1) | AGND* | (\*1) MTCH0 and MTCH1 are the mute control bit for CH0 and CH1, respectively. B1 and B2 channel muted by MTCH0/1 is defined by SEL2B bit shown in the PCM Interface section. #### <EXAMPLE> VRX0 : CODEC CH0 analog output is always at AGND level. VRX1 : CODEC CH1 analog output is the signal converted from the PCM data of CH1 input through DR pin. ### GCI mode CH0 mute (MTCH0=1, MTCH1=0, SEL2B=0) VRX0 : CODEC CH0 analog output is always at AGND level. VRX1 : CODEC CH1 analog output is the signal converted from the PCM data of CH1 input through DR pin. ### **GAIN ADJUSTMENT** Analog input/output gain can be adjusted at the range from +6dB to -18dB by 1.0dB step through CPU register. VR Register( Address:011 -000 Bit:4 -0) | GanT4<br>GanR4 | GanT3<br>GanR3 | GAnT2<br>GAnR2 | GAnT1<br>GAnR1 | GAnT0<br>GAnR0 | Gain<br>[dB] | Remarks | |----------------|----------------|----------------|----------------|----------------|--------------|---------| | 0 | 0 | 0 | 0 | 0 | +6 | | | 0 | 0 | 0 | 0 | 1 | +5 | | | 0 | 0 | 0 | 1 | 0 | +4 | | | 0 | 0 | 0 | 1 | 1 | +3 | | | 0 | 0 | 1 | 0 | 0 | +2 | | | 0 | 0 | 1 | 0 | 1 | +1 | | | 0 | 0 | 1 | 1 | 0 | 0 | Default | | 0 | 0 | 1 | 1 | 1 | -1 | | | 0 | 1 | 0 | 0 | 0 | -2 | | | 0 | 1 | 0 | 0 | 1 | -3 | | | 0 | 1 | 0 | 1 | 0 | -4 | | | 0 | 1 | 0 | 1 | 1 | -5 | | | 0 | 1 | 1 | 0 | 0 | -6 | | | 0 | 1 | 1 | 0 | 1 | -7 | | | 0 | 1 | 1 | 1 | 0 | -8 | | | 0 | 1 | 1 | 1 | 1 | -9 | | | 1 | 0 | 0 | 0 | 0 | -10 | | | 1 | 0 | 0 | 0 | 1 | -11 | | | 1 | 0 | 0 | 1 | 0 | -12 | | | 1 | 0 | 0 | 1 | 1 | -13 | | | 1 | 0 | 1 | 0 | 0 | -14 | | | 1 | 0 | 1 | 0 | 1 | -15 | | | 1 | 0 | 1 | 1 | 0 | -16 | | | 1 | 0 | 1 | 1 | 1 | -17 | | | 1 | 1 | | | | -18 | | ### **RING TONE GENERATOR** Ring tone generator generates two kinds of ring tone, 16Hz and 20Hz. The frequency of the tone can be selected by CPU register. #### Tone frequency selection Tone Selection register (Address: 101, Bit: 4) | TNFQ | Tone Frequency | Remarks | |------|----------------|---------| | 0 | 16Hz | Default | | 1 | 20Hz | | ### Tone output enable Tone output can be enabled/disabled through CPU register. RING TONEGEN Enable (Address: 100, Bit: 2) | PDTN | RING TONE GENERATOR | Remarks | |------|---------------------|---------| | 1 | Power Down* | Default | | 0 | Tone output enabled | | <sup>\*</sup> When Power down is selected, TNOUT pin output is fixed to "L" level. #### **RESET** #### Power on Reset AK2306 automatically generates the internal reset pulse which resets all the circuit that is necessary to start the initialization after the power on reset. The CPU registers are set to the default value. After the internal reset pulse is generated, CODEC Ch0/Ch1 starts the initialization procedure by being fed FS signal, and it takes 180ms(typ.), 350ms(max) to complete the initialization after the detection of power on. #### Power up slope to enable the Power-on Reset When power-up slope is no longer than 50ms(=5tau:tau is time constant), Power On Reset works normally. When the time is longer than 50ms, Power On Reset is not activated and no internal registers are initialized. In this case all registers must be written through CPU interface. NOTE) For stable operation after power up, we recommend to write all register value through CPU interface after power up. #### Recommended start up procedure The following start up procedure is recommended when AK2306/LV is going to power up. #### POWER DOWN Power consumption is reduced in the power down mode. In the power down mode, the current fed to analog circuits and the clock for digital circuits, are stopped, and the relating circuits hold its status. There are two power down modes. - Power down for all circuits - Power down by block #### **POWER DOWN MODE SETTING** 2 power down modes | Mode | Circuits | Registers | Operation for "0"/"1" | Note | | |-------------|-----------------|-----------|----------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------| | All circuit | All | PD | "0" : Normal "1" : Power down | - CPU Registers are not reset Serial I/F is available No need to supply FS, BCLK. | | | | CODEC<br>CH0 | PDCH0 | | - Keep supplying FS, even when CODEC CH0,1 are in power down mode (see | | | Block | CODEC<br>CH1 | PDCH1 | "0" : Normal<br>"1" : Power down | "0": Normal "1": Power down page 10,11). When CODEC CHn(n=0,1) is down mode, the functions below a | page10,11). - When CODEC CHn(n=0,1) is in power down mode, the functions below are active: | | - | RING<br>TONEGEN | PDTN | | (1) AMPTn(n=0,1) Input/Output (2) TNOUT Output Please refer next page table in deltail. | | ### **CANCELLATION OF POWER DOWN : CODEC** When power down mode for CODEC CH0/CH1 is cleared, the CODEC circuitry starts to be initialized. It takes 130mS(typ.). When full circuit power down mode for CODEC is cleared, AK2306/LV starts the same wake up sequence as one at power on. It takes 250ms(Typ) Wake up time for Tone generator is 125us(Typ). <sup>\*</sup> In the power down mode, the output pins of corresponding blocks turn to Hi-Z except TNOUT pin.(See page 5) | POWER<br>DOWN<br>BLOCK | | ALL<br>BLOCK | CODEC<br>CH0 | CODEC<br>CH1 | CODEC<br>CH0&1 | RING<br>TONEGEN | |------------------------|----------------|--------------|--------------|--------------|----------------|-----------------| | RE | GISTER | PD | PDCH0 | PDCH1 | PDCH0<br>PDCH1 | PDTN | | | AMPT0 | OFF | | | | | | | GA0T | OFF | OFF | | OFF | | | 0 | AAF0 | OFF | OFF | | OFF | | | Channel | CODEC<br>CH0 | OFF | OFF | | OFF | | | ਠੋ | SMF0 | OFF | OFF | | OFF | | | | GA0R | OFF | | | | | | | AMPR0 | OFF | | | | | | | AMPT1 | OFF | | | | | | | GA1T | OFF | | OFF | OFF | | | _ | AAF1 | OFF | | OFF | OFF | | | Channel | CODEC<br>CH1 | OFF | | OFF | OFF | | | ਠੋ | SMF1 | OFF | | OFF | OFF | | | | GA1R | OFF | | | | | | | AMPR1 | OFF | | | | | | РС | M I/F | OFF | | | OFF | | | Т | RING<br>ONEGEN | OFF | | | | OFF | | PLI | <u> </u> | OFF | | | | | | BG | REF | OFF | | | | | | SE | RIAL I/F | | | | | | #### **SERIAL INTERFACE** The internal registers can be read/written with SCLK, DATA, and CSN pins. 1word consists of 16bits. The first 4bits are the instruction code which specifies read/write. The following 3bits specify the address. The rest of 8bits are for setting registers. | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | В3 | B2 | B1 | В0 | |-----|-----------------|--------|-----|-----|-------------------|----|----|----|----|--------|----------|----|---------|----|----| | 13 | 12 | I1 | 10 | A2 | A1 | Α0 | * | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | lı | nstructi<br>(4l | on cod | e | A | Address<br>(3bit) | 6 | * | | | Data f | for inte | | gisters | | | <sup>\*)</sup>Dummy bit for adjusting the I/O timing when reading register. #### **INSTRUCTION CODEC** | 13 | 12 | I1 | 10 | Read/Write | |----|-------|-------|----|------------| | 1 | 1 | 1 | 0 | Read | | 1 | 1 | 1 | 1 | Write | | | Other | codes | | No action | #### **SCLK and WRITE/READ** - (1) Input data are loaded into the internal shift register at the rising edge of SCLK. - (2) The rising edge of SCLK is counted after the falling edge of CSN. - (3) When CSN is "L" and more than 16 SCLK pulses: **[WRITE]** Data are loaded into the internal register at the rising edge of the SCLK 16<sup>th</sup> pulse. **[READ]** DATA pin is switched to an input pin at the falling edge of the SCLK 16<sup>th</sup> pulse. #### **CSN and WRITE / READ CANCELLATION** - (1) WRITE is cancelled when CSN goes up before the rising edge of the SCLK 16<sup>th</sup> pulse. - (2) READ is cancelled when CSN goes up before the falling edge of the SCLK 16<sup>th</sup> pulse. ### SERIAL WRITE / READ (SERIAL ACCESS) - (1) CSN must go up to "H" before the next access in successive access. - (2) When the next access is going to be done, if CSN remains to be "L", successive access can not be done. #### WRITE ### Continuous SCLK ### **Burst SCLK** SCLK can be stop at "H" level or "L" level at anytime during the write cycle. After resuming the SCLK, write cycle is retrieved normally. ### CANCELLATION Z DATA pin: Input mode (Hi-Z) ### SERIAL ACCESS Serial access with CSN staying "L" during the serise of write cycle. #### **READ** ### CONTINOUS SCLK ### Burst SCLK ### SERIAL ACCESS Serial access with CSN staying "L" during the serise of read cycle. | | | | | | F | REGISTE | R MAP | | | | | |-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | Bit<br>11 | Bit<br>10 | Bit<br>9 | Bit<br>8 | Bit<br>7 | Bit<br>6 | Bit<br>5 | Bit<br>4 | Bit<br>3 | Bit<br>2 | Bit<br>1 | Bit<br>0 | | A2 | A1 | A0 | * | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 0 | 0 | * | 0 | 0 | - | GA0R4 | GA0R3 | GA0R2 | GA0R1 | GA0R0 | | 0 | 0 | 1 | * | 0 | 0 | - | GA1R4 | GA1R3 | GA1R2 | GA1R1 | GA1R0 | | 0 | 1 | 0 | * | 0 | 0 | - | GA0T4 | GA0T3 | GA0T2 | GA0T1 | GA0T0 | | 0 | 1 | 1 | * | 0 | 0 | - | GA1T4 | GA1T3 | GA1T2 | GA1T1 | GA1T0 | | 1 | 0 | 0 | * | 0 | 0 | MTCH1 | MTCH0 | PD | PDTN | PDCH1 | PDCH0 | | 1 | 0 | 1 | * | 0 | 0 | 0 | 0 | TNFQ | ALAWN | SEL2B | PCMIF | | 1 | 1 | 0 | * | | Reserved | | | | | | | | 1 | 1 | 1 | * | | Reserved | | | | | | | <sup>\*)</sup>Dummy Bit Note) Address(000 - 011), Bit5(D5) can not be write and "0" data will be output when it is accessed to read. #### **INITIALIZATION OF REGISTERS** The registers are initialized at POWER ON RESET only. Power on reset may not be excuted due to the difference of power up time constant. Thus it is highly recommended that all the register (address(000 - 101)) are to be written at the time of the power up and after the abnormal circumstances happens such as micro interrupt of the power line or mal operation due to lightning. ### **REGISTER FUNCTION** | Address | Bit | Name | Default | Function | Refer | |---------|-----|-------|---------|--------------------------------|-------| | 000 | 0 | GA0R0 | 0 | Receive gain adjustment on ch0 | | | | 1 | GA0R1 | 1 | +6 to -18dB by 1.0dB step | | | | 2 | GA0R2 | 1 | | | | | 3 | GA0R3 | 0 | 00000: +6dB 11xxx: -18dB | | | | 4 | GA0R4 | 0 | | | | | 5 | - | | | | | | 6 | 0 | 0 | Test mode | | | | 7 | 0 | 0 | Please write all "0". | | | 001 | 0 | GA1R0 | 0 | Receive gain adjustment on ch1 | | | | 1 | GA1R1 | 1 | +6 to -18dB by 1.0dB step | | | | 2 | GA1R2 | 1 | | | | | 3 | GA1R3 | 0 | 00000: +6dB 11xxx: -18dB | | | | 4 | GA1R4 | 0 | | | | | 5 | - | | | | | | 6 | 0 | 0 | Test mode | | | | 7 | 0 | 0 | Please write all "0". | | Note) All registers except address(000 - 011), Bit5(D5) can be read/write. Note) Please write "all 0's" for address(000 - 100), Bit7,6(D7,D6) and address(101), Bit7,6,5,4(D7 - D4) for normal operation. | Address | Bit | Name | Default | Function | Refer | |---------|----------|---------|----------|------------------------------------------------------|-------| | 010 | 0 | GA0T0 | 0 | Transmit gain adjustment on ch0 | | | | 1 | GA0T1 | 1 | +6 to -18dB by 1.0dB step | | | | 2 | GA0T2 | 1 | | | | | 3 | GA0T3 | 0 | 00000: +6dB 11xxx: -18dB | | | | 4 | GA0T4 | 0 | | | | | 5 | - | | | | | | 6 | 0 | 0 | Test mode | 1 | | | 7 | 0 | 0 | Please write all "0". | | | 011 | 0 | GA1T0 | 0 | Transmit gain adjustment on ch1 | | | | 1 | GA1T1 | 1 | +6 to -18dB by 1.0dB step | | | | 2 | GA1T2 | 1 | , , , , , , , , , , , , , , , , , , , , | | | | 3 | GA1T3 | 0 | 00000: +6dB 11xxx: -18dB | | | • | 4 | GA1T4 | 0 | | | | | 5 | - | <u> </u> | | 1 | | | 6 | 0 | 0 | Test mode | 1 | | | 7 | 0 | 0 | Please write all "0". | | | 100 | 0 | PDCH0 | 0 | CODEC CH0,1 Power down control | | | | 1 | PDCH1 | 0 | 0: Power ON 1: Power OFF | | | | | | | RING TONEGEN Power down | | | | 2 | PDTN | 1 | control | | | | | | | 0: Power ON 1: Power OFF | | | | 3 | PD | 0 | Full Power down | | | | <u> </u> | FD | U | 0: Power ON 1: Power OFF | | | | 4 | MTDX0 | 0 | Mute control: VR0.VR1,DX pin | | | | 5 | MTDX1 | 0 | 0: Normal output 1: Mute | | | | 6 | 0 | 0 | Test mode | | | | 7 | 0 | 0 | Please write all "0". | | | 101 | 0 | PCMIF | 0 | PCM Interface select 0: LF/SF 1: GCI | | | | 1 | SEL2B | 0 | PCM data channel select<br>0: CH0 -> B1 1: CH1 -> B1 | | | | 2 | ALAWN | 1 | A/u-law select | | | | | ALAVVIN | ' | 0: A-law 1: u-law | | | | 3 | TNFQ | 0 | Tone frequency select 0: 16Hz 1: 20Hz | | | | 4 | 0 | 0 | Test mode | | | | 5 | 0 | 0 | Please write all "0". | | | | 6 | 0 | 0 | | | | | 7 | 0 | 0 | | | | 110 | 0 | | 0 | Reserved | | | | 1 | | 0 | | | | | 2 | | 0 | | | | | 3 | | 0 | | | | | 4 | | 0 | | | | [ | 5 | | 0 | | | | | 6 | | 0 | | | | | 7 | | 0 | | | | Address | Bit | Name | Default | Function | Refer | |---------|-----|------|---------|----------|-------| | 111 | 0 | | 0 | Reserved | | | | 1 | | 0 | | | | | 2 | | 0 | | | | | 3 | | 0 | | | | | 4 | | 0 | | | | | 5 | | 0 | | | | | 6 | | 0 | | | | | 7 | | 0 | | | ### **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Min | Max | Units | |------------------------------------------|--------|------|---------|-------| | Power Supply Voltages | | | | | | Analog/Digital Power Supply | VDD | -0.3 | 6.5 | V | | VSS Voltage | VSS | -0.1 | 0.1 | V | | Digital Input Voltage | VTD | -0.3 | VDD+0.3 | V | | Analog Input Voltage | VTA | -0.3 | VDD+0.3 | V | | Input current (except power supply pins) | lin | -10 | 10 | mA | | Storage Temperature | Tstg | -55 | 125 | °C | Warning: Exceeding absolute maximum ratings may cause permanent damage. Normal operation is not guaranteed at these extremes. ### **RECOMMENDED OPERATING CONDITIONS** | Parameter | Symbol | Min | Тур | Max | Units | |-----------------------------------------|---------|------|-----|------|-------| | Power Supplies | | | | | | | Analog/Digital power supply( AK2306 ) | VDD | 4.75 | 5.0 | 5.25 | V | | Power Supplies | | | | | | | Analog/Digital power supply( AK2306 LV) | VDD | 3.0 | 3.3 | 3.6 | V | | Ambient Operating Temperature | Ta | -40 | | 85 | °C | | Frame Sync Frequency | FS0,FS1 | | 8 | | kHz | Note) All voltages reference to ground: VSS=0V ### **ELECTRICAL CHARACTERISTICS** Unless otherwise noted, guaranteed for VDD=+5V +/– 5%(AK2306), VDD=+3V+/-0.3V(AK2306LV), Ta = $-40 \sim +85$ °C, FS=8kHz. ### **DC Characteristics** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-------------------------------------|--------|--------------------------------------------|--------|-----|--------|-------| | Power Consumption | PDD1 | PDCH0,1 PDDT0,1=0,0<br>All output unloaded | | 65 | | mW | | BCLK=2048kHz | PDD2 | PDCH0,1 PDDT0,1=1,0<br>All output unloaded | | 35 | | 11100 | | Output High Voltage<br>(CMOS level) | Vон | IOH=-1.6mA | 0.8VDD | | | V | | Output Low Voltage<br>(CMOS level) | Vol | IOL=1.6mA | | | 0.4 | ٧ | | Input High Voltage1 (CMOS level) | VIH1 | | 0.7VDD | | | ٧ | | Input High Voltage2 (TTL level) | VIH2 | | 2.4 | | | V | | Input Low Voltage1<br>(CMOS level) | VIL1 | | | | 0.3VDD | V | | Input Low Voltage2<br>(TTL level) | VIL2 | | | | 8.0 | V | | Input Leakage Current | li | | -10 | | +10 | uA | | Input Capacitance | Ci | | | | 5 | pF | | Output Leakage Current | lo | Tri-state mode | -10 | _ | +10 | uA | | Power Consump.@PD | PDDd | | - | 2.5 | - | mW | ### **CODEC** | Parameter | Cor | Conditions | | Тур | Max | Units | |------------------------|--------------|---------------|------|-------|-----|-------| | Analog Input Level | Input: | Input: AK2306 | | 0.849 | | Vrms | | | 0dBm0@1020Hz | AK2306LV | | 0.531 | | | | Absolute Transmit Gain | | • | -0.6 | - | 0.6 | dB | | Analog Output Level | Input: | AK2306 | | 0.849 | | Vrms | | | 0dBm0@1020Hz | AK2306LV | | 0.531 | | | | Absolute Receive Gain | | | -0.6 | - | 0.6 | dB | | Maximum Overload Level | +3.14dBm0 | AK2306 | | 1.219 | | Vrms | | | | AK2306LV | | 0.762 | | | **Gain Tracking** | Parameter | Co | Conditions | | Тур | Max | Units | |------------------------------|------------------|-------------------------------------|------|-----|-----|-------| | Transmit Gain Tracking Error | Reference Level: | Reference Level: -55dBm0 ~-50dBm0 - | | - | 1.2 | | | | -10dBm0 | -50dBm0 ~-40dBm0 | -0.4 | - | 0.4 | dB | | | 1020Hz Tone | -40dBm0 ~ 3dBm0 | -0.2 | - | 0.2 | | | Receive Gain Tracking Error | Reference Level: | -55dBm0 ~-50dBm0 | -1.2 | - | 1.2 | | | | -10dBm0 | -50dBm0 ~-40dBm0 | -0.4 | - | 0.4 | dB | | | 1020Hz Tone | -40dBm0 ~ 3dBm0 | -0.2 | - | 0.2 | | **Frequency Response** | rrequency kesponse | | | | | | | |-----------------------------|--------------|-------------|-------|-----|------|-------| | Parameter | Conditions | | Min | Тур | Max | Units | | Transmit Frequency Response | Relative to: | 0.05kHz | - | - | -30 | | | | 0dBm0@1020Hz | 0.06kHz | - | - | -26 | | | | | 0.2kHz | -1.8 | - | 0 | | | | | 0.3 ~3.0kHz | -0.15 | - | 0.15 | dB | | | | 3.4kHz | -0.8 | - | 0 | | | | | 4.0kHz | - | - | -14 | | | Receive Frequency Response | Relative to: | 0 ~3.0kHz | -0.15 | - | 0.15 | | | | 0dBm0@1020Hz | 3.4kHz | -0.8 | - | 0 | dB | | | | 4.0kHz | - | - | -14 | | ### **Distortion** | Parameter | C | Conditions | | Тур | Max | Units | | |-----------------------------------------|--------------|------------------|----|-----|-----|-------|--| | Transmit Signal to Distortion | 1020Hz Tone | -40dBm0 ~-45dBm0 | 25 | - | - | | | | _ | | -30dBm0 ~-40dBm0 | 30 | - | - | dB | | | | | 0dBm0 ~-30dBm0 | 36 | - | - | | | | Receive Signal to Distortion | 1020Hz Tone | -40dBm0 ~-45dBm0 | 25 | - | - | | | | | | -30dBm0 ~-40dBm0 | 30 | - | - | dB | | | | | 0dBm0 ~-30dBm0 | 36 | - | - | | | | Single Frequency Distortion<br>Transmit | | | - | - | -46 | dB | | | Single Frequency Distortion Receive | | | - | - | -46 | dB | | | Intermodulation Distortion | -6dBm@860Hz, | 1380Hz | - | - | -42 | dB | | Note) C-message Weighted for u-Law, Psophometric Weighted for A-Law ### **Envelope delay Distortion** | Parameter | Conditions | Min | Тур | Max | Units | |--------------------------|-------------------|-----|-----|-----|-------| | Transmit Delay, Absolute | f =1600Hz | - | - | 560 | us | | Transmit Delay, Relative | f =500Hz ~600Hz | - | - | 220 | | | | f =600Hz ~1000Hz | - | - | 145 | | | | f =1000Hz ~2600Hz | - | - | 75 | us | | Relative to f=1600Hz | f =2600Hz ~2800Hz | - | - | 105 | | | | f =2800Hz ~3000Hz | - | - | 155 | | | Receive Delay, Absolute | f =1600Hz | | | 450 | us | | Receive Delay, Relative | f =500Hz ~1000Hz | -40 | - | - | | | | f =1000Hz ~1600Hz | -30 | - | - | | | | f =1600Hz ~2600Hz | - | - | 90 | us | | Relative to f=1600Hz | f =2600Hz ~2800Hz | - | - | 125 | | | | f =2800Hz ~3000Hz | - | - | 175 | | #### Noise | Parameter | Conditions | Conditions | | | Max | Units | |----------------------------------------------|---------------------|-------------------------|----|-----|-----|--------| | Idle Channel Noise 1) | u-law, C-message | u-law, C-message | | | 10 | dBrnC0 | | A→D | A-law, Psophometric | | - | -85 | -80 | dBm0p | | Idle Channel Noise 2) | u-law, C-message | | - | 5 | 10 | dBrnC0 | | D→A | A-law, Psophometric | <u> </u> | - | -85 | -80 | dBm0p | | Noise, Single Frequency | VFXIN = 0 Vrms, DF | VFXIN = 0 Vrms, DR = DX | | - | -53 | dBm0 | | | f=0 ~100kHz | | | | | | | PSRR, Transmit | AVDD=DVDD=5V±1 | 00mVop | 40 | - | - | dB | | | f=0 ~50kHz | | | | | | | PSRR, Receive | AVDD=DVDD=5V±1 | 00mVop | 40 | - | - | dB | | | f=0 ~50kHz | | | | | | | Spurious Out-of-Band Signal at VRX Output 3) | 0dBm0, | 4.6 ~7.6kHz | - | - | -30 | | | at VRX Output 3) | 0.3 ~3.4kHz | 7.6 ~8.4kHz | - | - | -40 | dB | | | PCM CODE | 8.4 ~100kHz | - | - | -32 | 1 | Note 1) Analog Input = Analog Ground Note 2) Digital Input(DR) = +0 Code Note 3) Not tested in production Test. Parameters guaranteed by design. ### **Interchannel Crosstalk** | Parameter | Conditions | Min | Тур | Max | Units | |----------------------|----------------------------------|-----|-----|-----|-------| | Transmit to Receive | 0dBm0@VFXIN, Idle PCM code | - | Ī | -75 | dB | | Receive to Transmit | 0dBm0 code level, VFXIN = 0 Vrms | - | - | -75 | dB | | Transmit to Transmit | 0dBm0@VFXIN, Idle PCM code | - | - | -75 | dB | | Receive to Receive | 0dBm0 code level, VFXIN = 0 Vrms | - | - | -75 | dB | **Analog Interface Transmit Amplifier** | Pa | rameter | Conditions | Min | Тур | Max | Units | |---------------|----------|------------|-----|------|-----|-------| | Load Resistar | nce | | 10 | - | - | kohm | | Load Capacita | ance | | - | - | 50 | pF | | Output | VDD=5V | | ı | 3.6 | - | \/n n | | voltage Swing | VDD=3.3V | | - | 2.25 | - | Vp-p | Analog Interface Receive Output (AK2306: VDD 5.0V±5%, AK2306LV: VDD 3.3V±0.3V) | Parameter | Conditions | | Min | Тур | Max | Units | |----------------------------|---------------------|----------|-----|------|-----|-------| | Output voltage(AGND level) | +0 PCM code input | AK2306 | 2.3 | 2.4 | 2.5 | V | | | +0 PCIVI code input | AK2306LV | - | 1.5 | - | V | | Load Resistance | | | 10 | | | kohm | | Load Capacitance | | | | | 50 | pF | | Output voltage Swing | | AK2306 | - | 3.6 | - | \/n n | | | | AK2306LV | - | 2.25 | - | Vp-p | **Analog Interface Receive Output Amplifier** | Parameter | Conditions | Min | Тур | Max | Units | |----------------------|------------|-----|------|-----|-------| | Input Resistance | | 10 | - | - | M ohm | | Load Resistance | | 10 | - | - | k ohm | | Load Capacitance | | - | - | 50 | pF | | Output Voltage Swing | AK2306 | - | 3.6 | - | Vp-p | | | AK2306LV | - | 2.25 | - | vp-p | **VOLUME (GA0T,GA0R,GA1T,GA1R)** | Parameter | Pin | Conditions | Min | typ | max | Unit | |-------------|-----|------------------|------|-----|--------|------| | Step margin | | Relative to: 0dB | -1.0 | | +1.0*) | dB | <sup>\*)</sup>Monotonus increase/decrease is guranteed ### **RING TONE GENERATOR** | Parameter | Conditions | Min | typ | max | Unit | |-------------------------------|-----------------------------------|-----|-------|-----|------| | Signal frequency<br>16Hz/20Hz | No Jitter on FS 8KHz frame signal | -5% | 16/20 | +5% | Hz | | Tone Duty | No Jitter on FS 8KHz frame signal | 49 | 50 | 51 | % | ### PCM INTERFACE (Long Frame, Short Frame, GCI) Unless otherwise noted, the specification applies for TA = -40 to $+85^{\circ}C$ , $VDD = 5V\pm5\%/3V\pm0.3V$ , VSS = 0V and FSO = 8kHz. All timing parameters are measured at VOH = 0.8VDD and VOL = 0.4V. | Parameter | Symbol | Min | Тур | Max | Units | Ref Fig | |--------------------------------------------------------------------|--------------------|-----|-----|------|----------|----------------------| | FS Frequency | 1/t <sub>PF</sub> | - | 8 | - | kHz | Fig1<br>Fig2<br>Fig3 | | BCLK Frequency | 1/t <sub>PB</sub> | 128 | | 4096 | kHz | | | BCLK Pulse Width High | t <sub>WBH</sub> | 80 | | | ns | | | BCLK Pulse Width Low | t <sub>WBL</sub> | 80 | | | ns | | | Rising Time: (BCLK,FS0,FS1,DX0,DX1,DR0,DR1) | t <sub>R</sub> | | | 40 | ns | | | Falling Time: (BCLK,FS0,FS1,DX0,DX1,DR0,DR1) | t <sub>F</sub> | | | 40 | ns | | | Hold Time: BCLK Low to FS High | t <sub>HBF</sub> | 40 | | | ns | | | Setup Time: FS High to BCLK Low | t <sub>SFB</sub> | 70 | | | ns | | | Setup Time: DR to BCLK Low | t <sub>SDB</sub> | 40 | | | ns | | | Hold Time: BCLK Low to DR | t <sub>HBD</sub> | 40 | | | ns | | | Delay Time: BCLK High to DX valid Note1) | t <sub>DBD</sub> | | | 60 | ns | | | Long Frame | | | | | | | | Hold Time: 2 <sup>nd</sup> period of BCLK Low to FS Low | t <sub>HBFL</sub> | 40 | | | ns | Fig1 | | Delay Time: FS or BCLK High, whichever is later,to DX valid Note1) | t <sub>DZFL</sub> | | | 60 | ns | | | Delay Time: BCLK Low to DX High-Z<br>Note1) | t <sub>DZCL</sub> | 10 | | 60 | ns | | | FS Pulse Width Low | t <sub>WFSL</sub> | 1 | | | BCL<br>K | | | Short Frame | · · | | • | • | ı | , | | Hold Time: BCLK Low to FS Low | t <sub>HBFS</sub> | 40 | | | ns | Fig2 | | Setup Time: FS Low to BCLK Low | t <sub>SFBS</sub> | 40 | | | ns | | | Delay Time: BCLK Low to DX High-Z<br>Note1) | t <sub>DZCS</sub> | 10 | | 60 | ns | | | GCI | | | | | | | | BCLK Frequency | 1/t <sub>PBG</sub> | 512 | | 4096 | kHz | - Fig3 | | Delay Time: Second BCLK Low to DX High-Z | t <sub>DZCG</sub> | 10 | | 60 | ns | | | Setup Time: DR to Second BCLK High | t <sub>SDBG</sub> | 40 | | | ns | | | Hold Time: Second BCLK High to DR | t <sub>HBDG</sub> | 40 | | | ns | | Note1) Measured with 150pF Load capacitance and driving two LSTTLs Fig2 PCM Interface Timing < Short Frame > Fig3 PCM Interface Timing < GCI > ### **SERIAL INTERFACE** | Parameter | Symbol | Min | Тур | Max | Units | Ref fig | |----------------------------------------|----------------------|-----|-----|-----|----------|---------| | SCLK Frequency | 1/t <sub>PSCLK</sub> | | | 4 | MHz | Fig4 | | SCLK Pulse Width High | t <sub>WSH</sub> | 40 | | | ns | | | SCLK Pulse Width Low | t <sub>WSL</sub> | 40 | | | ns | | | CSN Pulse Width Low | t <sub>WCL</sub> | 16 | | | SCL<br>K | | | Hold Time: SCLK High to CSN Low | t <sub>HCS</sub> | 80 | | | ns | | | Setup Time: CSN Low to SCLK High | t <sub>scs</sub> | 40 | | | ns | | | Rising Time: CSN,SCLK | t <sub>R</sub> | | | 100 | ns | | | Falling Time: CSN,SCLK | t <sub>F</sub> | | | 100 | ns | | | WRITE | · | | | | | | | Setup Time: DATA to SCLK High | t <sub>SDC</sub> | 40 | | | ns | Fig4 | | Hold Time: SCLK High to DATA | t <sub>HDC</sub> | 40 | | | ns | | | Hold Time: SCLK Low to CSN High | t <sub>HCS2</sub> | 0 | | | ns | | | READ | • | | | | | | | Delay Time: SCLK Low to DATA pin drive | t <sub>DDD</sub> | 0 | | | ns | Fig5 | | Delay Time: SCLK Low to DATA valid | t <sub>DVD</sub> | | | 60 | ns | | | Delay Time: SCLK Low to DATA High-Z | t <sub>DZSD</sub> | 0 | | 60 | ns | Fig6 | | Delay Time: CSN High to DATA High-Z | t <sub>DZCD</sub> | 0 | | 60 | ns | | | CSN Pulse Width High | t <sub>WCH</sub> | 40 | | | ns | | ### Fig4 Serial Interface Timing <WRITE> Fig5 Serial Interface Timing <READ> Fig6 Serial Interface Timing <READ> ### **APPLICATION CIRCUIT EXAMPLE** ### Analog input circuit(AMPT0,1) AK2306/LV has an op-amp at analog input of each channel. Each op-amp can be used as a gain adjustment. Op-amp can be used as an inverting amplifier or differential input buffer with AMPRn as VREF buffer . Feedback resistor must be 10k ohm or larger. ### Single End buffer ### **Differential buffer** ### ! Important Notice Please use AMPRn as a AGND buffer to avoid a cross talk between TX and RX, channel1 and channel2 when TX input is composed as a differential input. ### Analog output circuit(AMPR0,1) AK2306/LV has an op-amp at analog output stage of each channel to consist in an inverting amplifier for a gain adjustment of 0dBm0 level. Feedback resistor must be 10kohm or larger. ### ! Important Notice When AMPRn are used as a AGND buffer, they can not be used for a gain adjustment. #### Analog ground stabilization capacitor An external capacitor of more than 1.0uF should be connected between VREF and VSS to stabilize analog ground (VREF). ### PLL Loop filter capcitor An external capacitor of more than 0.22uF should be connected between LPC and VSS. #### **Power Supply** To attenuate the power supply noise, connect capacitors between VDD and VSS, as shown below. [AK2306/LV] **ASAHI KASEI** ## **PACKAGE INFORMATION** - 24pin VSOP ### Marking (1) Date Code: 5 digit XXXXX(2) Marketing Code: AK2306/AK2306LV (3) AKM Logo ### **PACKAGE SIZE** # 24pin VSOP (Unit: mm) ### **IMPORTANT NOTICE** - These products and their specifications are subject to change without notice. Before considering any use or application, consult the Asahi Kasei Microsystems Co., Ltd. (AKM) sales office or authorized distributor concerning their current status. - AKM assumes no liability for infringement of any patent, intellectual property, or other right in the application or use of any information contained herein. - Any export of these products, or devices or systems containing them, may require an export license or other official approval under the law and regulations of the country of export pertaining to customs and tariffs, currency exchange, or strategic materials. - AKM products are neither intended nor authorized for use as critical components in any safety, life support, or other hazard related device or system, and AKM assumes no responsibility relating to any such use, except with the express written consent of the Representative Director of AKM. As used here: - (a) A hazard related device or system is one designed or intended for life support or maintenance of safety or for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss of life or in significant injury or damage to person or property. - (b) A critical component is one whose failure to function or perform may reasonably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of performance and reliability. - It is the responsibility of the buyer or distributor of an AKM product who distributes, disposes of, or otherwise places the product with a third party to notify that party in advance of the above content and conditions, and the buyer or distributor agrees to assume any and all responsibility and liability for and hold AKM harmless from any and all claims arising from the use of said product in the absence of such notification. MS0093-E-04 38 2001/11