

#### Data Sheet

#### August 7, 2008

```
FN6665.4
```

# High-Efficiency, Quad or Triple-Output System Power Supply Controller for Notebook Computers

The ISL62381, ISL62382, ISL62383 family of controllers generate supply voltages for battery-powered systems. The ISL62381 and ISL62382 include two pulse-width modulation (PWM) controllers, adjustable from 0.6V to 5.5V, and two linear regulators, LDO5 and LDO3, that generate a fixed 5V and an adjustable output respectively, and each can deliver up to 100mA. The ISL62383 has the same outputs as the ISL62381 and ISL62382, but without LDO3 linear regulator. The channel 2 switching regulator will automatically take over the LDO5 load when programmed to 5V output. This provides a large power savings and boosts efficiency. The ISL62381, ISL62382, ISL62383 family include on-board power-up sequencing, two power-good (PGOOD) outputs, digital soft-start, and internal soft-stop output discharge that prevent negative voltages on shutdown.

The patented R<sup>3</sup> PWM control scheme provides a low jitter system with fast response to load transients. Light-load efficiency is improved with period-stretching discontinuous conduction mode (DCM) operation. To eliminate noise in audio frequency applications, an ultrasonic DCM mode is included, which limits the minimum switching frequency to approximately 28kHz.

The ISL62381, ISL62382, is available in 32 Ld 5x5 TQFN package, and ISL62383 is available in 28 Ld 4x4 TQFN package. ISL62381, ISL62382, ISL62383 family can operate over the extended temperature range (-10°C to +100°C).

# **Ordering Information**

| PART<br>NUMBER<br>(Note) | PART<br>MARKING | TEMP<br>RANGE<br>(°C) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # |
|--------------------------|-----------------|-----------------------|----------------------|----------------|
| ISL62381HRTZ*            | 62381 HRTZ      | -10 to +100           | 32 Ld 5x5 TQFN       | L32.5x5A       |
| ISL62382HRTZ*            | 62382 HRTZ      | -10 to +100           | 32 Ld 5x5 TQFN       | L32.5x5A       |
| ISL62383HRTZ*            | 623 83HRTZ      | -10 to +100           | 28 Ld 4x4 TQFN       | L28.4x4        |

 $^{\ast}\text{Add}$  "-T" suffix for tape and reel. Please refer to TB347 for details on reel specifications.

NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

# Features

- High Performance R<sup>3</sup> Technology
- Fast Transient Response
- ±1% Output Voltage Accuracy: -10°C to +100°C
- Two Fully Programmable Switch-Mode Power Supplies with Independent Operation
- Programmable Switching Frequency
- Integrated MOSFET Drivers and Bootstrap Diode
- Adjustable (+1.2V to +5V) LDO Output
- Fixed +5V LDO Output with Automatic Switchover to SMPS2
- Internal Soft-Start and Soft-Stop Output Discharge
- Wide Input Voltage Range: +5.5V to +25V
- Full and Ultrasonic Pulse-Skipping Mode
- Power-Good Indicator
- Overvoltage, Undervoltage and Overcurrent Protection
- Fault Identification by PGOOD Pull-Down Resistance
- Thermal Monitor and Protection
- Pb-Free (RoHS Compliant)

# Applications

- Notebook and Sub-Notebook Computers
- PDAs and Mobile Communication Devices
- 3-Cell and 4-Cell Li+ Battery-Powered Devices
- General Purpose Switching Buck Regulators







#### **Absolute Maximum Ratings**

| VIN to GND                                                                                     |
|------------------------------------------------------------------------------------------------|
| VOUT <sub>1,2</sub> , FB <sub>1,2</sub> , LDO3FB, FSET <sub>1,2</sub> 0.3V to GND, VCC1 + 0.3V |
| PHASE <sub>1,2</sub> to GND (DC) -0.3V to +28V                                                 |
| (<100ns Pulse Width, 10µJ)5.0V                                                                 |
| BOOT <sub>1,2</sub> to GND                                                                     |
| BOOT <sub>1,2</sub> to PHASE <sub>1,2</sub> 0.3V to +7V                                        |
| UGATE <sub>1,2</sub> (DC) -0.3V to PHASE <sub>1,2</sub> , BOOT <sub>1,2</sub> + 0.3V           |
| (<200ns Pulse Width, 20µJ)                                                                     |
| LGATE <sub>1,2</sub> (DC) -0.3V to GND, VCC1 + 0.3V                                            |
| (<100ns Pulse Width, 4µJ)                                                                      |
| LDO3, LDO5 Output Continuous Current+100mA                                                     |

#### **Thermal Information**

| Thermal Resistance (Typical, Notes 1, 2) | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W) |
|------------------------------------------|----------------------|----------------------|
| TQFN Package                             | 40                   | 3                    |
| Junction Temperature Range               | 55°                  | °C to +150°C         |
| Operating Temperature Range              | <b>-10</b> °         | °C to +100°C         |
| Storage Temperature                      | <b>65</b> °          | °C to +150°C         |
| Pb-free reflow profile                   |                      | ee link below        |
| http://www.intersil.com/pbfree/Pb-FreeR  | Reflow.asp           |                      |

#### **Recommended Operating Conditions**

| Ambient Temperature Range   | 10°C to 100°C |
|-----------------------------|---------------|
| Supply Voltage (VIN to GND) | 5.5V to 25V   |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 1.  $\theta_{JA}$  is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
- 2. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.
- 3. Limits established by characterization and are not production tested.
- F<sub>SW</sub> accuracy reflects IC tolerance only; it does not include frequency variation due to V<sub>IN</sub>, V<sub>OUT</sub>, L<sub>OUT</sub>, ESR<sub>COUT</sub>, or other application specific parameters.

# **Electrical Specifications**

These specifications apply for  $T_A = -10^{\circ}C$  to  $+100^{\circ}C$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ , VIN = 12V; Parameters with MIN and/or MAX limits are 100% tested at  $+25^{\circ}C$ , unless otherwise specified. Temperature limits established by characterization and are not production tested

| PARAMETER                                    | CONDITIONS                                 | MIN  | ТҮР  | MAX  | UNITS |
|----------------------------------------------|--------------------------------------------|------|------|------|-------|
| VIN                                          |                                            |      |      |      |       |
| VIN Power-on Reset (POR)                     | Rising Threshold                           | 5.3  | 5.4  | 5.5  | V     |
|                                              | Hysteresis                                 | 20   | 80   | 150  | mV    |
| VIN Shutdown Supply Current                  | EN1 = EN2 = GND or Floating, LDO3EN = GND  | -    | 6    | 15   | μA    |
| VIN Standby Supply Current                   | EN1 = EN2 = GND or Floating, LDO3EN = VCC1 | -    | 150  | 250  | μA    |
| LINEAR REGULATOR                             | · · · · · · · · · · · · · · · · · · ·      |      |      | 1    | 1     |
| LDO5 Output Voltage                          | I_LDO5 = 0                                 | 4.9  | 5.0  | 5.1  | V     |
|                                              | I_LDO5 = 100mA (Note 3)                    | 4.9  | 5.0  | 5.1  | V     |
| LDO5 Short-Circuit Current (Note 3)          | LDO5 = GND                                 | -    | 190  | -    | mA    |
| LDO5 UVLO Threshold Voltage (Note 3)         | Rising edge of LDO5                        | -    | 4.35 | -    | V     |
|                                              | Falling edge of LDO5                       | -    | 4.15 | -    | V     |
| SMPS2 to LDO5 Switchover Threshold           |                                            | 4.63 | 4.80 | 4.93 | V     |
| SMPS2 to LDO5 Switchover Resistance (Note 3) | VOUT2 to LDO5, VOUT2 = 5V                  | -    | 2.5  | 3.2  | Ω     |
| LDO3 Reference Voltage (Note 3)              |                                            | -    | 1.2  | -    | V     |
| LDO3 Voltage Regulation Range                | LDO3IN > V <sub>LDO3</sub> +dropout        | 1.2  | -    | 5    | V     |
| LDO3 Short-Circuit Current (Note 3)          | LDO3 = GND                                 | -    | 180  | -    | mA    |
| LDO3EN Input Voltage                         | Rising edge                                | 1.1  | -    | 2.5  | V     |
|                                              | Falling edge                               | 0.94 | -    | 1.06 | V     |
| LDO3EN Input Leakage Current                 | LDO3EN = GND or VCC1                       | -1   |      | 1    | μA    |
| LDO3 Discharge ON-Resistance                 | LDO3EN = GND                               | -    | 36   | 60   | Ω     |

# Electrical Specifications

These specifications apply for  $T_A = -10^{\circ}C$  to  $+100^{\circ}C$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ , VIN = 12V; Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested **(Continued)** 

| PARAMETER                                | CONDITIONS                                               | MIN  | ТҮР  | MAX  | UNITS |
|------------------------------------------|----------------------------------------------------------|------|------|------|-------|
| vcc                                      |                                                          | L    | U    | u    | 1     |
| VCC Input Bias Current (Note 3)          | EN1 = EN2 = VCC1, FB1 = FB2 = 0.65V                      | -    | 2    | -    | mA    |
| VCC2 POR Threshold                       | Rising edge                                              | 4.35 | 4.45 | 4.55 | V     |
|                                          | Falling edge                                             | 4.10 | 4.20 | 4.30 | V     |
| PWM                                      |                                                          |      |      |      | 1     |
| Reference Voltage (Note 3)               |                                                          | -    | 0.6  | -    | V     |
| Regulation Accuracy                      | VOUT regulated to 0.6V                                   | -1   | -    | 1    | %     |
| FB Input Bias Current                    | FB = 0.6V                                                | -10  | -    | 30   | nA    |
| Frequency Range                          |                                                          | 200  | -    | 600  | kHz   |
| Frequency Set Accuracy (Note 4)          | F <sub>SW</sub> = 300kHz                                 | -12  | -    | 12   | %     |
| VOUT Voltage Regulation Range            | VIN > 6V for VOUT = 5.5V                                 | 0.6  | -    | 5.5  | V     |
| VOUT Soft-Discharge Resistance           |                                                          | -    | 14   | 50   | Ω     |
| POWER-GOOD                               |                                                          | 1    | 1    |      |       |
| PGOOD Pull-Down Impedance                | Soft-start, I_PGOOD = 5mA sinking                        | -    | 32   | 100  | Ω     |
|                                          | UVP, I_PGOOD = 5mA sinking                               | -    | 95   | 200  | Ω     |
|                                          | OVP, I_PGOOD = 5mA sinking                               | -    | 63   | 150  | Ω     |
|                                          | OCP, I_PGOOD = 5mA sinking                               | -    | 32   | 100  | Ω     |
| PGOOD Leakage Current                    | PGOOD = VCC1                                             | -    | 0    | 1    | μA    |
| Maximum PGOOD Sink Current (Note 3)      |                                                          | -    | 5    | -    | mA    |
| PGOOD Soft-start Delay                   | From EN high to PGOOD high (for one SMPS channel)        | 2.20 | 2.75 | 3.70 | ms    |
|                                          | EN2(1) = Floating, from EN1(2) high to<br>PGOOD2(1) high | 4.50 | 5.60 | 7.50 | ms    |
| GATE DRIVER                              |                                                          |      |      |      |       |
| UGATE Pull-Up ON-Resistance (Note 3)     | 200mA source current                                     | -    | 1.0  | 1.5  | Ω     |
| UGATE Source Current (Note 3)            | UGATE-PHASE = 2.5V                                       | -    | 2.0  | -    | А     |
| UGATE Pull-Down ON-Resistance (Note 3)   | 250mA source current                                     | -    | 1.0  | 1.5  | Ω     |
| UGATE Sink Current (Note 3)              | UGATE-PHASE = 2.5V                                       | -    | 2.0  | -    | А     |
| LGATE Pull-Up ON-Resistance (Note3)      | 250mA source current                                     | -    | 1.0  | 1.5  | Ω     |
| LGATE Source Current (Note3)             | LGATE-PGND = 2.5V                                        | -    | 2.0  | -    | А     |
| LGATE Pull-Down ON-Resistance (Note 3)   | 250mA source current                                     | -    | 0.5  | 0.9  | Ω     |
| LGATE Sink Current (Note 3)              | LGATE-PGND = 2.5V                                        | -    | 4.0  | -    | А     |
| UGATE to LGATE Deadtime (Note 3)         | UG falling to LG rising, no load                         | -    | 21   | -    | ns    |
| LGATE to UGATE Deadtime (Note 3)         | LG falling to UG rising, no load                         | -    | 21   | -    | ns    |
| Bootstrap Diode Forward Voltage (Note 3) | 2mA forward diode current                                | -    | 0.58 | -    | V     |
| Bootstrap Diode Reverse Leakage Current  | V <sub>R</sub> = 25V                                     | -    | 0.2  | 1    | μA    |

# Electrical Specifications

These specifications apply for  $T_A = -10^{\circ}C$  to  $+100^{\circ}C$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ , VIN = 12V; Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested **(Continued)** 

| PARAMETER                                 | CONDITIONS                          | MIN   | TYP  | MAX  | UNITS |
|-------------------------------------------|-------------------------------------|-------|------|------|-------|
| CONTROL                                   |                                     |       |      |      |       |
| FCCM Input Voltage                        | Low level (DCM enabled)             | -     | -    | 0.8  | V     |
|                                           | Float level (DCM with audio filter) | 1.9   | -    | 2.1  | V     |
|                                           | High level (Forced CCM)             | 2.4   | -    | -    | V     |
| FCCM Input Leakage Current                | FCCM = GND or VCC1                  | -2    | -    | 2    | μA    |
| Audio Filter Switching Frequency (Note 3) | FCCM floating                       | -     | 28   | -    | KHz   |
| EN Input Voltage                          | Clear fault level/SMPS OFF level    | -     | -    | 0.8  | V     |
|                                           | Delay start level                   | 1.9   | -    | 2.1  | V     |
|                                           | SMPS ON level                       | 2.4   | -    | -    | V     |
| EN Input Leakage Current                  | EN = GND or VCC1                    | -3.5  | -    | 3.5  | μA    |
| ISEN Input Impedance (Note 3)             | EN = VCC1                           | -     | 600  | -    | kΩ    |
| ISEN Input Leakage Current (Note 3)       | EN = GND                            | -     | 0.1  | -    | μA    |
| PROTECTION                                | L                                   | L     | 1    | 1    | 1     |
| OCSET Input Impedance (Note 3)            | EN = VCC1                           | -     | 600  | -    | kΩ    |
| OCSET Input Leakage Current (Note 3)      | EN = GND                            | -     | 0.1  | -    | μA    |
| OCSET Current Source                      | EN = VCC1                           | 9     | 10.0 | 10.5 | μA    |
| OCP (VOCSET-VISEN) Threshold              |                                     | -1.75 | 0.0  | 1.75 | mV    |
| UVP Threshold                             | Falling edge, referenced to FB      | 81    | 84   | 87   | %     |
| OVP Threshold                             | Rising edge, referenced to FB       | 113   | 116  | 120  | %     |
|                                           | Falling edge, referenced to FB      | 99.5  | 103  | 106  | %     |
| OTP Threshold (Note 3)                    | Rising edge                         | -     | 150  | -    | °C    |
|                                           | Falling edge                        | -     | 135  | -    | °C    |

Typical Application Circuits The below typical application circuits generate the 5V/8A and 3.3V/8A main supplies in a notebook computer. The input supply (VBAT) range is 5.5V to 25V



FIGURE 1. TYPICAL APPLICATION CIRCUIT WITH INDUCTOR DCR CURRENT SENSE





6

Typical Application Circuits The below typical application circuits generate the 1.05V/15A and 1.5V/15A main supplies in a notebook computer. The input supply (VBAT) range is 5.5V to 25V



FIGURE 3. TYPICAL APPLICATION CIRCUIT WITH INDUCTOR DCR CURRENT SENSE



7

# **Pin Descriptions**

| PIN NUMBER |       |        |                                                                                                                                                                                                               |
|------------|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28 LD      | 32 LD | NAME   | FUNCTION                                                                                                                                                                                                      |
| 1          | 1     | PGOOD2 | SMPS2 open-drain power-good status output. Connect to LDO5 through a 100k resistor. Output will be high when the SMPS2 output is within the regulation window with no faults detected.                        |
| 2          | 2     | FSET2  | Frequency control input for SMPS2. Connect a resistor to ground to program the switching frequency. A small ceramic capacitor such as 10nF is necessary to parallel with this resistor to smooth the voltage. |
| 3          | 3     | FCCM   | Logic input to control efficiency mode. Logic high forces continuous conduction mode (CCM). Logic low allows full discontinuous conduction mode (DCM). Float this pin for ultrasonic DCM operation.           |
| 4          | 4     | VCC2   | SMPS2 analog power supply input for reference voltages and currents. Connect to VCC1 with a $10\Omega$ resistor.<br>Bypass to ground with a $1\mu$ F ceramic capacitor near the IC.                           |
| 5          | 5     | VCC1   | SMPS1 analog power supply input for reference voltages and currents. It is internally connected to the LDO5 output. Bypass to ground with a 1µF ceramic capacitor near the IC.                                |
| -          | 6     | LDO3EN | Logic input for enabling and disabling the LDO3 linear regulator. Positive logic input.                                                                                                                       |
| 6          | 7     | FSET1  | Frequency control input for SMPS1. Connect a resistor to ground to program the switching frequency. A small ceramic capacitor such as 10nF is necessary to parallel with this resistor to smooth the voltage. |
| 7          | 8     | PGOOD1 | SMPS1 open-drain power-good status output. Connect to LDO5 through a 100k resistor. Output will be high when the SMPS1 output is within the regulation window with no faults detected.                        |
| 8          | 9     | FB1    | SMPS1 feedback input used for output voltage programming and regulation.                                                                                                                                      |
| 9          | 10    | VOUT1  | SMPS1 output voltage sense input. Used for soft-discharge.                                                                                                                                                    |
| 10         | 11    | ISEN1  | SMPS1 current sense input. Used for ove-current protection and R <sup>3</sup> regulation.                                                                                                                     |
| 11         | 12    | OCSET1 | Input from current-sensing network used to program the overcurrent shutdown threshold for SMPS1.                                                                                                              |
| 12         | 13    | EN1    | Logic input to enable and disable SMPS1. A logic high will enable SMPS1 immediately. A logic low will disable SMPS1. Floating this input will delay SMPS1 start-up until after SMPS2 achieves regulation.     |
| 13         | 14    | PHASE1 | SMPS1 switching node for high-side gate drive return and synthetic ripple modulation. Connect to the switching NMOS source, the synchronous NMOS drain, and the output inductor for SMPS1.                    |
| 14         | 15    | UGATE1 | High-side NMOS gate drive output for SMPS1. Connect to the gate of the SMPS1 switching FET.                                                                                                                   |
| 15         | 16    | BOOT1  | SMPS1 bootstrap input for the switching NMOS gate drivers. Connect to PHASE1 with a 0.22µF ceramic capacitor.                                                                                                 |
| 16         | 17    | LGATE1 | Low-side NMOS gate drive output for SMPS1. Connect to the gate of the SMPS1 synchronous FET.                                                                                                                  |
| -          | 18    | LDO3FB | LDO3 linear regulator feedback input used for output voltage programming and regulation.                                                                                                                      |
| -          | 19    | LDO3   | LDO3 linear regulator output, providing up to 100mA. Bypass to ground with a 4.7µF ceramic capacitor.                                                                                                         |
| -          | 20    | LDO3IN | Power input for LDO3. Must be connected to a voltage greater than the LDO3 set point plus the dropout voltage.                                                                                                |
| 17         | 21    | VIN    | Feed-forward input for line voltage transient compensation. Connect to the power train input voltage.                                                                                                         |
| 18         | 22    | LDO5   | 5V linear regulator output, providing up to 100mA before switchover to SMPS2. Bypass to ground with a 4.7μF ceramic capacitor.                                                                                |
| 19         | 23    | PGND   | Power ground for SMPS1 and SMPS2. This provides a return path for synchronous FET switching currents.                                                                                                         |
| 20         | 24    | LGATE2 | Low-side NMOS gate drive output for SMPS2. Connect to the gate of the SMPS2 synchronous FET.                                                                                                                  |
| 21         | 25    | BOOT2  | SMPS2 bootstrap input for the switching NMOS gate drivers. Connect to PHASE2 with a 0.22µF ceramic capacitor.                                                                                                 |
| 22         | 26    | UGATE2 | High-side NMOS gate drive output for SMPS2. Connect to the gate of the SMPS2 switching FET.                                                                                                                   |
| 23         | 27    | PHASE2 | SMPS2 switching node for high-side gate drive return and synthetic ripple modulation. Connect to the switching NMOS source, the synchronous NMOS drain, and the output inductor for SMPS2.                    |
| 24         | 28    | EN2    | Logic input to enable and disable SMPS2. A logic high will enable SMPS2 immediately. A logic low will disable SMPS2. Floating this input will delay SMPS2 start-up until after SMPS1 achieves regulation.     |
| 25         | 29    | OCSET2 | Input from current-sensing network used to program the over-current shutdown threshold for SMPS2.                                                                                                             |
| 26         | 30    | ISEN2  | SMPS2 current sense input. Used for overcurrent protection and R <sup>3</sup> regulation.                                                                                                                     |
| 27         | 31    | VOUT2  | SMPS2 output voltage sense input. Used for soft-discharge and switchover to LDO5 output.                                                                                                                      |

# Pin Descriptions (Continued)

| PIN NUMBER                                                                 |               |      |                                                                                      |  |  |  |
|----------------------------------------------------------------------------|---------------|------|--------------------------------------------------------------------------------------|--|--|--|
| 28 LD 32 LD NAME                                                           |               | NAME | FUNCTION                                                                             |  |  |  |
| 28 32 FB2 SMPS2 feedback input used for output voltage programming and reg |               | FB2  | SMPS2 feedback input used for output voltage programming and regulation.             |  |  |  |
| Bottom<br>Pad                                                              | Bottom<br>Pad | GND  | Analog ground of the IC. Unless otherwise stated, signals are reference to this GND. |  |  |  |

# Typical Performance





FIGURE 6. CHANNEL 2 EFFICIENCY AT  $V_0 = 5V$ 

















# Typical Performance (Continued)





# Block Diagram



# Theory of Operation

### Four Output Controller

The ISL62381 and ISL62382 generate four regulated output voltages, including two PWM controllers and two LDOs. The two PWM channels are identical and almost entirely independent, with the exception of sharing the GND pin. Unless otherwise stated, only one individual channel is discussed, and the conclusion applies to both channels.

## PWM Modulator

The ISL62381, ISL62382 and ISL62383 modulator features Intersil's R<sup>3</sup> technology, a hybrid of fixed frequency PWM control and variable frequency hysteretic control. Intersil's R<sup>3</sup> technology can simultaneously affect the PWM switching frequency and PWM duty cycle in response to input voltage and output load transients. The R<sup>3</sup> modulator synthesizes an AC signal V<sub>R</sub>, which is an analog representation of the output inductor ripple current. The duty-cycle of V<sub>R</sub> is the result of charge and discharge current through a ripple capacitor C<sub>R</sub>. The current through C<sub>R</sub> is provided by a transconductance amplifier g<sub>m</sub> that measures the VIN and VO pin voltages. The positive slope of V<sub>R</sub> can be written as Equation 1:

$$V_{\text{RPOS}} = g_{\text{m}} \cdot (V_{\text{IN}} - V_{\text{OUT}}) / C_{\text{R}}$$
 (EQ. 1)

The negative slope of  $V_R$  can be written as Equation 2:

$$V_{RNEG} = g_{m} \cdot V_{OUT} / C_{R}$$
 (EQ. 2)

Where g<sub>m</sub> is the gain of the transconductance amplifier.



FIGURE 23. MODULATOR WAVEFORMS DURING LOAD TRANSIENT

A window voltage  $V_W$  is referenced with respect to the error amplifier output voltage  $V_{COMP}$ , creating an envelope into which the ripple voltage  $V_R$  is compared. The amplitude of  $V_W$  is set by a resistor connected across the FSET and GND pins. The  $V_R$ ,  $V_{COMP}$ , and  $V_W$  signals feed into a window comparator in which  $V_{COMP}$  is the lower threshold voltage and  $V_{COMP} + V_W$  is the higher threshold voltage. Figure 23 shows PWM pulses being generated as  $V_R$  traverses the  $V_{COMP}$  and  $V_{COMP}$  +  $V_W$  thresholds. The PWM switching frequency is proportional to the slew rates of the positive and negative slopes of  $V_{R;}$  it is inversely proportional to the voltage between  $V_W$  and  $V_{COMP}$ . Equation 3 illustrates how to calculate the window size based on output voltage and frequency set resistor  $R_W$ .

 $V_{W} = g_{m} \cdot V_{OUT} \cdot (1 - D) \cdot R_{W}$  (EQ. 3)

## Programming the PWM Switching Frequency

The ISL62381, ISL62382, ISL62383 family does not use a clock signal to produce PWMs. The PWM switching frequency  $F_{SW}$  is programmed by the resistor  $R_W$  that is connected from the FSET pin to the GND pin. The approximate PWM switching frequency can be expressed as written inEquation 4:

$$F_{SW} = \frac{1}{10 \cdot C_R \cdot R_W}$$
(EQ. 4)

For a desired  $\mathsf{F}_{SW}$ , the  $\mathsf{R}_W$  can be selected by Equation 5.

$$R_{W} = \frac{1}{10 \cdot C_{R} \cdot F_{SW}}$$
(EQ. 5)

where  $C_R = 17pF$  with ±20% error range. To smooth the FSET pin voltage, a ceramic capacitor such as 10nF is necessary to parallel with  $R_{W.}$ 

It is recommended that whenever the control loop compensation network is modified,  $F_{SW}$  should be checked for the correct frequency and if necessary, adjust  $R_W$ .

#### Power-On Reset

The ISL62381, ISL62382 and ISL62383 are disabled until the voltage at the VIN pin has increased above the rising power-on reset (POR) threshold voltage. The controller will be disabled when the voltage at the VIN pin decreases below the falling POR threshold.

In addition to VIN POR, the LDO5 pin is also monitored. If its voltage falls below 4.2V, the SMPS outputs will be shut down. This ensures that there is sufficient BOOT voltage to enhance the upper MOSFET.

#### EN, Soft-Start and PGOOD

The ISL62381, ISL62382 and ISL62383 use a digital soft-start circuit to ramp the output voltage of each SMPS to the programmed regulation setpoint at a predictable slew rate. The slew rate of the soft-start sequence has been selected to limit the in-rush current through the output capacitors as they charge to the desired regulation voltage. When the EN pins are pulled above their rising thresholds, the PGOOD Soft-Start Delay,  $t_{SS}$ , starts and the output voltage begins to rise. The FB pin ramps to 0.6V in approximately 1.5ms and the PGOOD pin goes to high impedance approximately 1.25ms after the FB pin voltage reaches 0.6V.



FIGURE 24. SOFT-START SEQUENCE FOR ONE SMPS

The PGOOD pin indicates when the converter is capable of supplying regulated voltage. It is an undefined impedance if V<sub>IN</sub> is not above the rising POR threshold or below the POR falling threshold. When a fault is detected, the ISL62381, ISL62382 and ISL62383 will turn on the open-drain NMOS, which will pull PGOOD low with a nominal impedance of 63 $\Omega$  or 95 $\Omega$ . This will flag the system that one of the output voltages is out of regulation.

Separate enable pins allow for full soft-start sequencing. Because low shutdown quiescent current is necessary to prolong battery life in notebook applications, the LDO5 5V LDO is held off until any of the three enable signals (EN1, EN2 or LDO3EN) is pulled high. Soft-start of all outputs will only start until after LDO5 is above the 4.2V POR threshold. In addition to user-programmable sequencing, the ISL62381, ISL62382 and ISL62383 include a pre-programmed sequential SMPS soft-start feature. Table 1 shows the SMPS enable truth table.

| TABLE 1. | SMPS ENABLE SEQUENCE LOGIC |  |
|----------|----------------------------|--|
|          |                            |  |

| EN1   | EN2   | START-UP SEQUENCE                          |
|-------|-------|--------------------------------------------|
| 0     | 0     | Both SMPS outputs OFF simultaneously       |
| 0     | Float | Both SMPS outputs OFF simultaneously       |
| Float | 0     | Both SMPS outputs OFF simultaneously       |
| Float | Float | Both SMPS outputs OFF simultaneously       |
| 0     | 1     | SMPS1 OFF, SMPS2 ON                        |
| 1     | 0     | SMPS1 ON, SMPS2 OFF                        |
| 1     | 1     | Both SMPS outputs ON simultaneously        |
| Float | 1     | SMPS1 enables after SMPS2 is in regulation |
| 1     | Float | SMPS2 enables after SMPS1 is in regulation |

#### MOSFET Gate-Drive Outputs LGATE and UGATE

The ISL62381, ISL62382 and ISL62383 have internal gate-drivers for the high-side and low-side N-Channel MOSFETs. The low-side gate-drivers are optimized for low duty-cycle applications where the low-side MOSFET conduction losses are dominant, requiring a low r  $_{DS(ON)}$  MOSFET. The LGATE pull-down resistance is small in order

to clamp the gate of the MOSFET below the VGS(th) at turnoff. The current transient through the gate at turn-off can be considerable because the gate charge of a low r<sub>DS(ON)</sub> MOSFET can be large. Adaptive shoot-through protection prevents a gate-driver output from turning on until the opposite gate-driver output has fallen below approximately 1V. The dead-time shown in Figure 25 is extended by the additional period that the falling gate voltage stays above the 1V threshold. The typical dead-time is 21ns. The high-side gate-driver output voltage is measured across the UGATE and PHASE pins while the low-side gate-driver output voltage is measured across the LGATE and PGND pins. The power for the LGATE gate-driver is sourced directly from the LDO5 pin. The power for the UGATE gate-driver is sourced from a "boot" capacitor connected across the BOOT and PHASE pins. The boot capacitor is charged from the 5V LDO5 supply through a "boot diode" each time the low-side MOSFET turns on, pulling the PHASE pin low. The ISL62381, ISL62382 and ISL62383 have integrated boot diodes connected from the LDO5 pins to BOOT pins.



FIGURE 25. LGATE AND UGATE DEAD-TIME

#### Diode Emulation

FCCM is a logic input that controls the power state of the ISL62381, ISL62382 and ISL62383. If forced high, the ISL62381, ISL62382 and ISL62383 will operate in forced continuous-conduction-mode (CCM) over the entire load range. This will produce the best transient response to all load conditions, but will have increased light-load power loss. If FCCM is forced low, the ISL62381, ISL62382 and ISL62383 will automatically operate in diode-emulation-mode (DEM) at light load to optimize efficiency in the entire load range. The transition is automatically achieved by detecting the load current and turning off LGATE when the inductor current reaches 0A.

Positive-going inductor current flows from either the source of the high-side MOSFET, or the drain of the low-side MOSFET. Negative-going inductor current flows into the drain of the low-side MOSFET. When the low-side MOSFET conducts positive inductor current, the phase voltage will be negative with respect to the GND and PGND pins. Conversely, when the low-side MOSFET conducts negative inductor current, the phase voltage will be positive with respect to the GND and PGND pins. The ISL62381, ISL62382 and ISL62383 monitor the phase voltage when the low-side MOSFET is conducting inductor current to determine its direction.

When the output load current is greater than or equal to ½ the inductor ripple current, the inductor current is always positive, and the converter is always in CCM. The ISL62381, ISL62382 and ISL62383 minimize the conduction loss in this condition by forcing the low-side MOSFET to operate as a synchronous rectifier.

When the output load current is less than ½ the inductor ripple current, negative inductor current occurs. Sinking negative inductor current through the low-side MOSFET lowers efficiency through unnecessary conduction losses. The ISL62381, ISL62382 and ISL62383 automatically enter DEM after the PHASE pin has detected positive voltage and LGATE was allowed to go high for eight consecutive PWM switching cycles. The ISL62381, ISL62381, ISL62382 and ISL62382 and ISL62383 will turn off the low-side MOSFET once the phase voltage turns positive, indicating negative inductor current. The ISL62381, ISL62382 and ISL62383 will return to CCM on the following cycle after the PHASE pin detects negative voltage, indicating that the body diode of the low-side MOSFET is conducting positive inductor current.

Efficiency can be further improved with a reduction of unnecessary switching losses by reducing the PWM frequency. It is characteristic of the  $R^3$  architecture for the PWM frequency to decrease while in diode emulation. The extent of the frequency reduction is proportional to the reduction of load current. Upon entering DEM, the PWM frequency makes an initial step-reduction because of a 33% step-increase of the window voltage V<sub>W</sub>.

Because the switching frequency in DEM is a function of load current, very light load conditions can produce frequencies well into the audio band. This can be problematic if audible noise is coupled into audio amplifier circuits. To prevent this from occurring, the ISL62381, ISL62382 and ISL62383 allow the user to float the FCCM input. This will allow DEM at light loads, but will prevent the switching frequency from going below ~28kHz to prevent noise injection into the audio band. A timer is reset each PWM pulse. If the timer exceeds 30µs, LGATE is turned on, causing the ramp voltage to reduce until another UGATE is commanded by the voltage loop.

#### **Overcurrent Protection**

The overcurrent protection (OCP) setpoint is programmed with resistor,  $R_{OCSET}$ , that is connected across the OCSET and PHASE pins.



Figure 26 shows the overcurrent-set circuit for SMPS1. The inductor consists of inductance L and the DC resistance (DCR). The inductor DC current  $I_L$  creates a voltage drop across DCR, given by Equation 6:

$$V_{DCR} = I_{L} \cdot DCR \tag{EQ. 6}$$

The ISL62381, ISL62382 and ISL62383 sink a 10 $\mu$ A current into the OCSET1 pin, creating a DC voltage drop across the resistor R<sub>OCSET</sub>, given by Equation 7:

$$V_{ROCSET} = 10\mu A \cdot R_{OCSET}$$
 (EQ. 7)

Resistor  $R_O$  is connected between the ISEN1 pin and the actual output of the converter. During normal operation, the ISEN1 pin is a high impedance path, therefore there is no voltage drop across  $R_O$ . The DC voltage difference between the OCSET1 pin and the ISEN1 pin can be established using Equation 8:

$$V_{OCSET1} - V_{ISEN1} = I_{L} \cdot DCR - 10\mu A \cdot R_{OCSET}$$
 (EQ. 8)

The ISL62381, ISL62382 and ISL62383 monitor the OCSET1 pin and the ISEN1 pin voltages. Once the OCSET1 pin voltage is higher than the ISEN1 pin voltage for more than 10 $\mu$ s, the ISL62381, ISL62382 and ISL62383 declare an OCP fault. The value of R<sub>OCSET</sub> is then written as Equation 9:

$$R_{OCSET} = \frac{I_{OC} \cdot DCR}{10 \mu A}$$
(EQ. 9)

Where:

- $R_{OCSET}(\Omega)$  is the resistor used to program the overcurrent setpoint
- I<sub>OC</sub> is the output current threshold that will activate the OCP circuit
- DCR is the inductor DC resistance

For example, if  $I_{OC}$  is 20A and DCR is 4.5m $\Omega$ , the choice of  $R_{OCSET}$  is  $R_{OCSET} = 20A \times 4.5m\Omega/10\mu A = 9k\Omega$ .

Resistor  $R_{OCSET}$  and capacitor  $C_{SEN}$  form an RC network to sense the inductor current. To sense the inductor current correctly, not only in DC operation but also during dynamic operation, the RC network time constant  $R_{OCSET}C_{SEN}$ needs to match the inductor time constant L/DCR. The value of  $C_{SEN}$  is then written as Equation 10:

$$C_{SEN} = \frac{L}{R_{OCSET} \cdot DCR}$$
(EQ. 10)

For example, if L is 1.5µH, DCR is 4.5m $\Omega$ , and R<sub>OCSET</sub> is 9k $\Omega$ , the choice of C<sub>SEN</sub> = 1.5µH/(9k $\Omega$  x 4.5m $\Omega$ ) = 0.037µF.

Upon converter start-up, the C<sub>SEN</sub> capacitor bias is 0V. To prevent false OCP during this time, a 10 $\mu$ A current source flows out of the ISEN1 pin, generating a voltage drop on the R<sub>O</sub> resistor, which should be chosen to have the same resistance as R<sub>OCSET</sub>. When PGOOD pin goes high, the ISEN1 pin current source will be removed.

When an OCP fault is declared, the PGOOD pin will pull-down to  $32\Omega$  and latch off the converter. The fault will remain latched until the EN pin has been pulled below the falling EN threshold voltage, or until V<sub>IN</sub> has decayed below the falling POR threshold.

When using a discrete current sense resistor, inductor time-constant matching is not required. Equation 7 remains unchanged, but Equation 8 is modified in Equation 11:

$$V_{\text{OCSET1}} - V_{\text{ISEN1}} = I_{\text{L}} \cdot R_{\text{SENSE}} - 10 \mu \text{A} \cdot R_{\text{OCSET}}$$
(EQ. 11)

Furthermore, Equation 9 is changed in Equation 12:

$$R_{OCSET} = \frac{I_{OC} \cdot R_{SENSE}}{10 \mu A}$$
(EQ. 12)

Where  $R_{SENSE}$  is the series power resistor for sensing inductor current. For example, with an  $R_{SENSE} = 1m\Omega$  and an OCP target of 10A,  $R_{OCSET} = 1k\Omega$ .

#### **Overvoltage Protection**

The OVP fault detection circuit triggers after the FB pin voltage is above the rising overvoltage threshold for more than  $2\mu$ s. The FB pin voltage is 0.6V in normal operation. The rising over voltage threshold is typically 116% of that value, or 1.16\*0.6V = 0.696V.

When an OVP fault is declared, the PGOOD pin will pull down with  $65\Omega$  and latch-off the converter. The OVP fault will remain latched until the EN pin has been pulled below the falling EN threshold voltage, or until V<sub>IN</sub> has decayed below the falling POR threshold.

For ISL62381 and ISL62383, although the converter has latched-off in response to an OVP fault, the LGATE gatedriver output will retain the ability to toggle the low-side MOSFET on and off in response to the output voltage transversing the OVP rising and falling thresholds. The LGATE gate-driver will turn on the low-side MOSFET to discharge the output voltage, thus protecting the load from potentially damaging voltage levels. The LGATE gate-driver will turn off the low-side MOSFET once the FB pin voltage is lower than the falling overvoltage threshold for more than  $2\mu$ s. The falling overvoltage threshold is typically 106% of the reference voltage, or 1.06\*0.6V = 0.636V. This process repeats as long as the output voltage fault is present, allowing the ISL62381/3 to protect against persistent over-voltage conditions.

For ISL62382, if OVP is detected, it simply tri-states the PHASE node by turning UGATE and LGATE off.

### Undervoltage Protection

The UVP fault detection circuit triggers after the FB pin voltage is below the undervoltage threshold for more than  $2\mu$ s. The undervoltage threshold is typically 86% of the reference voltage, or  $0.86^*0.6V = 0.516V$ . If a UVP fault is declared, and the PGOOD pin will pull-down with  $93\Omega$  and latch-off the converter. The fault will remain latched until the EN pin has been pulled below the falling enable threshold, or if V<sub>IN</sub> has decayed below the falling POR threshold.

#### Programming the Output Voltage

When the converter is in regulation there will be 0.6V between the FB and GND pins. Connect a two-resistor voltage divider across the OUT and GND pins with the output node connected to the FB pin as shown in Figure 27. Scale the voltage-divider network such that the FB pin is 0.6V with respect to the GND pin when the converter is regulating at the desired output voltage. The output voltage can be programmed from 0.6V to 5.5V.

Programming the output voltage is written as Equation 13:

$$V_{OUT} = V_{REF} \cdot \left( 1 + \frac{R_{TOP}}{R_{BOTTOM}} \right)$$
(EQ. 13)

Where:

- V<sub>OUT</sub> is the desired output voltage of the converter
- The voltage to which the converter regulates the FB pin is the  $V_{\mbox{\scriptsize REF}}$  (0.6V)
- R<sub>TOP</sub> is the voltage-programming resistor that connects from the FB pin to the converter output. In addition to setting the output voltage, this resistor is part of the loop compensation network
- R<sub>BOTTOM</sub> is the voltage-programming resistor that connects from the FB pin to the GND pin

Choose  $R_{TOP}$  first when compensating the control loop, and then calculate  $R_{BOTTOM}$  according to Equation 14:

$$R_{BOTTOM} = \frac{V_{REF} \cdot R_{TOP}}{V_{OUT} - V_{REF}}$$
(EQ. 14)

# **Compensation Design**

Figure 27shows the recommended Type-II compensation circuit. The FB pin is the inverting input of the error amplifier. The COMP signal, the output of the error amplifier, is inside the chip and unavailable to users.  $C_{INT}$  is a 100pF capacitor integrated inside the IC that connects across the FB pin and the

COMP signal.  $R_{TOP}$ ,  $R_{FB}$ ,  $C_{FB}$  and  $C_{INT}$  form the Type-II compensator. The frequency domain transfer function is given by Equation15:

$$G_{COMP}(s) = \frac{1 + s \cdot (R_{TOP} + R_{FB}) \cdot C_{FB}}{s \cdot R_{TOP} \cdot C_{INT} \cdot (1 + s \cdot R_{FB} \cdot C_{FB})}$$
(EQ. 15)





The LC output filter has a double pole at its resonant frequency that causes rapid phase change. The R<sup>3</sup> modulator used in the ISL62381, ISL62382 and ISL62383 make the LC output filter resemble a first order system in which the closed loop stability can be achieved with the recommended Type-II compensation network. Intersil provides a PC-based tool (example page is shown later) that can be used to calculate compensation network component values and help simulate the loop frequency response.

#### LDO5 Linear Regulator

In addition to the two SMPS outputs, the ISL62381, ISL62382 and ISL62383 also provide two linear regulator outputs. LDO5 is fixed 5V LDO output capable of sourcing 100mA continuous current.

When the output of SMPS2 is programmed to 5V, SMPS2 will automatically take over the load of LDO5. This provides a large power savings and boosts the efficiency. After switchover to SMPS2, the LDO5 output current plus the MOSFET drive current should not exceed 100mA in order to gurarantee the LDO5 output voltage in the range of 5V  $\pm$ 5%. The total MOSFET drive current can be estimated by Equation 16.

$$I_{DRIVE} = Q_g \cdot F_{SW}$$
 (EQ. 16)

where  $\mathsf{Q}_g$  is the total gate charge of all the power MOSFET in two SMPS regulators. Then the LDO5 output load current should be less than 100mA-I\_DRIVE.

#### LDO3 Linear Regulator

ISL62381, ISL62382 includes LDO3 linear regulator whose output is adjustable from 1.2V to 5V through LDO3FB pin with a 1.2V reference voltage. It can be independently enabled from both SMPS channels. Logic high of LDO3EN will enable LDO3. LDO3 is capable of sourcing 100mA continuous current and draws its power from LDO3IN pin, which must be connected to a voltage greater than the LDO3 output voltage plus the dropout voltage.

Currents in excess of the limit will cause the LDO3 voltage to drop dramatically, limiting the power dissipation.

#### Thermal Monitor and Protection

LDO3 and LDO5 can dissipate non-trivial power inside the ISL62381, ISL62382 and ISL62383 at high input-to-output voltage ratios and full load conditions. To protect the silicon, ISL62381, ISL62382 and ISL62383 continually monitor the die temperature. If the temperature exceeds +150°C, all outputs will be turned off to sharply curtail power dissipation. The outputs will remain off until the junction temperature has fallen below +135°C.

# General Application Design Guide

This design guide is intended to provide a high-level explanation of the steps necessary to design a single-phase power converter. It is assumed that the reader is familiar with many of the basic skills and techniques referenced in the following section. In addition to this guide, Intersil provides complete reference designs that include schematics, bills of materials, and example board layouts.

#### Selecting the LC Output Filter

The duty cycle of an ideal buck converter is a function of the input and the output voltage. This relationship is written as Equation 17:

$$D = \frac{V_{OUT}}{V_{IN}}$$
(EQ. 17)

The output inductor peak-to-peak ripple current is written as Equation 18:

$$P_{PP} = \frac{V_{OUT} \cdot (1 - D)}{F_{SW} \cdot L}$$
(EQ. 18)

A typical step-down DC/DC converter will have an  $I_{P-P}$  of 20% to 40% of the maximum DC output load current. The value of  $I_{P-P}$  is selected based upon several criteria such as MOSFET switching loss, inductor core loss, and the resistive loss of the inductor winding. The DC copper loss of the inductor can be estimated by Equation 19:

$$P_{COPPER} = I_{LOAD}^{2} \cdot DCR$$
 (EQ. 19)

Where  $\mathsf{I}_{\mathsf{LOAD}}$  is the converter output DC current.

The copper loss can be significant so attention has to be given to the DCR selection. Another factor to consider when choosing the inductor is its saturation characteristics at elevated temperatures. A saturated inductor could cause destruction of circuit components, as well as nuisance OCP faults.

A DC/DC buck regulator must have output capacitance  $C_O$  into which ripple current  $I_{P-P}$  can flow. Current  $I_{P-P}$  develops out of the capacitor. These two voltages are written as Equation 20:

 $\Delta V_{ESR} = I_{PP} \cdot ESR \tag{EQ. 20}$ 

and Equation 21:

$$\Delta V_{C} = \frac{I_{PP}}{8 \cdot C_{O} \cdot F_{SW}}$$
(EQ. 21)

If the output of the converter has to support a load with high pulsating current, several capacitors will need to be paralleled to reduce the total ESR until the required V<sub>P-P</sub> is achieved. The inductance of the capacitor can cause a brief voltage dip if the load transient has an extremely high slew rate. Low inductance capacitors should be considered in this scenario. A capacitor dissipates heat as a function of RMS current and frequency. Be sure that I<sub>P-P</sub> is shared by a sufficient quantity of paralleled capacitors so that they operate below the maximum rated RMS current at F<sub>SW</sub>. Take into account that the rated value of a capacitor can fade as much as 50% as the DC voltage across it increases.

#### Selection of the Input Capacitor

The important parameters for the bulk input capacitance are the voltage rating and the RMS current rating. For reliable operation, select bulk capacitors with voltage and current ratings above the maximum input voltage and capable of supplying the RMS current required by the switching circuit. Their voltage rating should be at least 1.25 times greater than the maximum input voltage, while a voltage rating of 1.5 times is a preferred rating. Figure 28 is a graph of the input capacitor RMS ripple current, normalized relative to output load current, as a function of duty cycle and is adjusted for converter efficiency. The normalized RMS ripple current calculation is written as Equation 22:

$$I_{C_{IN}(RMS,NORMALIZED)} = \frac{I_{MAX} \cdot \sqrt{D \cdot (1 - D) + \frac{D \cdot k^2}{12}}}{I_{MAX}}$$
(EQ. 22)

Where:

- $I_{MAX}$  is the maximum continuous  $I_{LOAD}$  of the converter
- k is a multiplier (0 to 1) corresponding to the inductor peak-to-peak ripple amplitude expressed as a percentage of I<sub>MAX</sub> (0% to 100%)
- D is the duty cycle that is adjusted to take into account the efficiency of the converter which is written as:

$$D = \frac{V_{OUT}}{V_{IN} \cdot EFF}$$
(EQ. 23)

In addition to the bulk capacitance, some low ESL ceramic capacitance is recommended to decouple between the drain of the high-side MOSFET and the source of the low-side MOSFET.



#### **MOSFET Selection and Considerations**

Typically, a MOSFET cannot tolerate even brief excursions beyond their maximum drain to source voltage rating. The MOSFETs used in the power stage of the converter should have a maximum  $V_{DS}$  rating that exceeds the sum of the upper voltage tolerance of the input power source and the voltage spike that occurs when the MOSFET switches off.

There are several power MOSFETs readily available that are optimized for DC/DC converter applications. The preferred high-side MOSFET emphasizes low gate charge so that the device spends the least amount of time dissipating power in the linear region. Unlike the low-side MOSFET which has the drain-source voltage clamped by its body diode during turn off, the high-side MOSFET turns off with a V<sub>DS</sub> of approximately V<sub>IN</sub> - V<sub>OUT</sub>, plus the spike across it. The preferred low-side MOSFET emphasizes low r<sub>DS(ON)</sub> when fully saturated to minimize conduction loss. It should be noted that this is an optimal configuration of MOSFET selection for low duty cycle applications (D < 50%). For higher output, low input voltage solutions, a more balanced MOSFET selection for high- and low-side devices may be warranted.

For the low-side (LS) MOSFET, the power loss can be assumed to be conductive only and is written as Equation 24:

$$P_{CON_{LS}} \approx I_{LOAD}^{2} \cdot r_{DS(ON)_{LS}} \cdot (1 - D)$$
 (EQ. 24)

For the high-side (HS) MOSFET, the its conduction loss is written as Equation 25:

$$P_{CON_{HS}} = I_{LOAD}^{2} \cdot r_{DS(ON)_{HS}} \cdot D$$
 (EQ. 25)

For the high-side MOSFET, the switching loss is written as Equation 26:

$$\mathsf{P}_{\mathsf{SW}_{\mathsf{HS}}} = \frac{\mathsf{V}_{\mathsf{IN}} \cdot \mathsf{I}_{\mathsf{VALLEY}} \cdot \mathsf{t}_{\mathsf{ON}} \cdot \mathsf{f}_{\mathsf{SW}}}{2} + \frac{\mathsf{V}_{\mathsf{IN}} \cdot \mathsf{I}_{\mathsf{PEAK}} \cdot \mathsf{t}_{\mathsf{OFF}} \cdot \mathsf{f}_{\mathsf{SW}}}{2}$$
(EQ. 26)

(EQ. 27)

#### Where:

- I<sub>VALLEY</sub> is the difference of the DC component of the inductor current minus 1/2 of the inductor ripple current
- I<sub>PEAK</sub> is the sum of the DC component of the inductor current plus 1/2 of the inductor ripple current
- t<sub>ON</sub> is the time required to drive the device into saturation
- tOFF is the time required to drive the device into cut-off

#### Selecting The Bootstrap Capacitor

The selection of the bootstrap capacitor is written as Equation 27:

$$C_{BOOT} = \frac{Q_g}{\Delta V_{BOOT}}$$

Where:

- $\mathbf{Q}_{g}$  is the total gate charge required to turn on the high-side MOSFET
- $\Delta V_{BOOT}\!$  is the maximum allowed voltage decay across the boot capacitor each time the high-side MOSFET is switched on

As an example, suppose the high-side MOSFET has a total gate charge  $Q_g$ , of 25nC at  $V_{GS}$  = 5V, and a  $\Delta V_{BOOT}$  of 200mV. The calculated bootstrap capacitance is 0.125µF; for a comfortable margin, select a capacitor that is double the calculated capacitance. In this example, 0.22µF will suffice. Use an X7R or X5R ceramic capacitor.

#### Layout Considerations

As a general rule, power should be on the bottom layer of the PCB and weak analog or logic signals are on the top layer of the PCB. The ground-plane layer should be adjacent to the top layer to provide shielding. The ground plane layer should have an island located under the IC, the compensation components, and the FSET components. The island should be connected to the rest of the ground plane layer at one point.



#### FIGURE 29. TYPICAL POWER COMPONENT PLACEMENT

Because there are two SMPS outputs and only one PGND pin, the power train of both channels should be layed out symmetrically. The line of bilateral symmetry should be drawn through pins 4 and 21 (pins 4 and 18 for ISL62383). This layout approach ensures that the controller does not favor one channel over another during critical switching decisions. Figure 30 illustrates one example of how to achieve proper bilateral symmetry.



FIGURE 30. SYMMETRIC LAYOUT GUIDE

#### Signal Ground and Power Ground

The bottom of the ISL62381, ISL62382 and ISL62383 TQFN package is the signal ground (GND) terminal for analog and logic signals of the IC. Connect the GND pad of the ISL62381, ISL62382 and ISL62383 to the island of ground plane under the top layer using several vias for a robust thermal and electrical conduction path. Connect the input capacitors, the output capacitors, and the source of the lower MOSFETs to the power ground (PGND) plane.

The following pin descriptions take ISL62381 and ISL62382 as an example.

#### PGND (Pin 23)

This is the return path for the pull-down of the LGATE low-side MOSFET gate driver. Ideally, PGND should be connected to the source of the low-side MOSFET with a low-resistance, low-inductance path.

#### VIN (Pin 21)

The VIN pin should be connected close to the drain of the high-side MOSFET, using a low resistance and low inductance path.

#### VCC (Pins 4 and 5)

For best performance, place the decoupling capacitor very close to the VCC and GND pins.

#### LDO5 (Pin 22)

For best performance, place the decoupling capacitor very close to the LDO5 and respective PGND pin, preferably on the same side of the PCB as the ISL6238 IC.

#### EN (Pins 13 and 28) and PGOOD (Pins 1 and 8)

These are logic signals that are referenced to the GND pin. Treat as a typical logic signal.

#### OCSET (Pins 12 and 29) and ISEN (Pins 11 and 30)

For DCR current sensing, current-sense network, consisting of  $\mathsf{R}_{OCSET}$  and  $\mathsf{C}_{SEN},$  needs to be connected to the

inductor pads for accurate measurement. Connect  $R_{OCSET}$  to the phase-node side pad of the inductor, and connect  $C_{SEN}$  to the output side pad of the inductor. The ISEN resistor should also be connected to the output pad of the inductor with a separate trace. Connect the OCSET pin to the common node of node of  $R_{OCSET}$  and  $C_{SEN}$ .

For resistive current sensing, connect  $\mathsf{R}_{\mathsf{OCSET}}$  from the OCSET pin to the inductor side of the resistor pad. The ISEN resistor should be connected to the  $\mathsf{V}_{\mathsf{OUT}}$  side of the resistor pad.

In both current-sense configurations, the resistor and capacitor sensing elements, with the exclusion of the current sense power resistor, should be placed near the corresponding IC pin. The trace connections to the inductor or sensing resistor should be treated as Kelvin connections.

#### FB (Pins 9 and 32), and VOUT (Pins 10 and 31)

The VOUT pin is used to generate the R<sup>3</sup> synthetic ramp voltage and for soft-discharge of the output voltage during shutdown events. This signal should be routed as close to the regulation point as possible. The input impedance of the FB pin is high, so place the voltage programming and loop compensation components close to the VOUT, FB, and GND pins keeping the high impedance trace short.

#### FSET (Pins 2 and 7)

These pins require a quiet environment. The resistor  $R_{FSET}$  and capacitor  $C_{FSET}$  should be placed directly adjacent to these pins. Keep fast moving nodes away from these pins.

#### LGATE (Pins 17 and 24)

The signal going through these traces are both high dv/dt and high di/dt, with high peak charging and discharging current. Route these traces in parallel with the trace from the PGND pin. These two traces should be short, wide, and away from other traces. There should be no other weak signal traces in proximity with these traces on any layer.

# BOOT (Pins 16 and 25), UGATE (Pins 15 and 26), and PHASE (Pins 14 and 27)

The signals going through these traces are both high dv/dt and high di/dt, with high peak charging and discharging current. Route the UGATE and PHASE pins in parallel with short and wide traces. There should be no other weak signal traces in proximity with these traces on any layer.

#### Copper Size for the Phase Node

The parasitic capacitance and parasitic inductance of the phase node should be kept very low to minimize ringing. It is best to limit the size of the PHASE node copper in strict accordance with the current and thermal management of the application. An MLCC should be connected directly across the drain of the upper MOSFET and the source of the lower MOSFET to suppress the turn-off voltage spike.

# Package Outline Drawing

#### L28.4x4

28 LEAD THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 0, 9/06





BOTTOM VIEW









NOTES:

1. Controlling dimensions are in mm.

Dimensions in ( ) for reference only.

- 2. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$  Angular  $\pm 2^\circ$
- 3. Dimensioning and tolerancing conform to AMSE Y14.5M-1994.
- 4. Bottom side Pin#1 ID is diepad chamfer as shown.
- 5. Tiebar shown (if present) is a non-functional feature.

# *Thin Quad Flat No-Lead Plastic Package (TQFN) Thin Micro Lead Frame Plastic Package (TMLFP)*









#### L32.5x5A

# 32 LEAD THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE (COMPLIANT TO JEDEC MO-220WJJD-1 ISSUE C)

| SYMBOL | MIN  | NOMINAL  | MAX  | NOTES        |
|--------|------|----------|------|--------------|
| A      | 0.70 | 0.75     | 0.80 | -            |
| A1     | -    | -        | 0.05 | -            |
| A3     |      | 0.20 REF | I.   | -            |
| b      | 0.18 | 0.25     | 0.30 | 5, 8         |
| D      |      | 5.00 BSC | I.   | -            |
| D2     | 3.30 | 3.45     | 3.55 | 7, 8         |
| E      |      | 5.00 BSC |      | -            |
| E1     |      | 5.75 BSC |      | 9            |
| E2     | 3.30 | 3.45     | 3.55 | 7, 8         |
| е      |      | 0.50 BSC |      | -            |
| k      | 0.20 | -        | -    | -            |
| L      | 0.30 | 0.40     | 0.50 | 8            |
| N      |      | 32       | ı    | 2            |
| Nd     | 8    |          |      | 3            |
| Ne     |      | 3        |      |              |
| ·      | 1    |          |      | Rev. 2 05/06 |

NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5m-1994.
- 2. N is the number of terminals.
- 3. Nd and Ne refer to the number of terminals on each D and E.
- 4. All dimensions are in millimeters. Angles are in degrees.
- 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
- 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

