**TECHNICAL DATA** DATASHEET 4165, Rev. C.3

## Three-Phase IGBT BRIDGE, With Gate Driver and Optical Isolation

DESCRIPTION: A 1200 VOLT, 60 AMP, THREE PHASE IGBT BRIDGE

| ELECTRICAL CHARACTERISTICS PER IGBT                                                 | DEVICE                             | (Tj=25 <sup>0</sup> C UNLESS OTHERWISE SPECIFIED) |      |     | PECIFIED) |      |
|-------------------------------------------------------------------------------------|------------------------------------|---------------------------------------------------|------|-----|-----------|------|
| PARAMETER                                                                           |                                    | SYMBOL                                            | MIN  | TYP | MAX       | UNIT |
| IGBT SPECIFICATIONS                                                                 |                                    |                                                   |      |     |           |      |
| Collector to Emitter Breakdown Voltage                                              |                                    | BV <sub>CES</sub>                                 | 1200 | -   | -         | V    |
| $I_C = 500 \ \mu\text{A}, \ V_{GE} = 0\text{V}$                                     |                                    |                                                   |      |     |           |      |
| Continuous Collector Current                                                        | $T_{c} = 25 {}^{O}C$               | I <sub>C</sub>                                    | -    | -   | 60        | А    |
|                                                                                     | $T_{\rm C} = 90 \ ^{\rm O}{\rm C}$ |                                                   |      |     | 40        |      |
| Pulsed Collector Current, Pulse Width limite                                        | ed by T <sub>jMax</sub>            | I <sub>CM</sub>                                   | -    | -   | 100       | A    |
| Zero Gate Voltage Collector Current                                                 |                                    | I <sub>CES</sub>                                  | -    | -   |           |      |
| $V_{CE} = 1200 \text{ V}, V_{GE} = 0 \text{ V} \text{ T}_i = 25^{\circ} \text{C}$   |                                    |                                                   |      |     | 1         | mA   |
| $V_{CE} = 800 \text{ V}, V_{GE} = 0 \text{ V} \text{ T}_{i} = 125^{\circ} \text{C}$ |                                    |                                                   |      |     | 10        | mA   |
| Collector to Emitter Saturation Voltage,                                            | $T_j = 25 \ ^{O}C$                 | V <sub>CE(SAT)</sub>                              | -    | 1.9 | 2.3       | V    |
|                                                                                     | $T_j = 125 \ ^{O}C$                |                                                   |      | 2.1 | -         |      |
| $I_{\rm C} = 40$ A, $V_{\rm GE} = 15$ V,                                            |                                    |                                                   |      |     |           |      |
| Maximum Thermal Resistance                                                          |                                    | $R_{	ext{	heta}JC}$                               | -    | -   | 0.55      | °C/W |
| Maximum operating Junction Temperature                                              |                                    | T <sub>jmax</sub>                                 | -40  | -   | 150       | ℃    |
| Maximum Storage Junction Temperature                                                |                                    | T <sub>jmax</sub>                                 | -55  | -   | 150       | °C   |

#### TECHNICAL DATA

DATASHEET 4165, Rev. C.3

#### **PRODUCT PARAMETERS -** (T<sub>C</sub>=25 °C unless otherwise noted)

| Over-Temperature Shutdown            |     |     |     |     |         |  |
|--------------------------------------|-----|-----|-----|-----|---------|--|
| Over-Temperature Shutdown            | Tsd | 100 | 105 | 110 | °C      |  |
| Over-Temperature Output              | Tso |     | 10  |     | 10mV/°C |  |
| Over-Temperature Shutdown Hysteresis |     |     | 20  |     | °C      |  |

| ULTRAFAST DIODES RATING AND CHARACT                                                          | ERISTICS         |      |            |     |      |
|----------------------------------------------------------------------------------------------|------------------|------|------------|-----|------|
| Diode Peak Inverse Voltage                                                                   | PIV              | 1200 | -          | -   | V    |
| Continuous Forward Current, $T_c = 90$ °C                                                    | l <sub>F</sub>   | -    | -          | 40  | А    |
| Forward Pulse Current, Pulse Width limited by $T_{jMax}$                                     | I <sub>Fp</sub>  | -    | -          | 100 | A    |
| Diode Forward Voltage, $I_F = 40A, T_j = 25 \ ^{O}C$<br>$T_j = 125 \ ^{O}C$                  | V <sub>F</sub>   | -    | 1.8<br>1.8 | 2.3 | V    |
| Diode Reverse Recovery Time<br>(I <sub>F</sub> =40A, V <sub>RR</sub> =600V , di/dt=800 A/μs) | t <sub>rr</sub>  | -    | 240        | -   | nsec |
| Maximum Thermal Resistance                                                                   | R <sub>θJC</sub> | -    | -          | 0.9 | °C/W |
| Gate Driver                                                                                  |                  |      |            |     |      |
| Supply Voltage                                                                               | VCC              | 14   | 15         | 18  | V    |
| Supply Input Current at Vcc, Pin 19,                                                         |                  |      |            |     |      |
| Without PWM Switching                                                                        |                  |      | 35         |     | mA   |
| , with 10KHz PWM at Two Inputs                                                               |                  |      | 50         |     |      |
| Input On Current                                                                             | HIN, LIN         | 2    |            | 5.0 | mA   |
| Opto-Isolator Logic High Input Threshold                                                     | I <sub>th</sub>  | -    | 1.6        | -   | mA   |
| Input Reverse Breakdown Voltage                                                              | BV <sub>in</sub> | 5.0  | -          | -   | V    |
| Input Forward Voltage @ I <sub>in</sub> = 5mA                                                | V <sub>F</sub>   | -    | 1.5        | 1.7 | V    |

## TECHNICAL DATA

DATASHEET 4165, Rev. C.3

| Under Voltage Lockout                                                           | VCCUV             | 9.0  | -    | 11.5 | V       |
|---------------------------------------------------------------------------------|-------------------|------|------|------|---------|
| ITRIP Reference Voltage (1)                                                     | Itrip-ref         | 1.57 | 1.63 | 1.68 | V       |
| Input-to-Output Turn On Delay                                                   | t <sub>ond</sub>  | -    | 750  | -    |         |
| Output Turn On Rise Time                                                        | t <sub>r</sub>    | -    | 120  | -    |         |
| Input-to-Output Turn Off Delay                                                  | t <sub>offd</sub> | -    | 1200 | -    | nsec    |
| Output Turn Off Fall Time                                                       | t <sub>f</sub>    | -    | 160  | -    |         |
| @ VCC=500V, IC=40A, T <sub>C</sub> = 25                                         |                   |      |      |      |         |
| Dead Time Requirement, for Shoot Through Prevention                             |                   | 600  | 750  |      | nsec    |
| Opto-Isolator Input-to-Output Isolation Voltage, momentary                      | -                 | -    | 2500 | -    | V       |
| Opto-Isolator Operating Input Common Mode Voltage                               |                   |      |      | 1000 | V       |
| Opto-Isolator Operating Input Common Mode Transient<br>Immunity, with lin > 5mA |                   |      |      | 10   | KV/usec |
| Pin-To-Case Isolation Voltage, DC Voltage                                       |                   | -    | 1500 | -    | V       |

| DC Bus Current Sensor                             |   |   |       |       |      |  |  |
|---------------------------------------------------|---|---|-------|-------|------|--|--|
| Shunt Resistor Value                              | - | - | 5     | -     | mOhm |  |  |
| Current Amplifier Gain, Referenced to Signal Gnd  |   |   | 0.049 |       | V/A  |  |  |
| Current Amplifier DC Offset (Zero DC Bus Current) |   |   | 0.010 | 0.030 | V    |  |  |
| Current Amplifier Response Time                   |   |   | 3     |       | usec |  |  |

(1) ITRIP current limit is internally set to 35A peak. The set point can be lowered by connecting a resistor between Itrip-ref and Gnd. The set point can be increased by connecting a resistor between Itrip-ref and +5V ref. The off time duration is about 70 usec.

SPM6G060-120D

TECHNICAL DATA





#### TECHNICAL DATA DATASHEET 4165, Rev. C.3



© 2004 Sensitron Semiconductor • 221 West Industry Court • Deer Park, NY 11729 • (631) 586 7600 FAX (631) 242 9798 • www.sensitron.com • sales@sensitron.com • Page 5

#### **TECHNICAL DATA** DATASHEET 4165, Rev. C.3



Figure 3 - Package Pin Locations (All dimensions are in inches; tolerance is +/- 0.005" unless otherwise specified)

3, 6, 9, 16, 17, 18

## TECHNICAL DATA

DATASHEET 4165, Rev. C.3

| PIN OUT |          |                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin #   | Name     | Description                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 1       | HinA     | Isolated Drive Input for High-side IGBT of Phase A                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 2       | HinA-Rtn | Return for Input at 1                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 3       | NC       | Not Connected                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 4       | LinA     | Isolated Drive Input for Low-side IGBT of Phase A                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 5       | LinA-Rtn | Return for Input at 4                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 6       | NC       | Not Connected                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 7       | HinB     | Isolated Drive Input for High-side IGBT of Phase B                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 8       | HinB-Rtn | Return for Input at 7                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 9       | NC       | Not Connected                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 10      | LinB     | Isolated Drive Input for Low-side IGBT of Phase B                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 11      | LinB-Rtn | Return for Input at 10                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 12      | HinC     | Isolated Drive Input for High-side IGBT of Phase C                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 13      | HinC-Rtn | Return for Input at 12                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 14      | LinC     | Isolated Drive Input for Low-side IGBT of Phase C                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 15      | LinC-Rtn | Return for Input at 14                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 16      | NC       | Not Connected                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 17      | NC       | Not Connected                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 18      | NC       | Not Connected                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 19      | Vcc      | <ul> <li>+15V input biasing supply connection for the controller.<br/>Under-voltage lockout keeps all outputs off for Vcc<br/>below 10.5V. Vcc pin should be connected to an<br/>isolated 15V power supply. Vcc recommended limits are<br/>14V to 16V, and shall not exceed 18V. The return of<br/>Vcc is pin 20.</li> <li>Recommended power supply capability is about 70mA.</li> </ul> |  |  |  |  |  |

between Signal Gnd and +VDC Rtn.

Signal ground for all signals at Pins 19 through 27. This ground is internally connected to the +VDC Rtn through 1.7 Ohms. It is preferred not to have external connection

+15V Rtn (3)

20

## TECHNICAL DATA

DATASHEET 4165, Rev. C.3

| Pin # | Name                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21    | SD <sup>(3)</sup>      | <ul> <li>It is an active low, dual function input/output pin. It is internally pulled high to +5V by 2.74K Ω. As a low input it shuts down all IGBTs regardless of the Hin and Lin signals.</li> <li>SD is internally activated by the over-temperature shutdown, over-current limit, and desaturation protection</li> <li>Desaturation shutdown is a latching feature. Over-temperature shutdown, and over-current limit are not latching features.</li> <li>SD can be used to shutdown all IGBTs by an external command. An open collector switch shall be used to pull down SD externally.</li> <li>SD can be used as a fault condition output. Low output at SD indicates a latching fault situation.</li> </ul> |
| 22    | Flt <sup>(3)</sup>     | It is a dual function input/output pin. It is an active low input, internally pulled high to +5V by 2.74K $\Omega$ . If pulled down, it will freeze the status of all the six IGBTs regardless of the Hin and Lin signals.<br>As an output, Pin 13, reports desaturation protection activation. When desaturation protection is activated a low output for about 9 $\mu$ sec is reported.<br>If any other protection feature is activated, it will not be reported by Pin 22.                                                                                                                                                                                                                                        |
| 23    | Flt-Clr <sup>(3)</sup> | <ul> <li>is a fault clear input. It can be used to reset a latching fault condition, due to desaturation protection.</li> <li>Pin 23 an active high input. It is internally pulled down by 2.0KΩ. A latching fault due to desaturation can be cleared by pulling this input high to +5V by 200-500Ω, or to +15V by 3-5KΩ, as shown in Fig. 6.</li> <li>It is recommended to activate fault clear input for about 300 µsec at startup.</li> </ul>                                                                                                                                                                                                                                                                     |

#### TECHNICAL DATA DATASHEET 4165, Rev. C.3

| Pin #   | Name                     | Description                                                                                                                                                                                                                                                                                                                       |
|---------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24      | +5V Output               | +5V output. Maximum output current is 30mA                                                                                                                                                                                                                                                                                        |
| 25      | Itrip-Ref <sup>(3)</sup> | Adjustable voltage divider reference for over-current shutdown. Internal pull-up to +5V 31.6K $\Omega$ , pull down to ground is 10K $\Omega$ , and hysteresis resistance of 49.9K $\Omega$ . The internal set point is 1.64V, corresponding to over-current shutdown of 34A. The re-start delay time, off time, is about 70 usec. |
| 26      | Idco                     | DC bus current sense amplifier output. The sensor gain is 0.049V/A. The internal impedance of this output is $1K\Omega$ , and internal filter capacitance is $1nF$ .                                                                                                                                                              |
| 27      | TCo                      | Analog output of case temperature sensor. The sensor output gain is 0.010 V/°C, with zero DC offset. This sensor can measure both positive and negative °C. The internal impedance of this output is 8.87KΩ.                                                                                                                      |
|         |                          | The Internal block diagram of the temperature sensor is shown in Fig. 5.                                                                                                                                                                                                                                                          |
| 28 &29  | PhA                      | Phase A output                                                                                                                                                                                                                                                                                                                    |
| 30 & 31 | PhB                      | Phase B Output                                                                                                                                                                                                                                                                                                                    |
| 32 & 33 | PhC                      | Phase C Output                                                                                                                                                                                                                                                                                                                    |
| 34 & 35 | +VDC Rtn                 | DC Bus return                                                                                                                                                                                                                                                                                                                     |
| 36 & 37 | +VDC                     | DC Bus input                                                                                                                                                                                                                                                                                                                      |
| Case    | Case                     | Isolated From All Terminals                                                                                                                                                                                                                                                                                                       |

#### TECHNICAL DATA DATASHEET 4165, Rev. C.3

# **Application Notes**

#### a- Input Interface:

Recommended input turn-on current for all six drive signals is 5-8mA.

For higher noise immunity the tri-state differential buffer, DS34C87, is recommended as shown in Fig. 4.

Note : Connect LinA to non-inverting output for a non-inverting input logic.

Connect LinA to inverting output for an inverting input logic.



Fig. 4. Input Signal Buffer

## **b-Temperature Sensor Output:**



#### Fig. 5 Temperature Sensor Internal Block Diagram

For both negative and positive temperature measurement capability, Contact the Factory.

### <u>SENSITRON</u> SEMICONDUCTOR

#### TECHNICAL DATA DATASHEET 4165, Rev. C.3

#### c- System Start Up Sequence:

Activate fault clear input for about **300**  $\mu$ **sec** at startup. The micro-controller enable output is inverted and fed to the second DS34C87 control input. When the controller is in disable mode, the Flt-clr is enabled and Phase C low-side IGBT is turned on. This allows for the bootstrap circuit of the highside IGBT of Phase C to be charged. At the same time, the high-side bootstrap circuits of Phases A and B will charge through the motor winding. Once the controller is enabled, PWM signals of all channels should start.

Fig. 6 shows a recommended startup circuit.

Notes:

- 1- Gnd1 and Gnd2 are isolated grounds from each other.
- 2- The +5V power supply used for DS34C87 is an isolated power supply.
- 3- The +15V power supply used for SPM6G060-120D is an isolated power supply.



Fig. 6 Input Interface and Startup Circuit

## TECHNICAL DATA

DATASHEET 4165, Rev. C.3

#### Truth Table For DS34C87

| Input | Control Input | Non-Inverting Output | Inverting Output |
|-------|---------------|----------------------|------------------|
| Н     | Н             | Н                    | L                |
| L     | Н             | L                    | Н                |
| Х     | L             | Z                    | Z                |

### d- DC Bus Charging from 15V



#### Figure 7. Charging Path from 15V Supply to DC Bus when DC Bus is off

- Each IGBT is protected against desaturation.
- D2 is the desaturation sense diode for the high-side IGBT
- D3 is the desaturation sense diode for the low-side IGBT
- When the DC bus voltage is not applied or below 15V, there is a charging path from the 15V supply to the DC bus through D2 and D3 and the corresponding pull up 100K Ohm resistor. The charging current is 0.15mA per IGBT. Total charging current is about 1.5mA.
- Do not apply PWM signal if the DC bus voltage is below 20V.

#### TECHNICAL DATA DATASHEET 4165, Rev. C.3

#### e- Active Bias For Desaturation Detection Circuit:

The desaturation detection is done by diode D2 for the high side IGBT Q1H, and by diode D3 for the low side IGBT Q1L. The internal detection circuit, input DSH for the high-side and input DSL for the low-side, is biased by the local supply voltage VCC for the low side and VBS for the high side. When the IGBT is on the corresponding detection diode is on. The current flowing through the diode is determined by the internal pull resistor, R1 for the high side and R2 for the low side. To minimize the current drain from VCC and VBS, R1 and R2 are set to be  $100K\Omega$ . Lower value of R1 will overload the bootstrap circuit and reduce the bootstrap capacitor holding time.

To increase the circuit noise immunity, an active bias circuit is used to lower R1 and R2 when the corresponding IGBT is off by monitoring the input voltage at both DSH, DSL inputs. If the inputs at DSH drops below 7V the active bias is disabled. The active bias circuits result in reducing R1 or R2 to about 110  $\Omega$  when the corresponding input is above 8V, as shown in Fig. 8. This active circuit results in higher noise immunity.



Figure 8. Active Bias for DSH and DSL Internal Inputs

### <u>SENSITRON</u> SEMICONDUCTOR

**TECHNICAL DATA** DATASHEET 4165, Rev. C.3

## f- Limitation With Trapezoidal Motor Drive

In trapezoidal motor drives, two phases are conducting while the third phase is off at any time. In Fig. 9 shows the voltage waveform across one phase, during intervals t1 and t2, the IGBT is off while the active bias circuit is above 8V, and below 15V. This results in activating the active pull up circuit and reducing the corresponding R1 or R2 down to about 110  $\Omega$ . A high current will flow from VCC or VBS through R2 or R1 and the motor winding during intervals t1, and t2. This results in draining the bootstrap capacitor voltage quickly.

Contact the factory for adjustments to satisfy trapezoidal motor drive applications using this module. The adjustment will disable the internal pull up circuit. The device part number is SPM6G060-120D-B.



Figure 9. Active Bias for DSH and DSL Internal Inputs

**TECHNICAL DATA** DATASHEET 4165, Rev. C.3

### g- IGBT and Diode Switching Characteristics and Waveforms:

#### g.1- Test Conditions: VCE=500V, IC= 30A

**Test Results:** Rise time tr= 50 nsec, Fall time tf= 150 nsec **Current Scale** is 10A/div, **Voltage Scale** is 100V/div, **Power Loss Scale** is 5000Watt/div **Turn On Switching Loss** = 2.24 mJ, **Turn Off Switching Loss** = 2.56 mJ



Figure 10. Switching Waveforms at IC = 30A

© 2004 Sensitron Semiconductor • 221 West Industry Court • Deer Park, NY 11729 • (631) 586 7600 FAX (631) 242 9798 • www.sensitron.com • sales@sensitron.com •

#### TECHNICAL DATA DATASHEET 4165, Rev. C.3

#### g.2- Test Conditions: VCE=500V, IC= 53A

**Test Results:** Rise time tr= 140 nsec, Fall time tf= 180 nsec **Current Scale** = 20A/div, **Voltage Scale** = 100V/div, **Power Loss Scale** = 10000Watt/div **Turn On Switching Loss** = 5.2 mJ, **Turn Off Switching Loss** = 5.4 mJ



Figure 11. Switching Waveforms at IC = 53A

SPM6G060-120D

#### TECHNICAL DATA DATASHEET 4165, Rev. C.3



Figure 12. Turn On Switching Waveforms at IC = 53A

SPM6G060-120D

#### TECHNICAL DATA DATASHEET 4165, Rev. C.3



Figure 13. Turn Off Switching Waveforms at IC = 53A

#### TECHNICAL DATA DATASHEET 4165, Rev. C.3

## h- IGBT and Diode Conduction Characteristics:



Figure 14. IGBT Conduction Characteristics



Figure 15. Diode Conduction Characteristics

© 2004 Sensitron Semiconductor • 221 West Industry Court • Deer Park, NY 11729 • (631) 586 7600 FAX (631) 242 9798 • www.sensitron.com • sales@sensitron.com •

#### TECHNICAL DATA DATASHEET 4165, Rev. C.3

#### i- Increasing Current Limit Window:

The adjustable over-current shutdown reference at Pin25 is internally set to 1.64V corresponding to 34A. A voltage divider reference is used as shown in Fig.16. Internal pull-up to +5V is 31.6K $\Omega$ , pull down to ground is 10K $\Omega$ , and hysteresis resistance to SD is 49.9K $\Omega$ . The re-start delay time, off time, is about 70 usec.

In order to increase the over-current shutdown reference to 2.8V, corresponding to 57A peak current, an external pull-up resistance R is needed. It is recommended to add R=9 K $\Omega$  between Pins 21 and 25. The corresponding off time will be about 170usec. The additional R=9 K $\Omega$  will reduce the high level of SD to 4.4V.



#### Figure 16. Internal Over-Current Shutdown Reference

#### TECHNICAL DATA DATASHEET 4165, Rev. C.3

#### j- Cleaning Process:

Suggested precaution following cleaning procedure:

If the parts are to be cleaned in an aqueous based cleaning solution, it is recommended that the parts be baked immediately after cleaning. This is to remove any moisture that may have permeated into the device during the cleaning process. For aqueous based solutions, the recommended process is to bake for at least 2 hours at 125°C. Do not use solvents based cleaners.

#### **k- Soldering Procedure:**

Recommended soldering procedure Signal pins 1 to 27: 210C for 10 seconds max Power pins 28 to 37: 260C for 10 seconds max. Pre-warm module to 125C to aid in power pins soldering.

#### Ordering Information:

SPM6G060-120D comes standard with a uni-directional current sense signal.

For optional bi-directional current sense signal, add –A to the part number as follows: SPM6G060-120D-A.

For trapezoidal motor drive applications. The device part number is SPM6G060-120D-B.

#### DISCLAIMER:

3- In no event shall Sensitron Semiconductor be liable for any damages that may result from an accident or any other cause during operation of the user's units according to the datasheet(s). Sensitron Semiconductor assumes no responsibility for any intellectual property claims or any other problems that may result from applications of information, products or circuits described in the datasheets.

- 5- No license is granted by the datasheet(s) under any patents or other rights of any third party or Sensitron Semiconductor.
- 6- The datasheet(s) may not be reproduced or duplicated, in any form, in whole or part, without the expressed written permission of Sensitron Semiconductor.

7- The products (technologies) described in the datasheet(s) are not to be provided to any party whose purpose in their application will hinder maintenance of international peace and safety nor are they to be applied to that purpose by their direct purchasers or any third party. When exporting these products (technologies), the necessary procedures are to be taken in accordance with related laws and regulations.

© 2004 Sensitron Semiconductor • 221 West Industry Court • Deer Park, NY 11729 • (631) 586 7600 FAX (631) 242 9798 • www.sensitron.com • sales@sensitron.com •

<sup>1-</sup> The information given herein, including the specifications and dimensions, is subject to change without prior notice to improve product characteristics. Before ordering, purchasers are advised to contact the Sensitron Semiconductor sales department for the latest version of the datasheet(s).

<sup>2-</sup> In cases where extremely high reliability is required (such as use in nuclear power control, aerospace and aviation, traffic equipment, medical equipment, and safety equipment), safety should be ensured by using semiconductor devices that feature assured safety or by means of users' fail-safe precautions or other arrangement.

<sup>4-</sup> In no event shall Sensitron Semiconductor be liable for any failure in a semiconductor device or any secondary damage resulting from use at a value exceeding the absolute maximum rating.