16-bit buffer/line driver with 30  $\Omega$  series termination resistors; 3-state

Rev. 05 — 25 May 2010

**Product data sheet** 

### 1. General description

The 74ABT162244 high-performance Bipolar CMOS (BiCMOS) device combines low static and dynamic power dissipation with high speed and high output drive.

The 74ABT162244 is a 16-bit buffer that is ideal for driving bus lines. The device features four output enable inputs ( $1\overline{OE}$ ,  $2\overline{OE}$ ,  $3\overline{OE}$ ,  $4\overline{OE}$ ), each controlling four of the 3-state outputs.

The 74ABT162244 is designed with 30  $\Omega$  series resistance in both the upper and lower output structures. This design reduces line noise in applications such as memory address drivers, clock drivers and bus receivers/transmitters.

### 2. Features and benefits

- 16-bit bus interface
- Multiple V<sub>CC</sub> and GND pins minimize switching noise
- Power-up 3-state
- 3-state buffers
- Output capability: +12 mA and -32 mA
- Live insertion and extraction permitted
- Latch-up performance: JESD 78 Class II
- ESD protection:
  - HBM JESD-A114E exceeds 2000 V
  - CDM JESD 22-C101-C exceeds 1000 V

### 3. Ordering information

Table 1.Ordering information

| Type number    | Package           |         |                                                                        |          |  |  |
|----------------|-------------------|---------|------------------------------------------------------------------------|----------|--|--|
|                | Temperature range | Name    | Description                                                            | Version  |  |  |
| 74ABT162244DGG | –40 °C to +85 °C  | TSSOP48 | plastic thin shrink small outline package; 48 leads; body width 6.1 mm | SOT362-1 |  |  |
| 74ABT162244DL  | –40 °C to +85 °C  | SSOP48  | plastic shrink small outline package; 48 leads; body width 7.5 mm      | SOT370-1 |  |  |



16-bit buffer/line driver with 30  $\Omega$  series termination resistors; 3-state

## 4. Functional diagram





Fig 3. Logic diagram one output

## 74ABT162244

16-bit buffer/line driver with 30  $\Omega$  series termination resistors; 3-state

#### **Pinning information** 5.

#### 5.1 Pinning



### 5.2 Pin description

| Table 2.          | Pin description |                                                                            |                                       |
|-------------------|-----------------|----------------------------------------------------------------------------|---------------------------------------|
| Symbol            | Pin             | Description                                                                |                                       |
| 1 <mark>OE</mark> | 1               | 1 output enable (LOW active)                                               |                                       |
| 1Y[0:3]           | 2, 3, 5, 6      | 1 data output 0 to output 3                                                |                                       |
| GND               | 4               | ground (0 V)                                                               |                                       |
| V <sub>CC</sub>   | 7               | supply voltage                                                             |                                       |
| 2Y[0:3]           | 8, 9, 11, 12    | 2 data output 0 to output 3                                                |                                       |
| GND               | 10              | ground (0 V)                                                               |                                       |
| 3Y[0:3]           | 13, 14, 16, 17  | 3 data output 0 to output 3                                                |                                       |
| GND               | 15              | ground (0 V)                                                               |                                       |
| V <sub>CC</sub>   | 18              | supply voltage                                                             |                                       |
| 4Y[0:3]           | 19, 20, 22, 23  | 4 data output 0 to output 3                                                |                                       |
| GND               | 21              | ground (0 V)                                                               |                                       |
| 4 <mark>0E</mark> | 24              | 4 output enable (LOW active)                                               |                                       |
| 74ABT162244       |                 | All information provided in this document is subject to legal disclaimers. | © NXP B.V. 2010. All rights reserved. |
| Product data      | sheet           | Rev. 05 — 25 May 2010                                                      | 3 of 15                               |

# 74ABT162244

16-bit buffer/line driver with 30  $\Omega$  series termination resistors; 3-state

| Table 2.          | Pin description continue | d                            |
|-------------------|--------------------------|------------------------------|
| Symbol            | Pin                      | Description                  |
| 3 <mark>OE</mark> | 25                       | 3 output enable (LOW active) |
| GND               | 28                       | ground (0 V)                 |
| 4A[0:3]           | 30, 29, 27, 26           | 4 data input 0 to input 3    |
| V <sub>CC</sub>   | 31                       | supply voltage               |
| GND               | 34                       | ground (0 V)                 |
| 3A[0:3]           | 36, 35, 33, 32           | 3 data input 0 to input 3    |
| GND               | 39                       | ground (0 V)                 |
| 2A[0:3]           | 41, 40, 38, 37           | 2 data input 0 to input 3    |
| V <sub>CC</sub>   | 42                       | supply voltage               |
| GND               | 45                       | ground (0 V)                 |
| 1A[0:3]           | 47, 46, 44, 43           | 1 data input 0 to input 3    |
| 2 <mark>0E</mark> | 48                       | 2 output enable (LOW active) |

### 6. Functional description

| Table 3.         Function table <sup>[1]</sup> |       |        |
|------------------------------------------------|-------|--------|
| Control                                        | Input | Output |
| nOE                                            | nAn   | nYn    |
| L                                              | L     | L      |
| L                                              | Н     | Н      |
| Н                                              | Х     | Z      |

[1] H = HIGH voltage level; L = LOW voltage level; X = don t care; Z = high-impedance OFF-state.

### 7. Limiting values

#### Table 4.Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions                        | Min             | Max  | Unit |
|------------------|-------------------------|-----------------------------------|-----------------|------|------|
| V <sub>CC</sub>  | supply voltage          |                                   | -0.5            | +7.0 | V    |
| VI               | input voltage           |                                   | <u>[1]</u> –1.2 | +7.0 | V    |
| Vo               | output voltage          | output in OFF-state or HIGH-state | <u>[1]</u> –0.5 | +5.5 | V    |
| I <sub>IK</sub>  | input clamping current  | V <sub>1</sub> < 0 V              | -18             | -    | mA   |
| I <sub>OK</sub>  | output clamping current | V <sub>O</sub> < 0 V              | -50             | -    | mA   |
| lo               | output current          | output in LOW-state               | -               | 128  | mA   |
|                  |                         | output in HIGH-state              | -               | -64  | mA   |
| Tj               | junction temperature    |                                   | [2] _           | 150  | °C   |
| T <sub>stg</sub> | storage temperature     |                                   | -65             | +150 | °C   |

[1] The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

[2] The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability.

### 8. Recommended operating conditions

#### Table 5.Operating conditions

Voltages are referenced to GND (ground = 0 V).

| Symbol                | Parameter                           | Conditions  | Min | Тур | Max             | Unit |
|-----------------------|-------------------------------------|-------------|-----|-----|-----------------|------|
| V <sub>CC</sub>       | supply voltage                      |             | 4.5 | -   | 5.5             | V    |
| VI                    | input voltage                       |             | 0   | -   | V <sub>CC</sub> | V    |
| V <sub>IH</sub>       | HIGH-level input voltage            |             | 2.0 | -   | -               | V    |
| V <sub>IL</sub>       | LOW-level Input voltage             |             | -   | -   | 0.8             | V    |
| I <sub>OH</sub>       | HIGH-level output current           |             | -32 | -   | -               | mA   |
| I <sub>OL</sub>       | LOW-level output current            |             | -   | -   | 12              | mA   |
| $\Delta t / \Delta V$ | input transition rise and fall rate |             | -   | -   | 10              | ns/V |
| T <sub>amb</sub>      | ambient temperature                 | in free air | -40 | -   | +85             | °C   |

74ABT162244 Product data sheet

16-bit buffer/line driver with 30  $\Omega$  series termination resistors; 3-state

#### **Static characteristics** 9.

| Symbol                | Parameter                             | Conditions                                                                                 |               | 25 °C |       |      | -40 °C t | o +85 °C | Unit |
|-----------------------|---------------------------------------|--------------------------------------------------------------------------------------------|---------------|-------|-------|------|----------|----------|------|
|                       |                                       |                                                                                            |               | Min   | Тур   | Max  | Min      | Max      | -    |
| V <sub>IK</sub>       | input clamping voltage                | $V_{CC} = 4.5 \text{ V}; \text{ I}_{IK} = -18 \text{ mA}$                                  |               | -     | -0.9  | -1.2 | -        | -1.2     | V    |
| V <sub>OH</sub>       | HIGH-level output                     | $V_{I} = V_{IL} \text{ or } V_{IH}$                                                        |               |       |       |      |          |          |      |
|                       | voltage                               | $V_{CC} = 4.5 \text{ V}; \text{ I}_{OH} = -3 \text{ mA}$                                   |               | 2.5   | 2.9   | -    | 2.5      | -        | V    |
|                       |                                       | $V_{CC} = 5.0 \text{ V}; \text{ I}_{OH} = -3 \text{ mA}$                                   |               | 3.0   | 3.4   | -    | 3.0      | -        | V    |
|                       |                                       | $V_{CC} = 4.5 \text{ V}; \text{ I}_{OH} = -32 \text{ mA}$                                  |               | 2.0   | 2.4   | -    | 2.0      | -        | V    |
| V <sub>OL</sub>       | LOW-level output                      | $V_{I} = V_{IL} \text{ or } V_{IH}$                                                        |               |       |       |      |          |          |      |
|                       | voltage                               | $V_{CC} = 4.5 \text{ V}; \text{ I}_{OL} = 8 \text{ mA}$                                    |               | -     | -     | 0.65 | -        | 0.65     | V    |
|                       |                                       | $V_{CC} = 4.5 \text{ V}; \text{ I}_{OL} = 12 \text{ mA}$                                   |               | -     | -     | 0.80 | -        | 0.80     | V    |
| l <sub>l</sub>        | input leakage current                 | $V_{CC}$ = 5.5 V; $V_I$ = $V_{CC}$ or GND                                                  |               | -     | ±0.01 | ±1.0 | -        | ±1.0     | μA   |
| I <sub>OFF</sub>      | power-off leakage current             | $V_{CC}$ = 0 V; $V_{I}$ or $V_{O} \leq 4.5$ V                                              |               | -     | ±5.0  | ±100 | -        | ±100     | μΑ   |
| I <sub>O(pu/pd)</sub> | power-up/power-down<br>output current | $V_{CC}$ = 2.0 V; $V_{O}$ = 0.5 V;<br>V <sub>I</sub> = GND or V <sub>CC</sub> ; nOE = HIGH | <u>[1]</u>    | -     | ±5.0  | ±50  | -        | ±50      | μA   |
| l <sub>oz</sub>       | OFF-state output                      | $V_{CC}$ = 5.5 V; $V_{I}$ = $V_{IL}$ or $V_{IH}$                                           |               |       |       |      |          |          |      |
|                       | current                               | output HIGH-state at $V_0 = 5.5 V$                                                         |               | -     | 0.1   | 10   | -        | 10       | μA   |
|                       |                                       | output LOW-state at $V_0 = 0 V$                                                            |               | -     | -0.1  | -10  | -        | -10      | μA   |
| I <sub>LO</sub>       | output leakage current                | HIGH-state; $V_O = 5.5 V$ ;<br>$V_{CC} = 5.5 V$ ; $V_I = GND \text{ or } V_{CC}$           |               | -     | 5.0   | 50   | -        | 50       | μA   |
| lo                    | output current                        | $V_{CC}$ = 5.5 V; $V_{O}$ = 2.5 V                                                          | [2]           | -50   | -100  | -180 | -50      | -180     | mA   |
| I <sub>CC</sub>       | supply current                        | $V_{CC}$ = 5.5 V; $V_{I}$ = GND or $V_{CC}$                                                |               |       |       |      |          |          |      |
|                       |                                       | outputs HIGH-state                                                                         |               | -     | 0.50  | 1.0  | -        | 1.0      | mA   |
|                       |                                       | outputs LOW-state                                                                          |               | -     | 10    | 19   | -        | 19       | mA   |
|                       |                                       | outputs 3-state                                                                            |               | -     | 0.50  | 1.0  | -        | 1.0      | mA   |
| ΔI <sub>CC</sub>      | additional supply current             | per input pin; V_{CC} = 5.5 V; one input at 3.4 V and other inputs at V_{CC} or GND        | <u>[3][4]</u> | -     | 100   | 250  | -        | 250      | μA   |
| CI                    | input capacitance                     | $V_{I} = 0 V \text{ or } V_{CC}$                                                           |               | -     | 3     | -    | -        | -        | pF   |
| C <sub>I/O</sub>      | input/output<br>capacitance           | outputs disabled; $V_{O} = 0 V \text{ or } V_{CC}$                                         |               | -     | 7     | -    | -        | -        | pF   |

[1] This parameter is valid for any V<sub>CC</sub> between 0 V and 2.1 V, with a transition time of up to 10 ms. From V<sub>CC</sub> = 2.1 V to V<sub>CC</sub> = 5 V  $\pm$  10 %, a transition time of up to 100  $\mu s$  is permitted.

[2] Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

[3] This is the increase in supply current for each input at 3.4 V.

[4] This data sheet limit may vary among suppliers.

## **10.** Dynamic characteristics

#### Table 7. Dynamic characteristics

GND = 0 V. For test circuit, see <u>Figure 7</u>.

| Symbol Parameter |                                     | Conditions                                    |     | 25 °C; V <sub>CC</sub> = 5.0 V |     |     | -40 °C to +85 °C;<br>V <sub>CC</sub> = 5.0 V $\pm$ 0.5 V |    |
|------------------|-------------------------------------|-----------------------------------------------|-----|--------------------------------|-----|-----|----------------------------------------------------------|----|
|                  |                                     |                                               | Min | Тур                            | Max | Min | Max                                                      |    |
| t <sub>PLH</sub> | LOW to HIGH propagation delay       | nAn to nYn, see <u>Figure 5</u>               | 1.0 | 1.8                            | 2.4 | 1.0 | 2.7                                                      | ns |
| t <sub>PHL</sub> | HIGH to LOW propagation delay       | nAn to nYn, see <u>Figure 5</u>               | 1.6 | 3.2                            | 4.0 | 1.6 | 4.4                                                      |    |
| t <sub>PZH</sub> | OFF-state to HIGH propagation delay | nOE to nYn; see <u>Figure 6</u>               | 1.2 | 2.7                            | 3.5 | 1.2 | 4.3                                                      | ns |
| t <sub>PZL</sub> | OFF-state to LOW propagation delay  | n <del>OE</del> to nYn; see <u>Figure 6</u>   | 2.6 | 5.0                            | 6.2 | 2.6 | 7.3                                                      | ns |
| t <sub>PHZ</sub> | HIGH to OFF-state propagation delay | n <mark>OE</mark> to nYn; see <u>Figure 6</u> | 1.5 | 3.0                            | 3.8 | 1.5 | 4.5                                                      | ns |
| t <sub>PLZ</sub> | LOW to OFF-state propagation delay  | nOE to nYn; see <u>Figure 6</u>               | 1.3 | 2.6                            | 3.3 | 1.3 | 4.6                                                      | ns |

16-bit buffer/line driver with 30  $\Omega$  series termination resistors; 3-state

### 11. Waveforms





16-bit buffer/line driver with 30  $\Omega$  series termination resistors; 3-state

## **12. Test information**



#### Table 8. Test data

| Input |                |                |                                 | Load  |       | V <sub>EXT</sub>                    |                                     |                                     |
|-------|----------------|----------------|---------------------------------|-------|-------|-------------------------------------|-------------------------------------|-------------------------------------|
| VI    | f <sub>i</sub> | t <sub>W</sub> | t <sub>r</sub> , t <sub>f</sub> | CL    | RL    | t <sub>PHZ</sub> , t <sub>PZH</sub> | t <sub>PLZ</sub> , t <sub>PZL</sub> | t <sub>PLH</sub> , t <sub>PHL</sub> |
| 3.0 V | 1 MHz          | 500 ns         | 2.5 ns                          | 50 pF | 500 Ω | open                                | 7.0 V                               | open                                |

9 of 15

## 74ABT162244

16-bit buffer/line driver with 30  $\Omega$  series termination resistors; 3-state

### 13. Package outline



#### Fig 8. Package outline SOT362-1 (TSSOP48)

All information provided in this document is subject to legal disclaimers.

74ABT162244

16-bit buffer/line driver with 30  $\Omega$  series termination resistors; 3-state



#### Fig 9. Package outline SOT370-1 (SSOP48)

All information provided in this document is subject to legal disclaimers.

74ABT162244

## 14. Abbreviations

| Table 9. | Abbreviations           |
|----------|-------------------------|
| Acronym  | Description             |
| CDM      | Charged Device Model    |
| ESD      | ElectroStatic Discharge |
| HBM      | Human Body Model        |

## 15. Revision history

#### Table 10.Revision history

| Document ID     | Release date           | Data sheet status                                                                                   | Change notice | Supersedes      |
|-----------------|------------------------|-----------------------------------------------------------------------------------------------------|---------------|-----------------|
| 74ABT162244 v5  | 20100525               | Product data sheet                                                                                  | -             | 74ABT162244_4   |
| Modifications:  | • <u>Table 6,</u> Tabl | e note 1 transition time added                                                                      |               |                 |
| 74ABT162244_4   | 20090409               | Product data sheet                                                                                  | -             | 74ABT_H162244_3 |
| Modifications:  | guidelines of          | f this data sheet has been red<br>NXP Semiconductors.<br>ave been adapted to the new<br>244 removed |               | ·               |
| 74ABT_H162244_3 | 19981022               | Product specification                                                                               | -             | 74ABT_H162244_2 |
| 74ABT_H162244_2 | 19980225               | Product specification                                                                               | -             | 74ABT_H162244_1 |
| 74ABT H162244 1 | 19961023               | Product specification                                                                               | -             | -               |

### 16. Legal information

#### 16.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 16.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 16.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. The product is not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

74ABT162244

#### 16-bit buffer/line driver with 30 $\Omega$ series termination resistors; 3-state

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

#### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## **17. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

## 74ABT162244

16-bit buffer/line driver with 30  $\Omega$  series termination resistors; 3-state

### **18. Contents**

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features and benefits 1            |
| 3    | Ordering information 1             |
| 4    | Functional diagram 2               |
| 5    | Pinning information 3              |
| 5.1  | Pinning 3                          |
| 5.2  | Pin description 3                  |
| 6    | Functional description 5           |
| 7    | Limiting values 5                  |
| 8    | Recommended operating conditions 5 |
| 9    | Static characteristics 6           |
| 10   | Dynamic characteristics 7          |
| 11   | Waveforms 8                        |
| 12   | Test information                   |
| 13   | Package outline 10                 |
| 14   | Abbreviations 12                   |
| 15   | Revision history 12                |
| 16   | Legal information 13               |
| 16.1 | Data sheet status 13               |
| 16.2 | Definitions 13                     |
| 16.3 | Disclaimers                        |
| 16.4 | Trademarks 14                      |
| 17   | Contact information 14             |
| 18   | Contents 15                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2010.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 25 May 2010 Document identifier: 74ABT162244