# Product Preview 1 MHz, 2 A Synchronous Buck Regulator

The NCP1597B is a fixed 1 MHz, high-output-current, synchronous PWM converter that integrates a low-resistance, high-side P-channel MOSFET and a low-side N-channel MOSFET. The NCP1597B utilizes current mode control to provide fast transient response and excellent loop stability. It regulates input voltages from 4.0 V to 5.5 V down to an output voltage as low as 0.8 V and is able to supply up to 2 A.

The NCP1597B has features including fixed internal switching frequency (Fsw), and an internal soft-start to limit inrush current. Using the EN pin, shutdown supply current is reduced to 3  $\mu$ A maximum.

Other features include cycle-by-cycle current limiting; short-circuit protection, low dropout mode, power saving mode and thermal shutdown.

# Features

- Input Voltage Range: from 4.0 V to 5.5 V
- Internal 140 m $\Omega$  High–Side Switching P–Channel MOSFET and 90 m $\Omega$  Low–Side N–Channel MOSFET
- Fixed 1 MHz Switching Frequency
- Cycle-by-Cycle Current Limiting
- Overtemperature Protection
- Internal Soft–Start
- Start-up with Pre-Biased Output Load
- Adjustable Output Voltage Down to 0.8 V
- Power Saving Mode During Light Load
- Low Dropout Mode Operation to Extend the Battery Life
- These are Pb-Free Devices

# Applications

- DSP Power
- Hard Disk Drivers
- Computer Peripherals
- Home Audio
- Set-Top Boxes
- Networking Equipment
- LCD TV
- Wireless and DSL/Cable Modem
- USB Power Devices



# **ON Semiconductor®**

http://onsemi.com





(Top View)

6

NC

5

FB

#### **ORDERING INFORMATION**

| Device        | Package            | Shipping <sup>†</sup> |
|---------------|--------------------|-----------------------|
| NCP1597BMNTWG | DFN10<br>(Pb-Free) | 3000 / Tape &<br>Reel |
| NCP1597BMNTXG | DFN10<br>(Pb-Free) | 3000 / Tape &<br>Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.

# **BLOCK DIAGRAM**





### PIN DESCRIPTIONS

| Pin No | Symbol           | Description                                                                                                                                                                                    |
|--------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | EN               | Logic input to enable the part. Logic high turns on the part and a logic low disables it. An internal pullup forces the part into an enable state when no external bias is present on the pin. |
| 2      | V <sub>CC</sub>  | Input supply pin for internal bias circuitry. A 0.1 $\mu F$ ceramic bypass capacitor is preferred to connect to this pin.                                                                      |
| 3      | V <sub>CCP</sub> | Power input for the power stage                                                                                                                                                                |
| 4      | AGND             | Analog ground pin. Connect to thermal pad.                                                                                                                                                     |
| 5      | FB               | Feedback input pin of the Error Amplifier. Connect a resistor divider from the converter's output voltage to this pin to set the converter's output voltage.                                   |
| 6      | NC               | No connection                                                                                                                                                                                  |
| 7, 8   | LX               | The drains of the internal MOSFETs. The output inductor should be connected to these pins.                                                                                                     |
| 9, 10  | PGND             | Power ground pins. Connect to thermal pad.                                                                                                                                                     |
| EP     | PAD              | Exposed pad of the package provides both electrical contact to the ground and good thermal contact to the PCB. This pad must be soldered to the PCB for proper operation.                      |

# **APPLICATION CIRCUIT**



# **ABSOLUTE MAXIMUM RATINGS**

| Rating                                         | Symbol Value    |                                                          | Unit |
|------------------------------------------------|-----------------|----------------------------------------------------------|------|
| Power Supply Pin (Pin 4, 5) to GND             | V <sub>in</sub> | –0.3 V (DC) to 7.0 V –1.0 V For T < 100 ns               |      |
| LX to GND                                      |                 | –0.6 V to V <sub>in</sub> + 0.3 V, –1.0 V For T < 100 ns |      |
| All other pins                                 |                 | –0.3 V to 6.5 V, –1.0 V For T < 100 ns                   |      |
| Operating Temperature Range                    | ТА              | -40 to +85                                               | °C   |
| Junction Temperature                           | TJ              | -40 to +150                                              | °C   |
| Storage Temperature Range                      | Ts              | –55 to +150                                              | °C   |
| Pkg Power Dissipation ( $T_A = +25^{\circ}C$ ) | PD              | 68.5                                                     |      |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

# **ELECTRICAL CHARACTERISTICS**

 $(V_{in} = 4.0 \text{ V} - 5.5 \text{ V}, V_{out} = 1.2 \text{ V}, T_J = +25^{\circ}\text{C} \text{ for typical value; } -40^{\circ}\text{C} < T_J < 125^{\circ}\text{C} \text{ for min/max values unless noted otherwise)}$ 

| Parameter                              | Symbol                    | Test Conditions                                                  | Min   | Тур   | Max   | Unit |
|----------------------------------------|---------------------------|------------------------------------------------------------------|-------|-------|-------|------|
| V <sub>in</sub> Input Voltage Range    | V <sub>in</sub>           |                                                                  | 4.0   |       | 5.5   | V    |
| V <sub>CC</sub> UVLO Threshold         |                           |                                                                  | 3.5   | 3.7   | 3.9   | V    |
| UVLO Hysteresis                        |                           |                                                                  |       | 180   |       | mV   |
| V <sub>CC</sub> Quiescent Current      | I <sub>inVCC</sub>        | V <sub>in</sub> = 5.0 V, V <sub>FB</sub> = 1.5 V, (No Switching) |       | 1.1   | 2.0   | mA   |
| V <sub>CCP</sub> Quiescent Current     | I <sub>inVCCP</sub>       | V <sub>in</sub> = 5.0 V,V <sub>FB</sub> = 1.5 V, (No Switching)  |       | 60    |       | μA   |
| Vin Shutdown Supply Current (Note 1)   | I <sub>QSHDN</sub>        | EN = 0 V                                                         |       | 1.4   | 3.0   | μA   |
| FEEDBACK VOLTAGE                       |                           |                                                                  |       |       |       | -    |
| Reference Voltage                      | V <sub>ref</sub>          |                                                                  | 0.788 | 0.800 | 0.812 | V    |
| Feedback Input Bias Current            | I <sub>FB</sub>           | V <sub>FB</sub> = 0.8 V                                          |       | 10    | 100   | nA   |
| Feedback Voltage Line Regulation       |                           | V <sub>in</sub> = 4.0 V to 5.5 V                                 |       | 0.03  |       | %/V  |
| PWM                                    |                           |                                                                  |       |       |       |      |
| Maximum Duty Cycle (regulating)        |                           |                                                                  | 83    |       |       | %    |
| LDO Mode Threshold Voltage (falling)   |                           |                                                                  | 0.74  | 0.75  | 0.76  | V    |
| LDO Mode Threshold Hysteresis (rising) |                           |                                                                  |       | 12    |       | mV   |
| Minimum Controllable ON Time (Note 1)  |                           |                                                                  |       |       | 50    | ns   |
| PULSE-BY-PULSE CURRENT LIMIT           | •                         |                                                                  | •     |       |       |      |
| Pulse-by-Pulse Current Limit           | I <sub>LIM</sub>          |                                                                  | 2.6   | 3.0   | 3.4   | Α    |
| OSCILLATOR                             | •                         |                                                                  | •     |       |       |      |
| Oscillator Frequency                   | F <sub>SW</sub>           |                                                                  | 0.87  | 1.0   | 1.13  | MHz  |
| MOSFET                                 | •                         |                                                                  | •     |       |       |      |
| High Side MOSFET ON Resistance         | R <sub>DS(on)</sub><br>HS | $I_{DS}$ = 100 mA, $V_{GS}$ = 5 V                                |       | 140   | 200   | mΩ   |
| High Side MOSFET Leakage (Note 1)      | HSÍ                       | $V_{EN} = 0 \text{ V}, \text{ V}_{SW} = 0 \text{ V}$             |       |       | 10    | μA   |
| Low Side MOSFET ON Resistance          | R <sub>DS(on)</sub><br>LS | $I_{DS}$ = 100 mA, $V_{GS}$ = 5 V                                |       | 90    | 125   | mΩ   |
| Low Side MOSFET Leakage (Note 1)       |                           | $V_{EN} = 0 \text{ V}, \text{ V}_{SW} = 5 \text{ V}$             |       |       | 10    | μA   |
| ENABLE                                 |                           |                                                                  |       |       |       | -    |
| EN HI Threshold                        | ENHI                      |                                                                  | 1.4   |       |       | V    |
| EN LO Threshold                        | ENLO                      |                                                                  |       |       | 0.4   | V    |
| EN Hysteresis                          |                           |                                                                  |       | 300   |       | mV   |
| EN Pullup Current                      |                           |                                                                  |       | 1.4   | 3.0   | μA   |
| SOFT-START                             |                           |                                                                  |       |       |       |      |
| Soft-Start Ramp Time                   | t <sub>SS</sub>           | F <sub>SW</sub> = 1 MHz                                          |       | 1.0   |       | ms   |
| Hiccup Timer                           |                           |                                                                  |       | 2.0   |       | ms   |
| THERMAL SHUTDOWN                       |                           |                                                                  | -     | -     | -     | -    |
| Thermal Shutdown Threshold             |                           |                                                                  |       | 170   |       | °C   |
|                                        |                           |                                                                  |       |       |       |      |

1. Guaranteed by design. Not production tested.

# **DETAILED DESCRIPTION**

#### Overview

The NCP1597B is a synchronous PWM controller that incorporates all the control and protection circuitry necessary to satisfy a wide range of applications. The NCP1597B employs current mode control to provide fast transient response, simple compensation, and excellent stability. The features of the NCP1597B include a precision reference, fixed 1 MHz switching frequency, a transconductance error amplifier, an integrated high-side P-channel MOSFET and low-side N-Channel MOSFET, internal soft-start, and very low shutdown current. The protection features of the NCP1597B include internal soft-start, pulse-by-pulse current limit, and thermal shutdown.

# **Reference Voltage**

The NCP1597B incorporates an internal reference that allows output voltages as low as 0.8 V. The tolerance of the internal reference is guaranteed over the entire operating temperature range of the controller. The reference voltage is trimmed using a test configuration that accounts for error amplifier offset and bias currents.

# **Oscillator Frequency**

A fixed precision oscillator is provided. The oscillator frequency range is 1 MHz with  $\pm 13\%$  variation.

### **Transconductance Error Amplifier**

The transconductance error amplifier's primary function is to regulate the converter's output voltage using a resistor divider connected from the converter's output to the FB pin of the controller, as shown in the applications Schematic. If a Fault occurs, the COMP pin is immediately pulled to GND and PWM switching is inhibited.

#### Internal Soft-Start

To limit the startup inrush current, an internal soft start circuit is used to ramp up the reference voltage from 0 V to its final value linearly. The internal soft start time is 1 ms typically.

# **Output MOSFETs**

The NCP1597B includes low  $R_{DS(on)}$ , both high-side P-channel and low-side N-channel MOSFETs capable of delivering up to 2.0 A of current. When the controller is disabled or during a Fault condition, the controller's output stage is tri-stated by turning OFF both the upper and lower MOSFETs.

# Adaptive Dead Time Gate Driver

In a synchronous buck converter, a certain dead time is required between the low side drive signal and high side drive signal to avoid shoot through. During the dead time, the body diode of the low side FET freewheels the current. The body diode has much higher voltage drop than that of the MOSFET, which reduces the efficiency significantly. The longer the body diode conducts, the lower the efficiency. In NCP1597B, the drivers and MOSFETs are integrated in a single chip. The parasitic inductance is minimized. Adaptive dead time control method is used in NCP1597B to prevent the shoot through from happening and minimizing the diode conduction loss at the same time.

### **Pulse Width Modulation**

A high-speed PWM comparator, capable of pulse widths as low as 50 ns, is included in the NCP1597B. The inverting input of the comparator is connected to the output of the error amplifier. The non-inverting input is connected to the the current sense signal. At the beginning of each PWM cycle, the CLK signal sets the PWM flip-flop and the upper MOSFET is turned ON. When the current sense signal rises above the error amplifier's voltage then the comparator will reset the PWM flip-flop and the upper MOSFET will be turned OFF.

When input and output voltage gets close to each other, the high side FET will be ON all the time (100% duty cycle) and the part operates in a low dropout mode.

### Low Dropout Mode operation

When the input voltage and output voltage come close to each other, the NCP1597B enters into LDO (low dropout) mode. The high side FET is turned on 100% for one or more cycles. With further decreasing of input voltage, the high side FET will be on completely. In this case, the converter offers a low voltage difference. This is particularly useful in battery–powered applications to achieve longest operation time by taking full advantage of the whole battery voltage range.

#### **Power Save Mode**

If the load current decreases, the converter will enter power save mode operation automatically. During power save mode, the converter skips switching and operates with reduced frequency, which minimizes the quiescent current and maintain high efficiency.

#### **Current Sense Amplifier**

A high-bandwidth current sense amplifier monitors the current in the upper MOSFET. The current signal is required by the PWM comparator, the pulse-by-pulse current limiter.

# PROTECTIONS

# Undervoltage Lockout (UVLO)

The under voltage lockout feature prevents the controller from switching when the input voltage is too low to power the internal power supplies and reference. Hysteresis must be incorporated in the UVLO comparator to prevent IxR drops in the wiring or PCB traces from causing ON/OFF cycling of the controller during heavy loading at power up or power down.

# **Overcurrent Protection (OCP)**

NCP1597B detects high side switch current and then compares to a voltage level representing the overcurrent threshold limit. If the current through high side FET exceeds the overcurrent threshold limit, overcurrent protection is triggered. The system ignores the overcurrent signal for the leading edge blanking time at the beginning of each cycle to avoid any turn–on noise glitches.

Then the high side MOSFET is turned-off for the rest of cycle after a propagation delay. This cycle-by-cycle current

limit circuit limits peak current to 3.0 A during overload and short circuit conditions.

# Pre-Bias Startup

In some applications the controller will be required to start switching when it's output capacitors are charged anywhere from slightly above 0 V to just below the regulation voltage. This situation occurs for a number of reasons: the converter's output capacitors may have residual charge on them or the converter's output may be held up by a low current standby power supply. NCP1597B supports pre-bias start up by holding Low side FETs off till soft start ramp reaches the FB Pin voltage.

# Thermal Shutdown

The NCP1597B protects itself from over heating with an internal thermal monitoring circuit. If the junction temperature exceeds the thermal shutdown threshold both the upper and lower MOSFETs will be shut OFF.

## APPLICATION INFORMATION

# Programming the Output Voltage

The output voltage is set using a resistive voltage divider from the output voltage to FB pin (see Figure 3). So the output voltage is calculated according to Eq.1.

$$V_{out} = V_{FB} \cdot \frac{R_1 + R_2}{R_2}$$
 (eq. 1)  

$$V_{out}$$

$$R1$$

$$FB$$

$$R2$$

$$=$$



#### **Inductor Selection**

The inductor is the key component in the switching regulator. The selection of inductor involves trade–offs among size, cost and efficiency. The inductor value is selected according to the equation 2.

$$L = \frac{V_{out}}{f \cdot I_{ripple}} \cdot \left(1 - \frac{V_{out}}{V_{in(max)}}\right)$$
(eq. 2)

Where V<sub>out</sub> – the output voltage;

f – switching frequency, 1.0 MHz;

 $I_{ripple}$  – Ripple current, usually it's 20% – 30% of output current;

Vin(max) - maximum input voltage.

Choose a standard value close to the calculated value to maintain a maximum ripple current within 30% of the maximum load current. If the ripple current exceeds this 30% limit, the next larger value should be selected.

The inductor's RMS current rating must be greater than the maximum load current and its saturation current should be about 30% higher. For robust operation in fault conditions (start–up or short circuit), the saturation current should be high enough. To keep the efficiency high, the series resistance (DCR) should be less than 0.1  $\Omega$ , and the core material should be intended for high frequency applications.

## **Output Capacitor Selection**

The output capacitor acts to smooth the dc output voltage and also provides energy storage. So the major parameter necessary to define the output capacitor is the maximum allowed output voltage ripple of the converter. This ripple is related to capacitance and the ESR. The minimum capacitance required for a certain output ripple can be calculated by Equation 4.

$$C_{OUT(min)} = \frac{I_{ripple}}{8 \cdot f \cdot V_{ripple}}$$
(eq. 3)

Where  $V_{ripple}$  is the allowed output voltage ripple.

The required ESR for this amount of ripple can be calculated by equation 5.

$$\mathsf{ESR} = \frac{\mathsf{V}_{\mathsf{ripple}}}{\mathsf{I}_{\mathsf{ripple}}} \tag{eq. 4}$$

Based on Equation 2 to choose capacitor and check its ESR according to Equation 3. If ESR exceeds the value from Eq.4, multiple capacitors should be used in parallel.

Ceramic capacitor can be used in most of the applications. In addition, both surface mount tantalum and through-hole aluminum electrolytic capacitors can be used as well.

#### Maximum Output Capacitor

NCP1597B family has internal 1 ms fixed soft–start and overcurrent limit. It limits the maximum allowed output capacitor to startup successfully. The maximum allowed output capacitor can be determined by the equation:

$$C_{out(max)} = \frac{I_{lim(min)} - I_{load(max)} - \frac{\Delta i_{p-p}}{2}}{V_{out}/T_{SS(min)}} \quad (eq. 5)$$

Where  $T_{SS(min)}$  is the minimum soft-start period (1ms);  $D_{iPP}$  is the current ripple.

This is assuming that a constant load is connected. For example, with 3.3 V/2.0 A output and 20% ripple, the max allowed output capacitors is 90  $\mu$ F.

#### Input Capacitor Selection

The input capacitor can be calculated by Equation 6.

$$C_{in(min)} = I_{out(max)} \cdot D_{max} \cdot \frac{1}{f \cdot V_{in(ripple)}}$$
 (eq. 6)

Where Vin(ripple) is the required input ripple voltage.

$$D_{max} = \frac{V_{out}}{V_{in(min)}}$$
 is the maximum duty cycle. (eq. 7)

#### **Power Dissipation**

The NCP1597B is available in a thermally enhanced 6-pin, DFN package that dissipates up to 1.0 W at  $T_A =$  +70°C. When the die temperature reaches +165°C, the NCP1597B shuts down (see the *Thermal-Overload Protection* section). The power dissipated in the device is the sum of the power dissipated from supply current (PQ), power dissipated due to switching the internal power MOSFET (P<sub>SW</sub>), and the power dissipated due to the RMS current through the internal power MOSFET (PON). The total power dissipated in the package must be limited so the junction temperature does not exceed its absolute maximum rating of +150°C at maximum ambient temperature.

Calculate the power lost in the NCP1597B using the following equations:

# 1. High side MOSFET

The conduction loss in the top switch is:

$$P_{\text{HSON}} = I^{2}_{\text{RMS}_{\text{HSFET}}} \times R_{\text{DS(on)HS}} \quad (\text{eq. 8})$$

Where:

$$I_{\text{RMS}\_\text{FET}} = \sqrt{\left(I_{\text{out}}^{2} + \frac{\Delta I_{\text{PP}}^{2}}{12}\right) \times D} \quad (\text{eq. 9})$$

 $\Delta I_{PP}$  is the peak-to-peak inductor current ripple.

The power lost due to switching the internal power high side MOSFET is:

$$\mathsf{P}_{\mathsf{HSSW}} = \frac{\mathsf{V}_{\mathsf{in}} \cdot \mathsf{I}_{\mathsf{out}} \cdot \left(\mathsf{t}_{\mathsf{r}} + \mathsf{t}_{\mathsf{f}}\right) \cdot f_{\mathsf{SW}}}{2} \qquad (\mathsf{eq. 10})$$

 $t_{\rm r}$  and  $t_{\rm f}$  are the rise and fall times of the internal power MOSFET measured at SW node.

2. Low side MOSFET

The power dissipated in the top switch is:

$$P_{LSON} = I_{RMS\_LSFET}^{2} \cdot R_{DS(on)LS}$$
 (eq. 11)

Where:

$$I_{\text{RMS\_LSFET}} = \sqrt{\left(I_{\text{out}}^{2} + \frac{\Delta I_{\text{PP}}^{2}}{12}\right) \cdot (1 - D)} \quad (\text{eq. 12})$$

 $\Delta I_{PP}$  is the peak-to-peak inductor current ripple.

The switching loss for the low side MOSFET can be ignored.

The power lost due to the quiescent current (I $_{Q}$ ) of the device is:

$$P_{Q} = V_{in} \cdot I_{Q}$$
 (eq. 13)

IQ is the switching quiescent current of the NCP1597B.

$$P_{\text{TOTAL}} = P_{\text{HSON}} + P_{\text{HSSW}} + P_{\text{LSON}} + P_{\text{Q}} \qquad (\text{eq. 14})$$

Calculate the temperature rise of the die using the following equation:

$$T_{J} = T_{C} + (P_{TOTAL} \cdot \theta_{JC})$$
 (eq. 15)

 $\theta_{JC}$  is the junction-to-case thermal resistance equal to 1.7°C/W. T<sub>C</sub> is the temperature of the case and TJ is the junction temperature, or die temperature. The case-to-ambient thermal resistance is dependent on how well heat can be transferred from the PC board to the air. Solder the underside-exposed pad to a large copper GND plane. If the die temperature reaches +160°C the NCP1597B shut down and does not restart again until the die temperature cools by 40°C.

#### Layout Consideration

As with all high frequency switchers, when considering layout, care must be taken in order to achieve optimal electrical, thermal and noise performance. For 1.0MHz switching frequency, switch rise and fall times are typically in few nanosecond range. To prevent noise both radiated and conducted the high speed switching current path must be kept as short as possible. Shortening the current path will also reduce the parasitic trace inductance of approximately 25 nH/inch. At switch off, this parasitic inductance produces a flyback spike across the NCP1597B switch. When operating at higher currents and input voltages, with poor layout, this spike can generate voltages across the NCP1597B that may exceed its absolute maximum rating. A ground plane should always be used under the switcher circuitry to prevent interplane coupling and overall noise.

The FB component should be kept as far away as possible from the switch node. The ground for these components should be separated from the switch current path. Failure to do so will result in poor stability or subharmonic like oscillation.

Board layout also has a significant effect on thermal resistance. Reducing the thermal resistance from ground pin and exposed pad onto the board will reduce die temperature and increase the power capability of the NCP1597B. This is achieved by providing as much copper area as possible around the exposed pad. Adding multiple thermal vias under and around this pad to an internal ground plane will also help. Similar treatment to the inductor pads will reduce any additional heating effects.

#### PACKAGE DIMENSIONS



DIMENSIONS: MILLIMETERS

3.3048

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All or operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative