# Dual 2.0 A, Step-Down DC/DC Switching Regulator

The NCP3120 is a dual buck converter designed for low voltage applications requiring high efficiency. This device is capable of producing an output voltage as low as 0.8 V. The NCP3120 provides dual 2.0 A switching regulators with an adjustable 200 kHz - 750 kHz switching frequency. The switching frequency is set by an external resistor. The NCP3120 also incorporates an auto-tracking and sequencing feature. Protection features include cycle-by-cycle current limit and undervoltage lockout (UVLO). The NCP3120 comes in a 32-pin QFN package.

#### **Features**

- Input Voltage Range from 4.5 V to 13.2 V
- 12  $V_{in}$  to 5.0  $V_{out}$  = 87% Efficiency Min @ 2.0 A
- 200-750 kHz Operation
- Stable with Low ESR Ceramic Output Capacitor
- 0.8 ±1.5% FB Reference Voltage
- External Soft-Start
- Out of Phase Operation of OUT1 & OUT2
- Auto-Tracking and Sequencing
- Enable/Disable Capability
- Hiccup Overload Protection
- Low Shutdown Power ( $I_q < 100 \mu A$ )

#### **Typical Applications**

- Set-Top Boxes, Portable Applications, Networking and Telecommunications
- DSP/μP/FPGA Core



# ON Semiconductor®

http://onsemi.com



#### QFN32 CASE 488AM



NCP3120 = Specific Device Code

A = Assembly Location

WL = Wafer Lot YY = Year WW = Work Week ■ Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 38 of this data sheet.



**Figure 1. Typical Application Circuit** 



Figure 2. Block Diagram

# **PIN DESCRIPTION**

| Pin       | Symbol            | Description                                                                                                                                                                             |
|-----------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 31, 32 | SW1               | Switch node of Channel 1. Connect an inductor between SW1 and the regulator output.                                                                                                     |
| 2 - 7     | V <sub>IN</sub>   | Input power supply voltage pins. These pins should be connected together to the input signal supply voltage pin.                                                                        |
| 8 – 10    | SW2               | Switch node of Channel 2. Connect an inductor between SW2 and the regulator output.                                                                                                     |
| 11        | GND2              | Power ground for Channel 2                                                                                                                                                              |
| 12        | SS2               | Soft-start control input for Channel 2. An internal current source charges an external capacitor connected to this pin to set the soft-start time.                                      |
| 13        | COMP2             | Compensation pin of Channel 2. This is the output of the error amplifier and inverting input of the PWM comparator.                                                                     |
| 14        | AGND              | Analog ground; connect to GND1 and GND2.                                                                                                                                                |
| 15        | FB2               | Feedback Pin. Used to set the output voltage of Channel 2 with a resistive divider from the output.                                                                                     |
| 16        | RT                | Resistor select for the oscillator frequency. Connect a resistor from the RT pin to AGND to set the frequency of the master oscillator.                                                 |
| 17        | TRACK 2           | Tracking input for Channel 2. This pin allows the user to control the rise time of the second output. This pin must be tied high in the normal operation (except in the tracking mode). |
| 18        | TRACK 1           | Tracking input for Channel 1. This pin allows the user to control the rise time of the first output. This pin must be tied high in the normal operation (except in the tracking mode).  |
| 19        | SEQ2              | Sequence pin for Channel 2. I/O used in power sequencing. Connect SEQ to EN for normal operation of a standalone device.                                                                |
| 20        | EN2               | Enable input for Channel 2.                                                                                                                                                             |
| 21        | SEQ1              | Sequence pin for Channel 1. I/O used in power sequencing. Connect SEQ to EN for normal operation of a standalone device.                                                                |
| 22        | EN1               | Enable input for Channel 1.                                                                                                                                                             |
| 23        | PG2               | Power good, open-drain output of Channel 2. Output logic is pulled to ground when the output is less than 90% of the desired output voltage. Tied to an external pull-up resistor.      |
| 24        | PG1               | Power good, open-drain output of Channel 1. Output logic is pulled to ground when the output is less than 90% of the desired output voltage. Tied to an external pull-up resistor.      |
| 25        | AV <sub>IN</sub>  | Input signal supply voltage pin.                                                                                                                                                        |
| 26        | FB1               | Feedback Pin. Used to set the output voltage of Channel 1 with a resistive divider from the output.                                                                                     |
| 27        | AGND              | Analog ground. Connect to GND1 and GND2.                                                                                                                                                |
| 28        | COMP1             | Compensation pin of Channel 1. This is the output of the error amplifier and inverting input of the PWM comparator.                                                                     |
| 29        | SS1               | Soft-start/stop control input for Channel 1. An internal current source charges an external capacitor connected to this pin to set the soft-start time.                                 |
| 30        | GND1              | Power ground for Channel 1.                                                                                                                                                             |
|           | Exposed Pad (GND) | The exposed pad at the bottom of the package is the electrical ground connection of the NCP3120. This node must be tied to ground.                                                      |

# **MAXIMUM RATINGS**

| Characteristics                                  | Symbol            | Min                     | Max              | Unit |
|--------------------------------------------------|-------------------|-------------------------|------------------|------|
| Power Supply Voltage Input                       | V <sub>VIN</sub>  | -0.3                    | 15               | V    |
| Signal Supply Voltage Input                      | V <sub>AVIN</sub> | -0.3                    | 15               | V    |
| SW Pin Voltage                                   | V <sub>SW</sub>   | -0.7<br>-5V for < 50 ns | V <sub>VIN</sub> | V    |
| EN Pin Voltage Input                             | V <sub>EN</sub>   | -0.3                    | 8.0              | V    |
| SEQ Pin Voltage Output                           | V <sub>SEQ</sub>  | -0.3                    | 8.0              |      |
| PG Pin Voltage                                   | $V_{PG}$          | -0.3                    | 5.5              | V    |
| All Other Pins                                   | -                 | -0.3                    | 5.5              | °V   |
| Thermal Resistance, Junction-to-Ambient (Note 1) | $R_{	heta JA}$    | 50                      |                  | °C/W |
| Storage Temperature Range                        | T <sub>STG</sub>  | -55 to +150             |                  | °C   |
| Junction Operating Temperature (Note 2)          | TJ                | -40 to +                | -150             | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect Recommended Operating Conditions ...
device reliability.

1.  $R_{\theta JA}$  on a 100 x 100 mm PCB with two solid 1 oz ground planes.

2. The maximum package power dissipation limit must not be exceeded  $P_D = \frac{T_{J~(max)} - T_A}{R_{\theta JA}}$ 

$$P_{D} = \frac{T_{J \text{ (max)}} - T_{A}}{R_{AJA}}$$

**ELECTRICAL CHARACTERISTICS** (-40°C <  $T_J$  < 125°C,  $T_J$  = 25°C for typical values,  $V_{AVIN}$  =12 V,  $V_{VIN}$  =12 V, unless otherwise noted.  $R_T$  = open  $k\Omega$ )

| Characteristic                           | Conditions                                                                                                      | Min            | Тур          | Max             | Unit                     |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------|--------------|-----------------|--------------------------|
| RECOMMENDED OPERATING CONDITION          | s                                                                                                               |                |              |                 |                          |
| Input Voltage Range                      |                                                                                                                 | 4.5            |              | 13.2            | V                        |
| SUPPLY CURRENT                           |                                                                                                                 |                |              |                 |                          |
| Quiescent Supply Current                 | V <sub>EN</sub> = H, V <sub>FB</sub> = 1.0 V<br>No Switching, PG open                                           |                | 5.0          | 7.0             | mA                       |
| Shutdown Supply Current                  | V <sub>EN</sub> = 0 V, PG open                                                                                  |                |              | 100             | μΑ                       |
| UNDERVOLTAGE LOCKOUT                     |                                                                                                                 |                |              |                 |                          |
| UVLO Threshold                           | V <sub>IN</sub> Rising Edge<br>V <sub>IN</sub> Falling Edge                                                     | 3.9            | 4.3<br>4.1   | 4.5             | V                        |
| UVLO Hysteresis                          |                                                                                                                 | 0.15           | 0.20         | 0.25            | V                        |
| SWITCHING REGULATOR                      |                                                                                                                 |                |              |                 |                          |
| Minimum Duty Cycle                       | Comp = 0.6 V                                                                                                    |                |              | 0               | %                        |
| Maximum Duty Cycle                       | Comp = 2.6 V                                                                                                    | 90             |              |                 | %                        |
| High Side MOSFET R <sub>DS(on)</sub>     | I <sub>SW</sub> = 0.5 A, T <sub>J</sub> = 25°C                                                                  |                | 250          |                 | mΩ                       |
| High Side Leakage Current                | V <sub>EN</sub> = 0V, V <sub>SW</sub> = 0V                                                                      |                |              | 10              | μΑ                       |
| High Side Switch Current Limit Set Point | (Note 3)                                                                                                        | 2.6            | 3.2          | 3.8             | Α                        |
| Current Loop Transient Response          | (Note 4)                                                                                                        |                | 100          |                 | nsec                     |
| FB                                       |                                                                                                                 |                |              |                 |                          |
| V <sub>FB</sub> Feedback Voltage         | $T_J = 25^{\circ}C$<br>$T_J = -40 \text{ to } 125^{\circ}C,$<br>$4.5 \text{ V} < \text{V}_{IN} < 13.2 \text{V}$ | 0.788<br>0.784 | 0.8          | 0.812<br>0.816  | V                        |
| osc                                      |                                                                                                                 |                |              |                 | •                        |
| Oscillator Frequency                     | $T_{J} = 25^{\circ}\text{C},$<br>$T_{J} = -40 \text{ to } 125^{\circ}\text{C}$                                  | 180<br>170     | 200<br>200   | 220<br>230      | kHz<br>kHz               |
|                                          | $T_J = 25^{\circ}C$ , $T_J = -40$ to $125^{\circ}C$<br>(RT = 52.3 k $\Omega$ )                                  | 635            | 750          | 865             | kHz                      |
| Standard Oscillator Frequency Range      | T <sub>J</sub> = 25°C                                                                                           | 200            |              | 750             | kHz                      |
| TRANSCONDUCTANCE ERROR AMPLIFIE          | R (GM)                                                                                                          | •              |              | •               | •                        |
| Transconductance                         | (Note 4)                                                                                                        | 0.9            | 1.0          | 1.1             | ms                       |
| DC Gain                                  | (Note 4)                                                                                                        | 50             | 55           | 60              | dB                       |
| Unity Gain Bandwidth                     | (Note 4)                                                                                                        |                | 4.0          |                 | MHz                      |
| Output Sink Current                      | V <sub>FB</sub> = 1.0 V, Vcomp = 1.5 V                                                                          | 80             | 100          |                 | μΑ                       |
| Output Source Current                    | V <sub>FB</sub> = 0.6 V, Vcomp = 1.5 V                                                                          | 80             | 100          |                 | μΑ                       |
| Input Bias Current                       | V <sub>FB</sub> = 0.8 V                                                                                         |                | 100          | 500             | nA                       |
| Comp Pin Operating Voltage Range         | (Note 4)                                                                                                        | 0.6            |              | 2.6             | V                        |
| SOFT-START                               |                                                                                                                 |                |              |                 |                          |
| Soft-Start Period                        | $V_{FB}$ < 0.8 V, $C_{S}$ = 0.1 $\mu$ F                                                                         |                | 10           |                 | ms                       |
| Soft-Start Voltage Range                 |                                                                                                                 | 0              |              | V <sub>FB</sub> | V                        |
| Soft-Start Current Source                | Charging, V <sub>SS</sub> = 1 V<br>Discharging, V <sub>SS</sub> = 1 V                                           | 6.5<br>6.5     | 8.75<br>8.75 | 11<br>11        | μ <b>Α</b><br>μ <b>Α</b> |

**ELECTRICAL CHARACTERISTICS** ( $-40^{\circ}C < T_J < 125^{\circ}C$ ,  $T_J = 25^{\circ}C$  for typical values,  $V_{AVIN} = 12$  V,  $V_{VIN} = 12$  V, unless otherwise noted.  $R_T = open \ k\Omega$ )

| Characteristic                     | Conditions                                                                          | Min                 | Тур                 | Max                 | Unit     |
|------------------------------------|-------------------------------------------------------------------------------------|---------------------|---------------------|---------------------|----------|
| TRACK                              |                                                                                     | •                   |                     |                     |          |
| Tracking Voltage Range             |                                                                                     | 0                   |                     | $V_{FB}$            | V        |
| Tracking Voltage Offset            | V <sub>TRACK</sub> = 0.6 V                                                          |                     |                     | 15                  | mV       |
| Track Bias Current                 | V <sub>TRACK</sub> = 0.6 V                                                          |                     | 100                 | 500                 | nA       |
| POWER GOOD                         |                                                                                     |                     |                     |                     |          |
| PG Threshold                       | Feedback Voltage Rising,<br>EN Tied to SEQ, V <sub>PG</sub> = 3.3 V                 | 90% V <sub>FB</sub> |                     |                     | V        |
| PG Shutdown Mode                   | Feedback Voltage Falling,<br>EN Tied to SEQ, $V_{EN,SEQ} = 0V$ ,<br>$V_{PG} = 3.3V$ | 10% V <sub>FB</sub> | 15% V <sub>FB</sub> | 20% V <sub>FB</sub> | V        |
| PG Delay                           | Rising Edge of V <sub>out</sub><br>Falling Edge of V <sub>out</sub>                 |                     | 50<br>10            |                     | μs<br>μs |
| PG Low Level Voltage               | I <sub>(PG)</sub> = 1 mA                                                            |                     |                     | 0.3                 | V        |
| PG Hysteresis                      |                                                                                     |                     | 45                  |                     | mV       |
| PG Leakage Current                 | V <sub>PG</sub> = 5.5 V                                                             |                     |                     | 1.0                 | μΑ       |
| ENABLE/POWER SEQUENCING            |                                                                                     |                     |                     |                     |          |
| Enable Internal Pullup Current     |                                                                                     |                     | 4.0                 |                     | μΑ       |
| Sequence Internal Pulldown Current |                                                                                     |                     | 16                  |                     | μΑ       |
| Enable Threshold High              | EN Tied to SEQ                                                                      | 2.0                 |                     |                     | V        |
| Sequence Threshold Low             | EN Tied to SEQ                                                                      |                     | _                   | 0.8                 | V        |
| THERMAL SHUTDOWN                   |                                                                                     |                     |                     |                     |          |
| Overtemperature Trip Point         | (Note 4)                                                                            |                     | 160                 |                     | °C       |
| Hysteresis                         |                                                                                     |                     | 15                  |                     | °C       |

<sup>3.</sup> DC value.

<sup>4.</sup> Guaranteed by design.





Figure 5. Low Switching Frequency vs. **Temperature** 

Figure 6. Quiescent Supply Current vs. **Temperature** 



Figure 11. UVLO – Falling Threshold vs. Temperature

Figure 12. Soft-Start Charge Current vs. Temperature



Figure 17. Power Good Feedback Threshold vs. Temperature

Figure 18. Power Good Falling Delay vs.
Temperature





Figure 29. R<sub>DS(on)</sub> vs. Input Voltage

#### **DETAILED DESCRIPTION**

#### Introduction

The NCP3120 is a dual channel non-synchronous PWM voltage mode buck regulator. Each channel is identical and has a 2.0 A internal P-FET, compensation, feedback, programmable soft-start, enable and Powergood pins. These circuits also share the same input voltage, reference voltage, thermal shutdown, undervoltage detect and master oscillator. A simple auto-tracking and sequencing capability can be implemented using the SEQ/TRACK/SS pins.

The fixed-frequency programmable architecture, driven from a common oscillator, ensures a 180° phase differential between channels. This 180° phase shift between the two channels reduces the common input capacitor requirement and improves the noise immunity. The NCP3120 switching frequency is set by an external resistor and is adjustable between 200–750 kHz. This allows application optimization between efficiency and total solution size.

The output voltage is fed back through an external resistor voltage divider to the FB input pin and compared with the reference voltage, then the voltage difference is amplified through the internal transconductance error amplifier. The output current of the transconductance error amplifier (OTA) is presented at the COMP node where an RC network compensates the regulation control system loop.

The NCP3120 features a programmable soft-start function, which is implemented through the error amplifier and the external compensation capacitor. This feature prevents stress to the power components and limits output voltage overshoot during start-up.

#### **Undervoltage Lockout (UVLO)**

Undervoltage lockout (UVLO) is provided to ensure that unexpected behavior does not occur when  $V_{in}$  is too low to support the internal rails and power the converter. In case the input voltage is higher than the UVLO threshold (4.3 V standard value, rising voltage), the step down converter operation can be started. This circuit has a 0.25 V hysteresis (typical). If the falling trip is activated, switching ceases and eventually the circuit turns off. When the input circuit is in this state, the currrent consumption is equal 5 mA (typical).

#### **Fixed Frequency Operation**

The NCP3120 uses a constant frequency architecture for generating a PWM signal. During normal operation, the oscillator generates an accurate pulse at the beginning of each switching cycle to turn on the main switch. The main switch will be turned off when the ramp signal intersects with the output of the error amplifier (COMP pin voltage). Therefore, the switch duty cycle can be modified to regulate the output voltage to the desired value as line and load conditions change.

The major advantage of fixed frequency operation is that the component selections, especially the magnetic component design, become very easy. The oscillator frequency of the NCP3120 is programmable from 200 kHz to 750 kHz using an external resistor connected from the RT pin to ground. The oscillator works on the double frequency internally. Therefore, both channels have a 180° phase shift of the SW pins.

#### Out-of-Phase Operation

In out-of-phase operation, the turn-on of the second channel is delayed by half the switching cycle. This delay is supervised by the oscillator, which supplies a clock signal to the second channel which is 180° out of phase with the clock signal of the first channel. The advantages of out-of-phase synchronization are many. Since the input current pulses are interleaved with one another, the overlap time is reduced. The effect of this overlap reduction is to attenuate the input filter requirement, allowing the use of smaller components. Additionally, since peak current occurs during a shorter time period, emitted EMI is also reduced, thereby reducing shielding requirements.

# **Enable Input**

Pull the EN enable input high to enable the operation. Logic low on SEQ forces the NCP3120 into shutdown mode. Connect SEQ to EN for normal operation of a standalone device. In shutdown mode, the NCP3120 is turned off and the supply current is reduced to less than  $100~\mu A$ . In case the enable function will not be required, EN and SEQ pin have to be pulled high or connected directly to  $V_{in}$  (max 8 V).

Note: For proper operation of the NCP3120 circuit, no voltage may be pulled high on the output pins. The output capacitors should be discharged. If this condition is not observed when NCP3120 is enabled, the regulator does not start switching. This helps to prevent improper operation of the NCP3120 circuit due to the implemented tracking and sequencing features.

# Soft-Start/Stop Control

This capacitor limits the maximum demand on the external power supply by controlling the inrush current peaks to charge the output capacitor and DC load and to attain smoothly increasing output voltage at start-up. A soft start circuit forces the error amplifier output to follow a prescribed voltage ramp when turning on and off. The output capacitor is discharged when  $V_{\rm in}$  goes under the UVLO as thermal shutdown or overload detection occurs. The circuit input is presented as a voltage ramp generated by internal current sources tied to an external SS capacitor. The external capacitor on the soft-start node is charged/discharged by the  $8.75~\mu A$  current from the constant current source, and the voltage on the SS node controls the OTA amplifier output voltage until the SS capacitor is charged/discharged to a voltage higher than  $0.8~\rm V.$ 

#### **Power Good**

The power good is an open drain and active high output that indicates when the output voltage has reached 90% (min) of the nominal output voltage. This output can be pulled up to the appropriate level with an external resistor.

The power good comparator senses the voltage at the FB pin, which is a function of  $V_{out}$ .

The power good output transistor behavior is shown in the "Typical Operating Characteristics" section. The PG pin is held low during a soft-start. Once a soft-start is completed, the PG goes high if there are no faults and no delays associated with it.

#### **Current Limit**

The NCP3120 protects a power system if overcurrent occurs. The NCP3120 contains pulse-by-pulse current limiting to protect the power switch and external components. The current through each channel is continuously monitored. The current limit is set to allow

peak switch current in excess of 2.6 A (minimum). Current limiting is implemented by monitoring the high-side P-channel switch current during conduction with a current limit comparator. When the peak of the switching current reaches the current limit, the power switch turns off.

# **Hiccup Overload Protection (OLM – Over Load Mode)**

Hiccup mode is a method of protecting the power supply from damage during overload conditions. Within normal operation, the external soft-start capacitor is pulled up by a current source that delivers 8.75  $\mu A$  to the SS pin capacitor. The soft-start capacitor continues to charge until it reaches the saturation voltage of the current source, typically  $V_{ss}$  = 4 V. When the overload condition is detected, the soft-start capacitor is discharged to 0.1 V and is again charged to 1 V. This is periodically repeated until the overload condition is detected. The transconductance error amplifier output is tied to ground when the soft-start capacitor is discharged.



Figure 30. Hiccup Overload Protection

#### **Thermal Shutdown**

The NCP3120 has a thermal shutdown feature to protect the device from overheating when the die temperature exceeds 160°C (typically). If the chip temperature exceeds the overtemperature shutdown trip point, the fault signal is activated. This will disable the step down converter operation, and the chip temperature will start to decrease.

When the chip temperature drops 15°C below the overtemperature shutdown trip point, the fault signal is deactivated and the step down converter operation starts again with soft-start. The thermal event sends the device immediately into the OFF state. The currrent consumption is equal 5 mA (typical) if the thermal condition is reached.

#### **APPLICATION & DESIGN INFORMATION**

#### Inductor

The output inductor may be the most critical component in the converter because it will directly affect the choice of other components and dictate both the steady state and transient performance of the converter. When choosing inductors, one might have to consider maximum load current, core and copper losses, component height, output ripple, EMI, saturation and cost. Lower inductor values are chosen to reduce the physical size of the inductor. A higher value cuts down the ripple current and core losses and allows more output current. In general, the output inductance value should be as low and the output inductor physically as small as possible to provide the best transient response and minimum cost. If a large inductance value is used, the converter will not respond quickly to rapid changes in the load current. On the other hand, an inductance value that is too low will result in very large ripple currents in the power components, resulting in increased dissipation and lower converter efficiency.

A good standard for determining the inductance to use is to select the inductor peak-to-peak ripple current to be approximately 25% of the maximum switch current. Also, make sure that the inductor peak current is below the maximum switch current limit and the selected inductor type saturation current specification is higher than the peak current through the switch.

The maximum current in the inductor while operating in the continuous current mode is defined as the load current plus one half of the  $\Delta I_L$  current:

$$I_{LP} = I_{LOAD} + \frac{1}{2}\Delta I_{L}$$

The inductance value can be calculated by:

$$L = \frac{V_{OUT}(V_{IN} - V_{OUT})}{V_{IN} \cdot \Delta I_{L} \cdot f_{OSC}}$$

Therefore, the inductor peak current,  $I_{LP}$  can be calculated by:

$$I_{LP} = I_{LOAD} + \frac{V_{OUT}(V_{IN} - V_{OUT})}{2 \cdot V_{IN} \cdot L \cdot f_{OSC}}$$

where:

I<sub>LOAD</sub> is the output load current

V<sub>OUT</sub> is the output voltage

V<sub>IN</sub> is the input voltage

 $\Delta I_L$  is the peak-to-peak inductor ripple current

 $f_{\mbox{OSC}}$  is the switching frequency of the oscillator

The choice of the appropriate inductor type depends not only on the calculated inductance value, saturation current rating and parasitic serial resistance, but also on the required physical dimensions, EMI requirements (shielded or open inductor) and the price. Examples of suitable inductors from various manufacturers are shown in the table below.

**Table 1. Calculated Inductor Values** 

| Calculated coils, I ripple peak-peak 20%   |                      |       |         |         |         |  |  |  |  |
|--------------------------------------------|----------------------|-------|---------|---------|---------|--|--|--|--|
|                                            | f [kHz]              | 200   | 350     | 500     | 750     |  |  |  |  |
|                                            | I <sub>out</sub> [A] |       |         |         |         |  |  |  |  |
| 12 V <sub>in</sub> to 7.5 V <sub>out</sub> | 1 A                  | 70 μH | 40 μΗ   | 28 μΗ   | 18.7 μΗ |  |  |  |  |
|                                            | 2 A                  | 36 μΗ | 20 μΗ   | 14 μΗ   | 10 μΗ   |  |  |  |  |
| 12 V <sub>in</sub> to 5 V <sub>out</sub>   | 1 A                  | 73 μΗ | 42 μH   | 29 μΗ   | 20 μΗ   |  |  |  |  |
|                                            | 2 A                  | 36 μΗ | 20 μΗ   | 15 μΗ   | 10 μΗ   |  |  |  |  |
| 12 V <sub>in</sub> to 3.3 V <sub>out</sub> | 1 A                  | 60 μΗ | 34 μΗ   | 24 μΗ   | 16 μΗ   |  |  |  |  |
|                                            | 2 A                  | 30 μΗ | 17 μΗ   | 12 μΗ   | 8 μΗ    |  |  |  |  |
| 5 V <sub>in</sub> to 3.3 V <sub>out</sub>  | 1 A                  | 28 μΗ | 16 μΗ   | 11.2 μΗ | 7.5 µH  |  |  |  |  |
|                                            | 2 A                  | 14 μΗ | 8 μΗ    | 5.6 μH  | 3.7 μΗ  |  |  |  |  |
| 5 V <sub>in</sub> to 2.5 V <sub>out</sub>  | 1 A                  | 31 μΗ | 18 μΗ   | 12.5 μΗ | 8.3 μΗ  |  |  |  |  |
|                                            | 2 A                  | 16 μΗ | 9 μΗ    | 6.3 μΗ  | 4 μΗ    |  |  |  |  |
| 5 V <sub>in</sub> to 1.8 V <sub>out</sub>  | 1 A                  | 29 μΗ | 16.5 μΗ | 11.5 μΗ | 7.7 μH  |  |  |  |  |
|                                            | 2 A                  | 15 μΗ | 8.2 μΗ  | 5.8 μH  | 3.8 μΗ  |  |  |  |  |

**Table 2. Inductor Examples** 

| L<br>[μH] | Part Number  | Shielded/<br>Non-shielded | I <sub>rms</sub><br>[A] | DCR max [mΩ} | Manufacturer | Web               |
|-----------|--------------|---------------------------|-------------------------|--------------|--------------|-------------------|
| 33        | DO3316P-333  | N                         | 2.1                     | 100          | Coilcraft    | www.coilcraft.com |
|           | MSS1038-333  | S                         | 2.3                     | 93           | Coilcraft    | www.coilcraft.com |
|           | PF0698.333NL | N                         | 2.8                     | 65           | PULSE        | www.pulseeng.com  |
|           | PF0560.333NL | S                         | 2.2                     | 93           | PULSE        | www.pulseeng.com  |
| 22        | DO3340P-223  | N                         | 2.5                     | 66           | Coilcraft    | www.coilcraft.com |
|           | MSS1038-223  | S                         | 2.85                    | 73           | Coilcraft    | www.coilcraft.com |
|           | PG0015.223NL | N                         | 1.95                    | 100          | PULSE        | www.pulseeng.com  |
|           | PF0560.223NL | S                         | 2.5                     | 73           | PULSE        | www.pulseeng.com  |
| 15        | DO3316P-153  | N                         | 3.1                     | 46           | Coilcraft    | www.coilcraft.com |
|           | MSS1246T-153 | S                         | 3.4                     | 56           | Coilcraft    | www.coilcraft.com |
|           | PG0015.153NL | N                         | 2.27                    | 80           | PULSE        | www.pulseeng.com  |
| 10        | DS3316P-103  | S                         | 2                       | 101          | Coilcraft    | www.coilcraft.com |
|           | DO3308P-103  | N                         | 2.3                     | 85           | Coilcraft    | www.coilcraft.com |
|           | P0762.103NL  | N                         | 2                       | 110          | PULSE        | www.pulseeng.com  |
|           | P1167.103NL  | S                         | 2                       | 50           | PULSE        | www.pulseeng.com  |
| 8.2       | DS3316P-822  | S                         | 2.1                     | 85           | Coilcraft    | www.coilcraft.com |
|           | MSS6132-822  | S                         | 2.65                    | 70           | Coilcraft    | www.coilcraft.com |
| 5.6       | MSS6132-562  | S                         | 2.95                    | 60           | Coilcraft    | www.coilcraft.com |
| 5.4       | P1167.542NL  | S                         | 2.5                     | 33           | PULSE        | www.pulseeng.com  |
| 5.2       | PA0390.472NL | N                         | 2.2                     | 54.4         | PULSE        | www.pulseeng.com  |
| 3.9       | DO3316T-392  | N                         | 5.3                     | 15           | Coilcraft    | www.coilcraft.com |
| 3.8       | PA0390.332NL | N                         | 2.9                     | 42.8         | PULSE        | www.pulseeng.com  |

# **Output Rectifier Diode**

When the high-side switch is on, energy is stored in the magnetic field in the inductor. During off time, the internal MOSFET switch is off. Since the current in the inductor has to discharge, the current flows through the rectifying diode to the output. A Schottky diode is recommended due to low diode forward voltage and very short recovery times, which positively impacts the step down voltage converter's overall efficiency. Another choice could be fast recovery or ultra-fast recovery diodes. It should be noted that some types of these diodes with an abrupt turn-off characteristic may cause instability or EMI troubles.

The peak reverse voltage is equal to the maximum input voltage. The peak conducting current is clamped by the current limit of the NCP3120. Use of Schottky barrier diodes reduces diode reverse recovery input current spikes. For switching regulators operating at low duty cycles, it is beneficial to use rectifying diodes with somewhat higher RMS current ratings (thus lower forward voltages). This is because the diode conduction interval is much longer than that of the transistor. Converter efficiency will be improved if the voltage drop across the diode is lower. The average current can be calculated from:

$$I_{D(AVG)} = \frac{I_{LOAD}(V_{IN} - V_{OUT})}{V_{IN}}$$

**Table 3. Schottky Diode Example** 

| Part Number  | Description                                     | V <sub>RRM</sub> min<br>[V] | V <sub>F</sub> max<br>[V] | I <sub>O(rec)</sub> max<br>[A] | Package | Web            |
|--------------|-------------------------------------------------|-----------------------------|---------------------------|--------------------------------|---------|----------------|
| MBRS2040LT3G | 2 A, 40 V Low V <sub>f</sub> Schottky Rectifier | 40                          | 0.43                      | 2                              | SMB     | www.onsemi.com |
| MBRS230LT3G  | 2 A, 30 V Low V <sub>f</sub> Schottky Rectifier | 30                          | 0.49                      | 2                              | SMB     | www.onsemi.com |
| MBRS240LT3G  | 2 A, 40 V Low V <sub>f</sub> Schottky Rectifier | 40                          | 0.43                      | 2                              | SMB     | www.onsemi.com |
| SS24T3G      | 2 A, 40 V Schottky Rectifier                    | 40                          | 0.5                       | 2                              | SMB     | www.onsemi.com |
| MBRA340T3G   | 3 A, 40 V Schottky Rectifier                    | 40                          | 0.45                      | 3                              | SMA     | www.onsemi.com |
| MBRS330T3G   | 3 A, 30 V Schottky Rectifier                    | 30                          | 0.5                       | 3                              | SMC     | www.onsemi.com |

The worst case of the diode average current occurs during maximum load current and maximum input voltage. The rectifying diodes should be placed close to the SW pin to avoid the possibility of ringing due to trace inductance.

#### **Input Capacitor**

The input current to the step down converter is discontinuous. The input capacitor has to maintain the DC input voltage and to sustain the ripple current produced by internal MOSFET switching. For stable operation of the switch mode converter, a low ESR capacitor is needed to prevent large voltage transients from appearing at the input. Therefore, ceramic capacitors are preferred, but the circuit works in a stable manner also with electrolytic capacitors. It must be located near the regulator and use short leads. Also, paralleling ceramic capacitors will increase the regulator stability.

The RMS value of the input capacitor current ripple is:

$$I_{RMS} = I_{LOAD} \sqrt{D(1 - D)}$$

The duty cycle is:

$$D = \frac{V_{OUT} + V_{D}}{V_{IN} + V_{D} - V_{DSAT}}$$

where:

 $V_D$  is the voltage drop across the rectifying diode and  $V_{DSAT}$  is the switch saturation voltage on the power MOSEFT

The equation reaches its maximum value with duty cycle = 0.5, where:

$$I_{RMS} = \frac{I_{LOAD}}{2}$$

Losses in the input capacitor can be calculated using the following equation:

$$P_{CIN} = I_{RMS}^{2} \cdot ESR_{CIN}$$

where

ESR<sub>CIN</sub> is the effective series resistance of the input capacitance.

The input capacitor voltage ripple depends on the  $C_{\rm IN}$  capacitor value. Therefore, the input capacitor can be estimated by:

$$C_{IN} = \frac{I_{LOAD}}{f_{SW} \cdot \Delta V_{IN}} \cdot \frac{V_{OUT}}{V_{IN}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

# **Output Capacitor**

The output capacitor filters output inductor ripple current and provides low impedance for load current changes. The principle consideration for the output capacitor is the ripple current induced by the switches through the inductor. It supplies the current to the load in DCM or during load transient and filters the output voltage ripple. For low output ripple voltage and good stability, low ESR output capacitors are recommended. The inductor ripple current acting against the ESR of the output capacitor is the major contributor to the output ripple voltage.

An output capacitor has two main functions: it filters the output and provides regulator loop stability.

The ESR of the output capacitor and the peak-to-peak value of the inductor ripple current are the main factors contributing to the output ripple voltage value.

The output voltage ripple is given by the following equation:

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \cdot L} \cdot \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \cdot \left(\text{ESR} + \frac{1}{8 \cdot f_{\text{SW}} \cdot C_{\text{OUT}}}\right)$$

where

ESR is the equivalent series resistance of the output capacitor.

The output capacitor value can by expressed by:

$$\mathbf{C}_{\mathsf{OUT}} = \frac{\Delta \mathbf{I}_{\mathsf{L}}}{8 \cdot \mathbf{f}_{\mathsf{SW}} \cdot (\Delta \mathbf{V}_{\mathsf{OUT}} - \Delta \mathbf{I}_{\mathsf{L}} \cdot \mathsf{ESR})}$$

These components must be selected and placed carefully to yield optimal results. Key specifications for output capacitors are their ESR (equivalent series resistance) and ESL (equivalent series inductance) values. For best transient response, a combination of low value/high frequency and bulk capacitors placed close to the load will be required.

For most applications, a 22  $\mu F$  ceramic capacitor should be sufficient. X5R or X7R dielectrics ceramic capacitors are recommended.

#### **Soft-Start Capacitor Selection**

The soft-start time is programmed by an external capacitor connected from the SS pin to AGND, which can be calculated by:

$$C_{SS} \approx \frac{t_{SS} \cdot 8.75 \,\mu A}{0.8 \,V}$$

where:

- t<sub>SS</sub> is the soft-start/stop interval.

Note: See the "Sequencing and Tracking" section on how to use this capacitor.

# **Output Voltage Programming**

The controller will maintain 0.8~V at the feedback pin. Thus, if a resistor divider circuit is placed across the feedback pin to  $V_{OUT}$ , the controller will regulate the output voltage in proportion to the resistor divider network in order to maintain 0.8~V at the FB pin.

**Table 4. Output Voltage Setting** 

| V <sub>OUT</sub> [V] | 8   | 7.5 | 6   | 5  | 4   | 3.3 | 2.5 | 1.8 | 1.2 |
|----------------------|-----|-----|-----|----|-----|-----|-----|-----|-----|
| R <sub>1</sub> [kΩ]  | 180 | 360 | 130 | 68 | 300 | 47  | 51  | 20  | 10  |
| $R_2$ [k $\Omega$ ]  | 20  | 43  | 20  | 13 | 75  | 15  | 24  | 16  | 20  |



Figure 31. Feedback divider

The relationship between the resistor divider network and the output voltage is shown in the following equation:

$$R_2 = R_1 \left( \frac{V_{REF}}{V_{OUT} - V_{REF}} \right)$$

where:

 $V_{REF}$  is the circuit's internal voltage reference, which equals  $0.8\ V_{\odot}$ 

Resistor R1 is selected based on a design trade-off between efficiency and output voltage accuracy. For high values of R1, there is less current consumption in the feedback network. However, the trade-off is output voltage accuracy due to the bias current in the error amplifier. Once R1 has been determined, R2 can be calculated.

# **Selecting the Switching Frequency**

Selecting the switching frequency is a trade-off between component size and power losses. Operation at higher switching frequencies allows the use of smaller inductor and capacitor values. Nevertheless, it is common to select lower frequency operation because a higher frequency results in lower efficiency due to MOSFET gate charge losses. Additionally, the use of smaller inductors at higher frequencies results in higher ripple current, higher output voltage ripple, and lower efficiency at light load currents. The value of the oscillator resistor is designed to be linearly related to the switching period. There are two ways to determine the RT resistor value: by using the standard curve shown in Figure 32 or by using Table 5. The frequency on the RT pin will set the master oscillator. The actual operating frequency on each channel will be one-half the master oscillator.



Figure 32. Switching Frequency Selection

**Table 5. Switching Frequency Selection** 

| Freq. [kHz] | 200  | 250 | 300 | 350 | 400 | 450 | 500 | 550  | 600  | 650  | 700  | 750  |
|-------------|------|-----|-----|-----|-----|-----|-----|------|------|------|------|------|
| RT [kΩ]     | open | 649 | 316 | 205 | 154 | 121 | 100 | 84.5 | 73.2 | 64.9 | 57.6 | 52.3 |

#### **Sequencing of Output Voltages**

Some microprocessors and DSP chips need two power supplies with different voltage levels. These systems often require voltage sequencing between the core power supply and the I/O power supply. Without proper sequencing, latch-up failure or excessive current draw may occur that could result in damage to the processor's I/O ports or the I/O ports of a supporting system device such as memory, an FPGA or a data converter. To ensure that the I/O loads are not driven until the core voltage is properly biased, tracking of the core supply and the I/O supply voltage is necessary.

Designing a system without proper power supply sequencing for signal processing devices like DSPs, FPGAs, and PLDs may create risks as to reliability or proper functionality. The risk comes when there are active and inactive power supply rails on the device for a long time. During this time, the ESD structures, internal circuits and components are stressed from interference between different voltages (from the two separate power supply

rails). When these conditions persist on multi-supply devices for long time periods (this is a cumulative phenomenon), the life of the products (DSP, FPGA, and PLD devices) is drastically reduced. The failure is often a result of high currents flowing to the pins or the high voltage difference between pins.

In that case, the signal processors require multiple power supplies generating different voltage levels for core and I/O peripherals over time. NCP3120 offers ratiometric sequencing, sequential sequencing and tracking sections to manage the output voltages behavior during start-up and power-down. Basically, the DSP, FPGA, and PLD manufacturers do not specify the method of power sequencing, but they do specify restrictions on the time or voltage differences during power-up and power-down. The power-up sequence for microprocessors should be finished approximately within a few seconds to prevent the risks mentioned above. For more information, see the microprocessor manufacturers' datasheets.

#### **Ratiometric Sequencing**

In the ratiometric sequencing mode, multiple outputs start ramping at the same time and also reach the regulation level at the same time. When common EN is pulled down, the output voltages are going down at the same time. See Figure 33. This functionality is created by using the same capacitor values as the soft-start capacitors for all outputs and by

connecting all EN + SEQ pins together. To ensure this behavior, the soft start capacitors should have values greater than the time constant of the output inductor and output capacitor.

For proper operation in this mode, using a common soft-start capacitor for both channels is not recommended.



Figure 33. Ratiometric Sequencing Configuration



Figure 34. Typical Behavior of Ratiometric Sequencing Mode



Figure 35. Ratiometric Mode - Power-up

Vouti

 $V_{OUT2}$ 

 $V_{SS1}$ 



Figure 36. Ratiometric Mode - Power-down

Figure 37. Ratiometric Mode - Start of OLM

Figure 38. Ratiometric Mode - End of OLM

# Sequential Sequencing (First-Up/Last-Down Sequence Configuration)

In sequential sequencing mode, the second output voltage starts ramping when the first output voltage is already settled and its power good signal is set. Figure 39 shows the NCP3120's configuration and standard waveforms. The rising slope of both voltages can be selected independently by the soft-start capacitors' values (C1, C2). When the

enable pin is deactivated, the second output voltage decreases first, followed by the first output voltage. The control logic is based on the internal power good signal; no delay is added. The signal has the same threshold values as the power good signal shown in the electrical table. The sequential sequencing mode is also called first-up/last-down and is ideal for DSPs with separate power supplies for the core and the I/O ports.



Figure 39. Sequential Configuration

# **Daisy Chain Operation**

The last-up/first-down power output has its SEQ pin tied to the EN of the first-up/last-down power output. Each output in the chain has its power-up delay set by the

soft-start ramp-up of the supply. This feeds its EN and its power-down delay set by the soft-start ramp-down of the supply that feeds its SEQ pin.



Figure 40. Simplified Drawing of Daisy-chained NCP3120's

When the first voltage rail has reached a specific voltage level, the next voltage rail is enabled and its rise is monitored until it has reached the power good trip point. At this point, the next voltage rail is enabled. This continues until all voltage rails have been enabled (see Figure 41). Power-down sequencing is just the opposite of the power-up sequence.



Figure 41. Typical Behavior of Sequential Mode



SS2

Ch1 2.0V BW Ch2 2.0V BW M10.0m 125k5a 8.0yabi Ch3 2.0V BW Ch4 2.0V BW A Ch2 182V

Figure 42. Sequential Mode - Power-up

Figure 43. Sequential Mode - Power-down



Figure 44. Sequential Mode - Power-down



Vout1

Vo

Figure 45. Daisy Chain of Four Outputs

Figure 46. OLM of the 3rd Output in Daisy Chain

#### **Tracking**

Voltage tracking is enabled by applying a ramp voltage to the TRACK pin. When the voltage on the TRACK pin is below 0.8 V, the feedback voltage will regulate to this tracking voltage. When the tracking voltage exceeds 0.8 V, tracking is disabled and the feedback voltage will regulate to the internal reference voltage.

In this start-up sequence, the tracking pin is used to match the output voltage ramps exactly. Higher output voltage will continue to rise past the lower regulated point. This is achieved by dividing the higher output voltage by the same ratio as the lower voltage feedback components and connecting the divided voltage into the TRACK pin of the lower voltage. Track pins must be tied high in the normal operation (except in the tracking mode).

The output voltage during tracking can be calculated with the following equation:

$$V_{OUT} = V_{TRACK} \left( 1 + \frac{R5}{R6} \right)$$
  $V_{TRACK} < 0.8 V$ 



Figure 47. Tracking Configuration



Figure 48. Typical Behavior of Tracking Configuration



Figure 49. Tracking Mode - Power-up



Figure 50. Tracking Mode - Power-down



Figure 51. Tracking Mode of Four Outputs – Power-up

When hiccup overload mode is detected on the slave channel only, the output voltage of the 2nd channel (slave) decreases. After the overload condition ends, the slave channel voltage remains low. If the slave channel should rise when the OLM disappears, the configuration of the enable and soft-start pins shown in Figure 53 must be used.



Figure 52. Tracking Mode of Four Outputs –
Power-down



Figure 53. Augmented OLM in Tracking Mode

For proper operation of the modified tracking mode, use an SS1 capacitor with a value at least 10 times higher than that of the SS2 capacitor.



Figure 54. Master Voltage – Start of OLM Figure 55. Master Voltage – End of OLM



V<sub>OUT1</sub> - MASTER

V<sub>OUT2</sub> - SLAVE

V<sub>SS1</sub> - MASTER

V<sub>SS2</sub> - SLAVE

W

Ch1 2.0V bw Ch2 2.0V bw M4.0ms.250kS/z 4.0µs/pt A Ch2 1.84V

Figure 56. Master Voltage – Start of Augmented OLM



V<sub>OUT1</sub> - MASTER

Figure 57. Master Voltage – End of Augmented OLM

Note: If the overload conditions are detected on the master channel only or on both channels together (master + slave),

both output voltages increase when the overload conditions are released.

# **Mixed Mode Sequencing**

The different modes can also be used together to achieve various combinations of power sequencing. Mixed mode A demonstrates the configuration of tracking and sequencing

for four outputs. The schematic and typical output behavior is shown in Figure 58. Mixed mode B shows the combination of tracking, sequencing and normal mode.



Figure 58. Mixed Mode, Configuration A



Figure 59. Mixed Mode of Four Outputs – Power-up



Figure 60. Mixed Mode of Four Outputs - Power-down

# Mixed Mode B (Normal & Sequencing & Tracking)



Figure 61. Mixed Mode, Configuration B



Figure 62. Mixed Mode of Six Outputs – Power-up



Figure 63. Mixed Mode of Six Outputs – Power-down

# **Normal Operation (No Tracking, No Sequencing)**



Figure 64. Normal Operation Configuration



Figure 65. Typical Application Behavior

# **Parallel Operation**

Parallel operation of NCP3120 circuit(s) has several advantages. One of the most important aspects is the capability to deliver a double output current. The major advantage is a reduced output voltage ripple in case of out-of-phase synchronization. The standard configuration is shown in Figure 60.

#### **OLM in Parallel Operation**

When OLM is detected (e.g., a jump from 4 A on the output to 6 A), the output voltage decreases. When OLM wears off, the output current must be decreased below 3 A. Then, the output voltage is released and current can be increased again – up to 4 A.



Figure 66. Parallel Operation Configuration.



Figure 67. Parallel Operation of Both Outputs

#### **Loop Compensation**

A COMP pin of the transconductance error amplifier is used to compensate the regulation control system. Standard COMP pin values are shown in the BOM at the end of the datasheet. (See the COMPCALC program to determine customer preferred values.)

To design the compensation components for conditions not described in Table 6 and/or for tuning the compensation for specific requirements, the COMPCALC design tool is available from ON Semiconductor at no charge. Visit <a href="http://www.onsemi.com/pub/Collateral/COMPCALC.ZIP">http://www.onsemi.com/pub/Collateral/COMPCALC.ZIP</a> to download the self-extracting program for NCP3120 loop compensation design assistance. There is an Excel design tool for component selection. This design tool is available at <a href="http://www.onsemi.com/">http://www.onsemi.com/</a>.

Table 6. Compensation Values Example for Typical Output Voltages

| Vin [V] | Vout [V] | Freq [kHz] | lout [A] | L11 [μH] | C11 – ceramic [μF] | C13 [nF] | R13 [kΩ] | C14 [pF] | R14 [Ω] | C15 [nF] |
|---------|----------|------------|----------|----------|--------------------|----------|----------|----------|---------|----------|
| 12      | 3.3      | 200        | 2        | 22       | 22                 | 22       | 4.7      | 220      | 100     | none     |
| 12      | 5        | 200        | 2        | 33       | 22                 | 18       | 4.7      | 270      | 100     | none     |
| 5       | 1.8      | 200        | 2        | 15       | 22                 | 27       | 2.7      | 270      | 100     | none     |

#### **Thermal Considerations**

The NCP3120 has thermal shutdown protection to safeguard the device from overheating when the die temperature exceeds 160°C. For the best thermal performance, wide copper traces and a generous amount of PCB printed circuit board copper should be used in the board layout. One exception to this is at the SW switching node, which should not have a large area in order to minimize the EMI radiation and other parasitic effects. Large areas of copper provide the best transfer of heat from the IC into the ambient air.

#### **PCB Layout Guidelines**

As in any switching regulator, the layout of the printed circuit board is very important. Rapidly switching currents associated with wiring inductance, stray capacitance and parasitic inductance of the printed circuit board traces can voltage transients that can generate electromagnetic interferences (EMI) and affect the desired operation. To minimize inductance and ground loops, the lengths of the leads indicated by heavy lines should be kept as short as possible. For best results, single-point grounding or ground plane construction should be used. On the other hand, the PCB area connected to the SW pin (drain of the internal switch) of the circuit should be kept to a minimum in order to minimize coupling to sensitive circuitry. Another sensitive part of the circuit is the feedback. It is important to keep the sensitive feedback wiring short. To ensure this, physically locate the programming resistors near the regulator.

There should be a ground area on the top layer directly under the IC with an exposed area for connecting the IC exposed pad. Any internal ground planes should be connected by vias to this ground area. Additional vias must be used at the ground side of the input and output capacitors. The GND pin also should be tied to the PCB ground in the area under the IC.

When laying out the buck regulator on a printed circuit board, the following checklist should be used to ensure proper operation of the circuit:

- Rapid changes in voltage across parasitic capacitors and abrupt changes in current in parasitic inductors are major concerns for a good layout.
- 2. Keep high currents out of sensitive ground connections.
- 3. Avoid ground loops, as they pick up noise. Use star or single-point grounding.
- 4. For high power buck regulators on double-sided PCBs, a single ground plane (usually the bottom) is recommended.
- 5. Even though double-sided PCBs are usually sufficient for a good layout, four layer PCBs represent the optimum approach to reducing susceptibility to noise. Use the two internal layers as the power and GND planes, the top layer for power connections and component vias, and the bottom layer for noise sensitive traces.
- 6. Keep the inductor switching node small by placing the output inductor as close as possible to the chip.
- Use fewer, but larger, output capacitors; keep the capacitors clustered; and use multiple layer traces with heavy copper to keep the parasitic resistance low.
- 8. Place the output capacitors as close to the output coil as possible.
- 9. Place the COMP capacitor as close as possible to the COMP pin.
- 10. Place the  $V_{IN}$  bypass capacitors as close as possible to the IC.
- 11. Place the RT resistor as close as possible to the RT pin.
- 12. The exposed pad must be connected to a ground plane with a large copper surface area to dissipate heat.

# **Layout Diagram**



Figure 68. Typical Layout Diagram

# **Typical Application Circuit**



Figure 69. Typical Circuit Diagram

# Components:

**Table 7. Bill of Materials for the Typical Application Circuit** (below)

|           | BOM of the NCP3120 – Evaluation Board v2.11 |    |               |                             |                  |                  |  |  |  |  |
|-----------|---------------------------------------------|----|---------------|-----------------------------|------------------|------------------|--|--|--|--|
| Qty       | Qty Value                                   |    | Scale         | Ref. Designator             | Vendor           | Part number      |  |  |  |  |
|           |                                             |    |               | Chip                        |                  |                  |  |  |  |  |
| 1         | 1                                           |    | QFN32, 5x5 mm | NCP3120                     | ON Semiconductor |                  |  |  |  |  |
| Resistors |                                             |    |               |                             |                  |                  |  |  |  |  |
| 3         | 100                                         | Ω  | 1206          | RV <sub>IN</sub> , R14, R24 | Vishay           | RCA1206100R0FKEA |  |  |  |  |
| 1         | 75                                          | kΩ | 1206          | R1                          | Vishay           | RCA1206100KFKEA  |  |  |  |  |
| 1         | 68                                          | kΩ | 1206          | R11                         | Vishay           | RCA120668K0FKEA  |  |  |  |  |
| 1         | 13                                          | kΩ | 1206          | R12                         | Vishay           | RCA120613K0FKEA  |  |  |  |  |
| 2         | 4.7                                         | kΩ | 1206          | R13, R23                    | Vishay           | RCA12064K70FKEA  |  |  |  |  |
| 1         | 47                                          | kΩ | 1206          | R21                         | Vishay           | RCA120647K0FKEA  |  |  |  |  |
| 1         | 15                                          | kΩ | 1206          | R22                         | Vishay           | RCA120615K0FKEA  |  |  |  |  |
| 1         | 5.1                                         | kΩ | 1206          | R16                         | Vishay           | RCA12065K10FKEA  |  |  |  |  |
| 1         | 3.3                                         | kΩ | 1206          | R26                         | Vishay           | RCA12063K30FKEA  |  |  |  |  |
|           |                                             |    |               | Capacitors                  |                  |                  |  |  |  |  |
| 3         | 22                                          | μF | 1210          | C1, C11, C12                | Kemet            | C1210C226K4PAC   |  |  |  |  |
| 4         | 100                                         | nF | 1206          | C2, C3, C12, C22            | Epcos            | B37872A5104K060  |  |  |  |  |
| 2         | 22                                          | nF | 1206          | C13, C23                    | Epcos            | B37872A5223K060  |  |  |  |  |
| 2         | 220                                         | pF | 1206          | C14, C24                    | Epcos            | B37871K5221J060  |  |  |  |  |
| 2         | NU                                          |    |               | C15, C25                    |                  |                  |  |  |  |  |
|           |                                             |    |               | Inductors                   |                  |                  |  |  |  |  |
| 2         | 22                                          | μΗ |               | L11, L21                    | Coilcraft        | DO3340P-223      |  |  |  |  |
|           |                                             |    |               | Diodes                      |                  |                  |  |  |  |  |
| 2         | MBRS240LT3                                  |    |               | D11, D21                    |                  | ON Semiconductor |  |  |  |  |

# **ORDERING INFORMATION**

| Device       | Package            | Shipping†          |
|--------------|--------------------|--------------------|
| NCP3120MNTXG | QFN32<br>(Pb-Free) | 4000 / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

#### QFN32 5\*5\*1 0.5 P CASE 488AM-01 **ISSUE O**



#### NOTES:

- DIMENSIONS AND TOLERANCING PER
- ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION 6 APPLIES TO PLATED
  TERMINAL AND IS MEASURED BETWEEN
  0.25 AND 0.30 MM TERMINAL
- COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |       |       |
|-----|-------------|-------|-------|
| DIM | MIN         | NOM   | MAX   |
| Α   | 0.800       | 0.900 | 1.000 |
| A1  | 0.000       | 0.025 | 0.050 |
| А3  | 0.200 REF   |       |       |
| b   | 0.180       | 0.250 | 0.300 |
| D   | 5.00 BSC    |       |       |
| D2  | 2.950       | 3.100 | 3.250 |
| E   | 5.00 BSC    |       |       |
| E2  | 2.950       | 3.100 | 3.250 |
| е   | 0.500 BSC   |       |       |
| K   | 0.200       |       |       |
| L   | 0.300       | 0.400 | 0.500 |



**BOTTOM VIEW** 



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, ILC (SCILLC). Scillct esserves are right to finate changes without further holice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifically oxyr over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative