# 2.5V or 3.3V, 10-220 MHz, Low Jitter, 9-Output Zero Delay Buffer #### **Features** - 10 MHz to 220 MHz maximum operating range - Zero input-output propagation delay, adjustable by loading on CLKOUT pin - Multiple low-skew outputs - 45 ps typical output-output skew - One input drives nine outputs, grouped as 4 + 4 + 1 - · 25 ps typical cycle-to-cycle jitter - 15 ps typical period jitter - · Standard and High drive strength options - Available in space-saving 16-pin 150-mil SOIC or 4.4-mm TSSOP packages - 3.3V or 2.5V operation - Industrial temperature available #### **Functional Description** The CY23EP09 is a 2.5V or 3.3V zero delay buffer designed to distribute high-speed clocks and is available in a 16-pin SOIC or TSSOP package. The -1H version operates up to 220 (200) MHz frequencies at 3.3V (2.5V), and has higher drive than the -1 devices. All parts have on-chip PLLs that lock to an input clock on the REF pin. The PLL feedback is on-chip and is obtained from the CLKOUT pad. There are two banks of four outputs each, which can be controlled by the Select inputs as shown in the "Select Input Decoding" table on page 2. If all output clocks are not required, BankB can be three-stated. The select inputs also allow the input clock to be directly applied to the outputs for chip and system testing purposes. The PLL enters a power-down mode when there are no rising edges on the REF input (less than ~2 MHz). In this state, the outputs are three-stated and the PLL is turned off, resulting in less than 25 $\mu$ A of current draw. In the special case when S2:S1 is 1:0, the PLL is bypassed and REF is output from DC to the maximum allowable frequency. The part behaves like a non-zero delay buffer in this mode, and the outputs are not tri-stated. The CY23EP09 is available in different configurations, as shown in the Ordering Information table. The CY23EP09-1 is the base part. The CY23EP09-1H is the high-drive version of the -1, and its rise and fall times are much faster than the -1. These parts are not intended for 5V input-tolerant applications #### **Pin Definition** | Pin | Signal | Description | | | |-----|-----------------------|------------------------------------------------|--|--| | 1 | REF <sup>[1]</sup> | Input reference frequency | | | | 2 | CLKA1 <sup>[2]</sup> | Buffered clock output, Bank A | | | | 3 | CLKA2 <sup>[2]</sup> | Buffered clock output, Bank A | | | | 4 | $V_{DD}$ | 3.3V or 2.5V supply | | | | 5 | GND | Ground | | | | 6 | CLKB1 <sup>[2]</sup> | Buffered clock output, Bank B | | | | 7 | CLKB2 <sup>[2]</sup> | Buffered clock output, Bank B | | | | 8 | S2 <sup>[3]</sup> | Select input, bit 2 | | | | 9 | S1 <sup>[3]</sup> | Select input, bit 1 | | | | 10 | CLKB3 <sup>[2]</sup> | Buffered clock output, Bank B | | | | 11 | CLKB4 <sup>[2]</sup> | Buffered clock output, Bank B | | | | 12 | GND | Ground | | | | 13 | $V_{DD}$ | 3.3V or 2.5V supply | | | | 14 | CLKA3 <sup>[2]</sup> | Buffered clock output, Bank A | | | | 15 | CLKA4 <sup>[2]</sup> | Buffered clock output, Bank A | | | | 16 | CLKOUT <sup>[2]</sup> | Buffered output, internal feedback on this pin | | | #### **Select Input Decoding** | S2 | S1 | CLOCK A1-A4 | CLOCK B1-B4 | CLKOUT <sup>[4]</sup> | Output Source | PLL Shutdown | |----|----|-------------|-------------|-----------------------|---------------|--------------| | 0 | 0 | Three-state | Three-state | Driven | PLL | N | | 0 | 1 | Driven | Three-state | Driven | PLL | N | | 1 | 0 | Driven | Driven | Driven | Reference | Y | | 1 | 1 | Driven | Driven | Driven | PLL | N | #### **Zero Delay and Skew Control** All outputs should be uniformly loaded to achieve Zero Delay between the input and output. Since the CLKOUT pin is the internal feedback to the PLL, its relative loading can adjust the input-output delay. The output driving the CLKOUT pin will be driving a total load of 5 pF plus any additional load externally connected to this pin. For applications requiring zero input-output delay, the total load on each output pin (including CLKOUT) must be the same. If input-output delay adjustments are required, the CLKOUT load may be changed to vary the delay between the REF input and remaining outputs. For zero output-output skew, be sure to load all outputs equally. For further information refer to the application note entitled "CY2305 and CY2309 as PCI and SDRAM Buffers". #### Notes: - Weak pull-down. - 2. Weak pull-down on all outputs. - 3. Weak pull-ups on these inputs. - 4. This output is driven and has an internal feedback for the PLL. The load on this output can be adjusted to change the skew between the reference and output. Document #: 38-07760 Rev. \*B Page 2 of 13 #### **Absolute Maximum Conditions** Supply Voltage to Ground Potential ..... -0.5V to 4.6V DC Input Voltage ...... $V_{SS} - 0.5 V$ to 4.6 V | Storage Temperature6 | 35°C to 150°C | 2 | |-------------------------------|---------------|---| | Junction Temperature | 150°0 | С | | Static Discharge Voltage | | | | (per MIL-STD-883, Method 3015 | > 2000 | ٧ | ### **Operating Conditions** | Parameter | Description | Min. | Max. | Unit | |-------------------------------|------------------------------------------------------------------------------------------------|-------|------|------| | V <sub>DD3.3</sub> | 3.3V Supply Voltage | 3.0 | 3.6 | V | | V <sub>DD2.5</sub> | 2.5V Supply Voltage | 2.3 | 2.7 | V | | T <sub>A</sub> | Operating Temperature (Ambient Temperature)—Commercial | 0 | 70 | °C | | | Operating Temperature (Ambient Temperature)—Industrial | -40 | 85 | °C | | C <sub>L</sub> <sup>[5]</sup> | Load Capacitance, <100 MHz, 3.3V | - | 30 | pF | | | Load Capacitance, <100 MHz, 2.5V with High drive | _ | 30 | pF | | | Load Capacitance, <133.3 MHz, 3.3V | _ | 22 | pF | | | Load Capacitance, <133.3 MHz, 2.5V with High drive | - | 22 | pF | | | Load Capacitance, <133.3 MHz, 2.5V with Standard drive | _ | 15 | pF | | | Load Capacitance, >133.3 MHz, 3.3V | | 15 | pF | | | Load Capacitance, >133.3 MHz, 2.5V with High drive | | 15 | pF | | C <sub>IN</sub> | Input Capacitance <sup>[6]</sup> | _ | 5 | pF | | BW | Closed-loop bandwidth (typical), 3.3V | 1–1.5 | | MHz | | | Closed-loop bandwidth (typical), 2.5V | 0.8 | | MHz | | R <sub>OUT</sub> | Output Impedance (typical), 3.3V High drive | | 29 | Ω | | | Output Impedance (typical), 3.3V Standard drive | 41 | | Ω | | | Output Impedance (typical), 2.5V High drive | 37 | | Ω | | | Output Impedance (typical), 2.5V Standard drive | | 41 | Ω | | t <sub>PU</sub> | Power-up time for all VDD's to reach minimum specified voltage (power ramps must be monotonic) | | 50 | ms | | Theta Ja <sup>[7]</sup> | Dissipation, Junction to Ambient, 16-pin SOIC | 95 | | °C/W | | | Dissipation, Junction to Ambient, 16-pin TSSOP | 70 | | °C/W | | Theta Jc <sup>[7]</sup> | Dissipation, Junction to Case, 16-pin SOIC | | 58 | °C/W | | | Dissipation, Junction to Case, 16-pin TSSOP | 48 | | °C/W | ### 3.3V DC Electrical Specifications | Parameter | Description | Test Conditions | Min. | Max. | Unit | |---------------------------|---------------------------|-----------------------------------------------------------------------------------|------------|----------------------|--------| | $V_{DD}$ | Supply Voltage | | 3.0 | 3.6 | V | | V <sub>IL</sub> | Input LOW Voltage | | _ | 0.8 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | V <sub>DD</sub> +0.3 | V | | I <sub>IL</sub> | Input Leakage Current | 0 < V <sub>IN</sub> < V <sub>IL</sub> | _ | ±10 | μΑ | | I <sub>IH</sub> | Input HIGH Current | $V_{IN} = V_{DD}$ | _ | 100 | μΑ | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 8 mA (standard drive)<br>I <sub>OL</sub> = 12 mA (High drive) | _ | 0.4<br>0.4 | V | | V <sub>OH</sub> | Output HIGH Voltage | I <sub>OH</sub> = -8 mA (standard drive)<br>I <sub>OH</sub> = -12 mA (High drive) | 2.4<br>2.4 | | V<br>V | | I <sub>DD</sub> (PD mode) | Power Down Supply Current | REF = 0 MHz (Commercial) | _ | 12 | μΑ | | | | REF = 0 MHz (Industrial) | _ | 25 | μΑ | | I <sub>DD</sub> | Supply Current | Unloaded outputs, 66-MHz REF | _ | 30 | mA | Applies to Test Circuit #1. Applies to both REF Clock and internal feedback path on CLKOUT. Theta Ja, EIA JEDEC 51 test board conditions, 2S2P; Theta Jc Mil-Spec 883E Method 1012.1. ### 2.5V DC Electrical Specifications | Parameter | Description | Test Conditions | Min. | Max. | Unit | |---------------------------|---------------------------|-----------------------------------------------------------------------------------|------------------------------------------------|-----------------------|--------| | $V_{DD}$ | Supply Voltage | | 2.3 | 2.7 | V | | $V_{IL}$ | Input LOW Voltage | | _ | 0.7 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 1.7 | V <sub>DD</sub> + 0.3 | V | | I <sub>IL</sub> | Input Leakage Current | 0 <v<sub>IN &lt; V<sub>DD</sub></v<sub> | _ | 10 | μΑ | | I <sub>IH</sub> | Input HIGH Current | $V_{IN} = V_{DD}$ | _ | 100 | μΑ | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 8 mA (Standard drive)<br>I <sub>OL</sub> = 12 mA (High drive) | | 0.5<br>0.5 | V<br>V | | V <sub>OH</sub> | Output HIGH Voltage | I <sub>OH</sub> = -8 mA (Standard drive)<br>I <sub>OH</sub> = -12 mA (High drive) | V <sub>DD</sub> - 0.6<br>V <sub>DD</sub> - 0.6 | _<br>_ | V<br>V | | I <sub>DD</sub> (PD mode) | Power Down Supply Current | REF = 0 MHz (Commercial) | _ | 12 | μΑ | | | | REF = 0 MHz (Industrial) | _ | 25 | μΑ | | I <sub>DD</sub> | Supply Current | Unloaded outputs, 66-MHz REF | _ | 45 | mA | # 3.3V and 2.5V AC Electrical Specifications | Parameter | Description | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------|-----------------------------------|--------------------------------------------------------------------------|------|------|------|------| | 1/t <sub>1</sub> | Maximum Frequency <sup>[8]</sup> | 3.3V High drive | 10 | _ | 220 | MHz | | | (Input/Output) | 3.3V Standard drive | 10 | _ | 167 | MHz | | | | 2.5V High drive | 10 | _ | 200 | MHz | | | | 2.5V Standard drive | 10 | _ | 133 | MHz | | T <sub>IDC</sub> | Input Duty Cycle | <133.3 MHz | 25 | _ | 75 | % | | | | >133.3 MHz | 40 | _ | 60 | % | | $t_2 \div t_1$ | Output Duty Cycle <sup>[9]</sup> | <133.3 MHz | 47 | _ | 53 | % | | | | >133.3 MHz | 45 | _ | 55 | % | | t <sub>3,</sub> t <sub>4</sub> | Rise, Fall Time (3.3V)[9] | Std drive, CL = 30 pF, <100 MHz | _ | _ | 1.6 | ns | | 0, 1 | | Std drive, CL = 22 pF, <133.3 MHz | _ | _ | 1.6 | ns | | | | Std drive, CL = 15 pF, <167 MHz | _ | _ | 0.6 | ns | | | | High drive, CL = 30 pF, <100 MHz | _ | _ | 1.2 | ns | | | | High drive, CL = 22 pF, <133.3 MHz | _ | _ | 1.2 | ns | | | | High drive, CL = 15 pF, >133.3 MHz | _ | _ | 0.5 | ns | | t <sub>3,</sub> t <sub>4</sub> | Rise, Fall Time (2.5V)[9] | Std drive, CL = 15 pF, <133.33 MHz | _ | _ | 1.5 | ns | | | | High drive, CL = 30 pF, <100 MHz | _ | _ | 2.1 | ns | | | | High drive, CL = 22 pF, <133.3 MHz | _ | _ | 1.3 | ns | | | | High drive, CL = 15 pF, >133.3 MHz | _ | _ | 1.2 | ns | | t <sub>5</sub> | Output to Output Skew [9] | All outputs equally loaded, 3.3V supply, 2.5 supply standard drive | _ | 45 | 100 | ps | | | | All outputs equally loaded, 2.5V supply high drive | _ | _ | 110 | ps | | t <sub>6</sub> | Delay, REF Rising Edge to | PLL Bypass mode | 1.5 | _ | 4.4 | ns | | | CLKOUT Rising Edge <sup>[9]</sup> | PLL enabled @ 3.3V | -100 | _ | 100 | ps | | | | PLL enabled @2.5V | -200 | _ | 200 | ps | | t <sub>7</sub> | Part to Part Skew <sup>[9]</sup> | Measured at V <sub>DD</sub> /2.<br>Any output to any output, 3.3V supply | - | _ | ±150 | ps | | | | Measured at V <sub>DD</sub> /2.<br>Any output to any output, 2.5V supply | - | _ | ±300 | ps | For the given maximum loading conditions. See C<sub>L</sub> in Operating Conditions Table. Parameter is guaranteed by design and characterization. Not 100% tested in production. #### 3.3V and 2.5V AC Electrical Specifications (continued) | Parameter | Description | Test Conditions | Min. | Тур. | Max. | Unit | |------------------------------------|------------------------------|--------------------------------------------------------------------|------|------|------|------| | tLOCK | PLL Lock Time <sup>[9]</sup> | Stable power supply, valid clocks presented on REF and CLKOUT pins | _ | - | 1.0 | ms | | T <sub>JCC</sub> <sup>[9,10]</sup> | Cycle-to-cycle Jitter, Peak | 3.3V supply, >66 MHz, <15 pF | _ | 25 | 55 | ps | | | | 3.3V supply, >66 MHz, <30 pF, standard drive | _ | 65 | 125 | ps | | | | 3.3V supply, >66 MHz, <30 pF, high drive | _ | 53 | 100 | ps | | | | 2.5V supply, >66 MHz, <15 pF, standard drive | _ | 35 | 95 | ps | | | | 2.5V supply, >66 MHz, <15 pF, high drive | _ | 30 | 65 | ps | | | | 2.5V supply, >66 MHz, <30 pF, high drive | _ | 75 | 145 | ps | | | | S2:S1 = 1:0 mode, 3.3V, <15pF, standard drive | _ | 16 | _ | ps | | | | S2:S1 = 1:0 mode, 3.3V, <15pF, high drive | _ | 14 | _ | ps | | | | S2:S1 = 1:0 mode, 2.5V, <15pF, standard drive | _ | 23 | _ | ps | | | | S2:S1 = 1:0 mode, 2.5V, <15pF, high drive | _ | 22 | _ | ps | | T <sub>PER</sub> <sup>[9,10]</sup> | Period Jitter, Peak | 3.3V supply, 66–100 MHz, <15 pF | _ | 20 | 75 | ps | | | | 3.3V supply, >100 MHz, <15 pF | _ | 15 | 45 | ps | | | | 3.3V supply, >66 MHz, <30 pF, standard drive | _ | 40 | 100 | ps | | | | 3.3V supply, >66 MHz, <30 pF, high drive | _ | 30 | 70 | ps | | | | 2.5V supply, >66 MHz, <15 pF, standard drive | _ | 25 | 60 | ps | | | | 2.5V supply, 66–100 MHz, <15 pF, high drive | _ | 25 | 60 | ps | | | | 2.5V supply, >100 MHz, <15 pF, high drive | _ | 15 | 45 | ps | | | | S2:S1 = 1:0 mode, 3.3V, <15pF, standard drive | _ | 28 | _ | ps | | | | S2:S1 = 1:0 mode, 3.3V, <15pF, high drive | _ | 24 | _ | ps | | | | S2:S1 = 1:0 mode, 2.5V, <15pF, standard drive | _ | 40 | _ | ps | | | | S2:S1 = 1:0 mode, 2.5V, <15pF, high drive | _ | 37 | _ | ps | #### **Switching Waveforms** Note: 10. Typical jitter is measured at 3.3V or 2.5V, 29°C, with all outputs driven into the maximum specified load. Further information regarding jitter specifications may be found in the application note "Understanding Data Sheet Jitter Specifications for Cypress Clock Products." #### Switching Waveforms (continued) ### **Test Circuits** #### **Supplemental Parametric Information** Figure 1. 2.5V Typical Room Temperature Graph for REF Input to CLKA/CLKB Delay versus Loading Difference between CLKOUT and CLKA/CLKB. Data is shown for 66 MHz. Delay is a weak function of frequency. Figure 2. 3.3V Typical Room Temperature Graph for REF Input to CLKA/CLKB Delay versus Loading Difference between CLKOUT and CLKA/CLKB. Data is shown for 66 MHz. Delay is a weak function of frequency. Figure 3. 3.6V Measured Supply Current versus Frequency, Drive Strength, Loading, and Temperature. Note that the 30-pF data above 100 MHz is beyond the data sheet specification of 22 pF. Figure 4. 2.7V Measured Supply Current versus Frequency, Drive Strength, Loading, and Temperature. Note that the 30-pF high-drive data above 100bMHz is beyond the data sheet specification of 22 pF. Figure 5. Typical 3.3V Measured Cycle-to-cycle Jitter at 29°C, versus Frequency, Drive Strength, and Loading Figure 6. Typical 2.5V Measured Cycle-to-cycle Jitter at 29°C, versus Frequency, Drive Strength, and Loading Figure 7. Typical 3.3V Measured Period Jitter at 29°C, versus Frequency, Drive Strength, and Loading Figure 8. Typical 2.5V Measured Period Jitter at 29°C, versus Frequency, Drive Strength, and Loading Document #: 38-07760 Rev. \*B Figure 9. Typical Phase-noise Data at 100 MHz (top) and 156.25 MHz (bottom) across V<sub>DD</sub> and Drive Strength<sup>[10]</sup> #### **Ordering Information** | Ordering Code | Package Type | Operating Range | |-----------------|-------------------------------------|-----------------| | Lead-free | | | | CY23EP09SXC-1 | 16-pin 150-mil SOIC | Commercial | | CY23EP09SXC-1T | 16-pin 150-mil SOIC – Tape and Reel | Commercial | | CY23EP09SXI-1 | 16-pin 150-mil SOIC – | Industrial | | CY23EP09SXI-1T | 16-pin 150-mil SOIC – Tape and Reel | Industrial | | CY23EP09SXC-1H | 16-pin 150-mil SOIC | Commercial | | CY23EP09SXC-1HT | 16-pin 150-mil SOIC – Tape and Reel | Commercial | | CY23EP09SXI-1H | 16-pin 150-mil SOIC | Industrial | | CY23EP09SXI-1HT | 16-pin 150-mil SOIC – Tape and Reel | Industrial | | CY23EP09ZXC-1H | 16-pin 4.4-mm TSSOP | Commercial | | CY23EP09ZXC-1HT | 16-pin 4.4-mm TSSOP – Tape and Reel | Commercial | | CY23EP09ZXI-1H | 16-pin 4.4-mm TSSOP | Industrial | | CY23EP09ZXI-1HT | 16-pin 4.4-mm TSSOP – Tape and Reel | Industrial | ## **Package Drawing and Dimensions** #### 16-Lead (150-Mil) SOIC S16 #### Package Drawing and Dimensions (continued) #### 16-lead TSSOP 4.40 MM Body Z16.173 DIMENSIONS IN MM[INCHES] MIN. MAX. REFERENCE JEDEC MO-153 PACKAGE WEIGHT 0.05 gms | PART# | | | |-----------------------|----------------|--| | Z16.173 STANDARD PKG. | | | | ZZ16.173 | LEAD FREE PKG. | | All product and company names mentioned in this document may be the trademarks of their respective holders. # **Document History Page** | | Document Title: CY23EP09 2.5V or 3.3V, 10-220-MHz, Low Jitter, 9-Output Zero Delay Buffer<br>Document Number: 38-07760 | | | | | | |------|------------------------------------------------------------------------------------------------------------------------|------------|--------------------|-----------------------------------------------------------------------------------------------------|--|--| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | | | ** | 345446 | See ECN | RGL | New data sheet | | | | *A | 355777 | See ECN | RGL | Updated part to part skew to agree with latest char results | | | | *B | 401036 | See ECN | RGL | Added PLL-bypass jitter Added Phase-noise graph Added 2.5V Delay vs. Load graph Removed Preliminary | | |