

#### **Features and Benefits**

- Supply voltage, V<sub>BB</sub>, 36 V maximum
- Maximum DC current 3 A continuous, 6 A pulsed (1 kHz, duty cycle < 1%, pulse width < 10 μs)</li>
- $R_{DS(on)} = 300 \text{ m}\Omega \text{ maximum, at } T_J = 125^{\circ}C$
- Operation modes: forward, reverse, brake (high- or lowside freewheeling current circulation)
- Output disable pin (DI pin)
- Protections:
- <sup>o</sup> Overvoltage protection (OVP), 36 V minimum
- Overcurrent protection (OCP), 3 A typical
- <sup>o</sup> Overcurrent limitation (OCL), 6 A typical
- Externally adjustable delay timer to halt OCL
- Thermal shutdown protection (TSD), 151°C minimum
- Undervoltage lockout on V<sub>BB</sub> (UVLO), 4.2 V minimum
- Open load detection at startup
- Diagnosis output linked to OVP, OCP, TSD, UVLO, and open load detection, at startup and in operation

# Package: 16 pin HSOP with exposed thermal pad and tabs



Not to scale

#### Description

The SPF7302 is a fully protected, single chip full-bridge driver IC for DC brush motor applications. The various protection circuits integrated are: overvoltage protection (OVP); overcurrent protection (OCP) with latch, which is adapted to the DMOSFETs in each full bridge; undervoltage lockout (UVLO); open load detection; and overcurrent limitation.

The package is a thermally enhanced 16-pin HSOP power package with an exposed thermal pad on the bottom side of the package.

#### **Functional Block Diagram**



#### **Selection Guide**

| Part Number | Package                                         | Packing                      |
|-------------|-------------------------------------------------|------------------------------|
| SPF7302     | Thermally enhanced surface mount (HSOP), 16-pin | Minimum quantity 1400 pieces |

#### Absolute Maximum Ratings at T<sub>A</sub> = 25°C

| Characteristic                                       | Symbol             | Notes                                                                                              | Rating     | Unit |
|------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------|------------|------|
| Supply Voltage                                       | V <sub>BB</sub>    |                                                                                                    | -0.3 to 36 | V    |
| IN1, IN2, DI, and DLY Pin Input Voltage              | V <sub>x</sub>     |                                                                                                    | -0.3 to 6  | V    |
| Output Ourropt                                       | Ι <sub>Ο</sub>     |                                                                                                    | ±3         | A    |
| Output Current                                       | I <sub>Opeak</sub> | Continuous: 1 kHz, duty cycle <1%; pulse: < 10 µs                                                  | ±6         | А    |
| DIAG Pin Output Voltage                              | V <sub>DIAG</sub>  |                                                                                                    | -0.3 to 6  | V    |
| DIAG Pin Input Current                               | I <sub>DIAG</sub>  | DIAG pin sink current                                                                              | -2         | mA   |
| CP Pin Voltage                                       | V <sub>CP</sub>    |                                                                                                    | -0.3 to 36 | V    |
|                                                      | P <sub>D1</sub>    | With infinite heatsink                                                                             | 39         |      |
| Power Dissipation                                    | P <sub>D2</sub>    | Mounted on glass epoxy PCB, 50 mm×74 mm×1.6 mm;<br>0.5 oz copper (18 µm thick) exposed copper area | 4          | W    |
| Junction Temperature                                 | TJ                 |                                                                                                    | -40 to 150 | °C   |
| Operating Ambient Temperature T <sub>4</sub>         |                    |                                                                                                    | -40 to 105 | °C   |
| Storage Temperature                                  | T <sub>stg</sub>   |                                                                                                    | 40 to 150  | °C   |
| Thermal Resistance, Junction to Case $R_{\theta JC}$ |                    | Mounted on glass epoxy PCB, 50 mm × 74 mm × 1.6 mm;                                                | 3.2        | °C/W |
| Thermal Resistance, Junction to Ambient              | R <sub>θJA</sub>   | 0.5 oz copper (18 µm thick) exposed copper area                                                    | 31         | °C/W |

#### **Terminal List Table**

| Number | Name | Description                                    |
|--------|------|------------------------------------------------|
| 1      | LGND | Logic GND                                      |
| 2      | IN2  | Input pin 2                                    |
| 3      | IN1  | Input pin 1                                    |
| 4      | DI   | Disable pin                                    |
| 5      | VBB  | Supply input voltage                           |
| 6      | VBB  | Supply input voltage                           |
| 7      | OUT2 | Output 2                                       |
| 8      | PGND | Power GND                                      |
| 9      | PGND | Power GND                                      |
| 10     | OUT1 | Output 1                                       |
| 11     | VBB  | Supply input voltage                           |
| 12     | VBB  | Supply input voltage                           |
| 13     | CP   | Charge pump capacitor pin                      |
| 14     | DLY  | Overcurrent limitation delay setting input pin |
| 15     | DIAG | Diagnostics output pin                         |
| 16     | LGND | Logic GND                                      |

All performance characteristics given are typical values for circuit or system baseline design only and are at the nominal operating voltage and an ambient temperature,  $T_A$ , of 25°C, unless otherwise stated.





Pin-out Diagram



## Full Bridge DC Motor Driver

# **ELECTRICAL CHARACTERISTICS**<sup>1</sup> valid at $T_J = -30^{\circ}C$ to $125^{\circ}C$ , $V_{BB} = 14$ V, $V_{DI} = 5$ V, $C_{CP} = 47$ nF, $R_{DIAG} = 5.1$ k $\Omega$ , unless otherwise specified

| Characteristic                          | Symbol                 | Test Conditions                                                              | Min. | Тур. | Max. | Unit |
|-----------------------------------------|------------------------|------------------------------------------------------------------------------|------|------|------|------|
| Supply Voltage                          | V <sub>BB</sub>        |                                                                              | 6    | _    | 18   | V    |
|                                         | I <sub>leakHS</sub>    |                                                                              | _1   | -    | -    | mA   |
| OUTx Pin Leakage Current                | I <sub>leakLS</sub>    |                                                                              | _    | -    | 1    | mA   |
|                                         | R <sub>DS(ON_1H</sub>  | I <sub>OUT</sub> = 1 A                                                       | _    | -    | 300  | mΩ   |
|                                         | R <sub>DS(ON)_2H</sub> | I <sub>OUT</sub> = 3 A                                                       | _    | -    | 300  | mΩ   |
| DMOSFET On Resistance                   | R <sub>DS(ON)_1L</sub> |                                                                              | _    | -    | 300  | mΩ   |
|                                         | R <sub>DS(ON)_2L</sub> | I <sub>OUT</sub> = 3 A                                                       | _    | _    | 300  | mΩ   |
|                                         | V <sub>F_H1</sub>      | I <sub>OUT1</sub> = 1 A                                                      | _    | 1.0  | 2.0  | V    |
|                                         | V <sub>F_H2</sub>      | I <sub>OUT2</sub> = 1 A                                                      | _    | 1.0  | 2.0  | V    |
| DMOSFET Body Diode Forward Voltage      | V <sub>F_L1</sub>      | I <sub>OUT1</sub> = -1 A                                                     | _    | 1.0  | 2.0  | V    |
|                                         | V <sub>F_L2</sub>      | I <sub>OUT2</sub> = -1 A                                                     | _    | 1.0  | 2.0  | V    |
| Quiescent Current                       | I <sub>BB</sub>        |                                                                              | _    | 7    | _    | mA   |
|                                         | I <sub>OCL_H1</sub>    |                                                                              | 2.0  | 3.0  | 4.5  | A    |
|                                         | I <sub>OCL_H2</sub>    | $T_J = -40^{\circ}$ C to 150°C, $I_{OCL} < I_{OCP}$ ; guaranteed by          |      | 3.0  | 4.5  | А    |
| Overcurrent Limit (OCL)                 | I <sub>OCL_L1</sub>    | design                                                                       | 2.0  | 3.0  | 4.5  | A    |
|                                         | I <sub>OCL_L2</sub>    |                                                                              | 2.0  | 3.0  | 4.5  | А    |
|                                         | I <sub>OCP_H1</sub>    |                                                                              | 4.5  | 6.0  | 8.0  | A    |
|                                         | I <sub>OCP_H2</sub>    | $T_J = -40^{\circ}$ C to 150°C, $I_{OCL} < I_{OCP}$ ; guaranteed by          | 4.5  | 6.0  | 8.0  | А    |
| Overcurrent Protection (OCP)            | I <sub>OCP_L1</sub>    | design                                                                       | 4.5  | 6.0  | 8.0  | А    |
|                                         | I <sub>OCP_L2</sub>    |                                                                              | 4.5  | 6.0  | 8.0  | A    |
|                                         | V <sub>x_H</sub>       |                                                                              | 3.0  | _    | 5.3  | V    |
| IN1, IN2, DI, and DLY Pin Input Voltage | <br>V <sub>x_L</sub>   |                                                                              | -0.3 | _    | 1.5  | V    |
|                                         | I <sub>x_H</sub>       | V <sub>DLY</sub> = 5 V                                                       | _    | 100  | 200  | μA   |
| IN1, IN2, DI, and DLY Pin Input Current | I <sub>x_L</sub>       | V <sub>DLY</sub> = 0 V                                                       | -1   | _    | 1    | μA   |
|                                         | V <sub>DIAG_H</sub>    | $V_{CC} = 5 V$                                                               | 4.0  | _    | _    | V    |
| DIAG Pin Output Voltage                 | V <sub>DIAG_L</sub>    | I <sub>sink</sub> = 2 mA                                                     | _    | _    | 0.4  | V    |
|                                         | I <sub>DIAG H</sub>    | V <sub>CC</sub> = 5 V, DIAG pin source current                               | -250 | _    | _    | μA   |
| DIAG Pin Output Current                 | I <sub>DIAG_L</sub>    | $V_{CC}$ = 5 V, DIAG pin sink current, $V_{DIAG}$ = 2 V                      | _    | _    | 3    | mA   |
|                                         | t <sub>INx_ON</sub>    | Delay from $V_{INx} = 2 V \rightarrow V_{OUTx} \times 0.2$                   | _    | 7    | 15   | μs   |
| IN1 and IN2 Pin Input Propagation Time  | t <sub>INx_OFF</sub>   | Delay from $V_{INx}$ = 1.5 V $\rightarrow$ V <sub>OUTx</sub> × 0.8           | _    | 7    | 15   | μs   |
| Output Rise Time                        | t <sub>rx</sub>        | Delay from $V_{OUTx} = 20\% \rightarrow 80\%$ points,<br>at $I_{OUTx} = 1$ A | _    | 0.5  | 2    | μs   |
| Output Fall Time t <sub>fx</sub>        |                        | Delay from $V_{OUTx} = 20\% \rightarrow 80\%$ points, at $I_{OUTx} = 1$ A    | _    | 0.5  | 2    | μs   |

Continued on the next page ...





#### **ELECTRICAL CHARACTERISTICS**<sup>1</sup> (continued) valid at $T_J = -30^{\circ}$ C to 125°C, $V_{BB} = 14$ V, $V_{DI} = 5$ V, $C_{CP} = 47$ nF, R<sub>DIAG</sub> = 5.1 k $\Omega$ , unless otherwise specified

| Characteristic                                       | Symbol                | Test Conditions                                 | Min. | Тур. | Max. | Unit |
|------------------------------------------------------|-----------------------|-------------------------------------------------|------|------|------|------|
| DLY Pin Threshold Voltage                            | V <sub>DLY(th)</sub>  | Overcurrent limitation (OCL) activating voltage | 1.4  | 1.6  | 1.8  | V    |
| DLY Pin Sourcing Current <sup>2</sup>                | I <sub>DLY</sub>      |                                                 | 15   | 30   | 60   | μA   |
| UVLO Releasing Voltage                               | V <sub>UVLO_OFF</sub> |                                                 | -    | -    | 5.2  | V    |
| UVLO Activating Voltage                              | V <sub>UVLO_ON</sub>  |                                                 | 4.2  | -    | -    | V    |
| UVLO Hysteresis                                      | V <sub>UVLOhys</sub>  |                                                 | -    | 0.2  | -    | V    |
| OVP Protection Activating Voltage                    | V <sub>OVP_ON</sub>   |                                                 | 36   | -    | 42   | V    |
| OVP Protection Releasing Voltage                     | V <sub>OVP_OFF</sub>  |                                                 | 32   | -    | 38   | V    |
| OVP Hysteresis                                       | V <sub>OVPhys</sub>   |                                                 | -    | 5    | -    | V    |
| Thermal Shutdown Activating Temperature <sup>3</sup> | T <sub>TSD_ON</sub>   | Starts at 165°C typical; guaranteed by design   | 151  | 165  | -    | °C   |
| Thermal Shutdown Releasing Temperature <sup>3</sup>  | T <sub>TSD_OFF</sub>  | Guaranteed by design                            | 136  | 150  | _    | °C   |
| Thermal Shutdown Hysteresis <sup>3</sup>             | T <sub>TSDhys</sub>   | Guaranteed by design                            | -    | 15   | -    | °C   |

<sup>1</sup>The parameters at  $T_J = -40^{\circ}$ C to 150°C are specified by design. The actual production tests are done at 25°C and 125°C.

<sup>2</sup>The individual overcurrent limitation of each DMOSFET is masked during the delay period. Therefore, ensure proper thermal design for dissipating transient temperature increase caused by current during this period.

<sup>3</sup>TSD (thermal shutdown protection starts at 165°C typical, and it is specified by design.

#### Motor Control Truth Table<sup>1</sup>

| Reference | Status                                               |   | Input |     |      | Output |      |     | DMOSFET status |     |     |  |
|-----------|------------------------------------------------------|---|-------|-----|------|--------|------|-----|----------------|-----|-----|--|
| Number    |                                                      |   | IN1   | IN2 | OUT1 | OUT2   | DIAG | HS1 | LS1            | HS2 | LS2 |  |
| 1         | Forward rotation <sup>2</sup>                        | Н | Н     | L   | Н    | L      | Н    | ON  | OFF            | OFF | ON  |  |
| 2         | Reverse rotation <sup>2</sup>                        | Н | L     | Н   | L    | Н      | Н    | OFF | ON             | ON  | OFF |  |
| 3         | Low-side freewheeling                                | Н | L     | L   | L    | L      | Н    | OFF | ON             | OFF | ON  |  |
| 4         | High-side freewheeling                               | Н | Н     | Н   | Н    | Н      | Н    | ON  | OFF            | ON  | OFF |  |
| 5         | Output disabled                                      | L | Х     | Х   | Z    | Z      | Н    | OFF | OFF            | OFF | OFF |  |
| 6         | Overcurrent limitation (OCL) active (HS1)            | Н | Н     | Х   | Н    | Х      | Н    | ON  | OFF            | Х   | Х   |  |
| 7         | Overcurrent limitation (OCL) active (HS2)            | Н | Х     | Н   | X    | Н      | Н    | X   | Х              | ON  | OFF |  |
| 8         | Overcurrent limitation (OCL) active (LS1)            | Н | L     | Х   | L    | Х      | Н    | OFF | ON             | Х   | Х   |  |
| 9         | Overcurrent limitation (OCL) active (LS2)            | Н | Х     | L   | X    | L      | Н    | X   | Х              | OFF | ON  |  |
| 10        | Overcurrent protection with latch (OCP) active (HS1) | Н | Н     | Х   | Z    | Z      | L    | OFF | OFF            | OFF | OFF |  |
| 11        | Overcurrent protection with latch (OCP) active (HS2) | Н | Х     | Н   | Z    | Z      | L    | OFF | OFF            | OFF | OFF |  |
| 12        | Overcurrent protection with latch (OCP) active (LS1) | Н | L     | Х   | Z    | Z      | L    | OFF | OFF            | OFF | OFF |  |
| 13        | Overcurrent protection with latch (OCP) active (LS2) | Н | Х     | L   | Z    | Z      | L    | OFF | OFF            | OFF | OFF |  |
| 14        | Undervoltage lockout (UVLO) protection active        | Х | Х     | Х   | Z    | Z      | L    | OFF | OFF            | OFF | OFF |  |
| 15        | Overvoltage protection (OVP) active                  | Х | Х     | Х   | X    | Х      | L    | Х   | Х              | Х   | Х   |  |
| 16        | Open load detected at startup                        | L | Х     | Х   | X    | Х      | L    | OFF | OFF            | OFF | OFF |  |
| 17        | Open load detected in operation                      | Н | Х     | Х   | X    | Х      | L    | Х   | Х              | Х   | Х   |  |
| 18        | Thermal shutdown protection (TSD) active             | Х | Х     | Х   | Z    | Z      | L    | OFF | OFF            | OFF | OFF |  |

<sup>1</sup>X is "don't care," Z is high impedance.

2"Forward" and "reverse" only indicate opposite relative direction.





#### **Switching Operation Timing Charts**



Figure 1. Output Delay Time



Figure 2. Output Switching Time







Characteristic Performance

 $T_A = 25^{\circ}C$  unless otherwise specified





## Full Bridge DC Motor Driver







## Full Bridge DC Motor Driver













### Full Bridge DC Motor Driver

#### **Protection Function Operation**

#### **Current Limitation and Overcurrent Protection**

The overcurrent limit is adapted to each DMOSFET, and is activated when the drain current reaches 3 A typical. After that, it is followed by a 3  $\mu$ s typical off-time, and then it restarts automatically.

Overcurrent protection is activated when the drain current reaches 6 A typical within 3  $\mu$ s, as shown in figure 3. It shuts down the IC in a latch mode. Setting the DI pin to logic low level resets the internal logic circuit and releases the latch.

#### **DIAG Pin and Open Load Detection Behavior**

Open load detection does not operate until after the output voltage of OUT1 ( $V_{OUT1}$ ) reaches about  $V_{BB} - 2$  V. If an open load is detected, the DIAG signal goes high. The process of open load detection is shown in figure 4:

A. During this period, UVLO is activated and DIAG stays low.

B. If a filtering capacitor is used at the outputs, it causes a delay of open load detection. (Refer to figure 5 for the relationship of the delay versus the filtering capacitor value.)

C. The open load detection period starts functioning. Raising DI input above  $V_{DI_H}$ (threshold), that is, by activating the IC, clears the DIAG signal. Therefore, the open load condition must be checked before the time of that event.



Figure 3. Behavior of Current Limitation and Overcurrent Protection function



Figure 4. Open Load Detection



Figure 5. Delay to Open Load protection activation versus value of external capacitor on the output pins



Allegro MicroSystems, Inc. 115 Northeast Cutoff Worcester, Massachusetts 01615-0036 U.S.A. 1.508.853.5000; www.allegromicro.com



Open Load Detection Delay Time versus Output Filtering Capacitance  $$V_{\rm BB}$$  = 14 V

### Full Bridge DC Motor Driver

Open load detection during normal operation of the IC is done by checking the negative potential of the output.

Referring to figure 6, during normal operation, recirculation current causes the output to be below GND. The IC checks the output voltage during 2.5  $\mu$ s typical, just after the falling edge of the corresponding IN signal, and if it does not detect the negative potential, DIAG is asserted after the 2.5  $\mu$ s detection period. During the 2.5  $\mu$ s period, the DIAG pin is set to high because the internal circuit is reset during that period (see the arrows marked *A* in figure 6).

Open load detection operates differently during startup of the IC. The overcurrent limitation deactivated period occurs immediately after DI is asserted. Therefore, in order to repeat OCL deactivation, recycle DI.

During this period, overcurrent protection (OCP) is still active. (With regard to OCL delay, see also note 2 to the Electrical Characteristics table.)



Figure 6. Open load detection in normal operation



Figure 7. DLY pin effect at startup





#### **Application Information**





| C <sub>CP</sub>   | 48 nF  |
|-------------------|--------|
| C <sub>DLY</sub>  | 0.1 µF |
| R <sub>DIAG</sub> | 3.3 kΩ |



Figure 9. Recommended Solder Pad Layout, dimensions in mm





#### Full Bridge DC Motor Driver







Figure 12. Test PCB Land Pattern

Approximate power dissipation,  $P_D$ , in normal operation is calculated by equation 1, and the junction temperature,  $T_J$ , is estimated by equation 2 or 3. Figure 13 shows example data of  $\Delta T_J$  versus  $P_D$ . Note: a final thermal evaluation should be done under actual application conditions, taking into account actual PCB and load conditions.

$$\begin{split} P_D &\approx V_{BB} \times I_{BB1} + \ (V_{satH} + V_{satL}) \times I_{OM} \times D_{ON} \\ &+ (V_{satL(H)} + V_F) \times I_{OM} \times D_{OFF} \end{split} \tag{1}$$

where:

 $V_{BB}$  is the supply voltage (battery voltage),

 $I_{BB1}$  is the circuit current during operation,

 $V_{\text{satH}}\xspace$  is the high-side saturation voltage,

V<sub>satL</sub> is the low-side saturation voltage,



Figure 11. Thermal Resistance versus PCB Copper Area



Figure 13. Thermal Performance

 $V_{\rm F}$  is the freewheeling diode forward voltage,

 $I_{\text{OM}}$  is the motor current,

 $D_{ON}$  is the IN1 and IN2 duty cycle (proportion on), and  $D_{OFF}$  is the IN1 and IN2 proportion off ( $D_{ON} + D_{OFF} = 100\%$ ). To calculate T<sub>J</sub>:

$$T_{\rm J} = R_{\rm \theta JA} \times P_{\rm D} + T_{\rm A} \tag{2}$$

$$T_{J} = T_{P} + R_{\theta JC} (3.2^{\circ}C/W) \times P_{D}$$
(3)

where:

or

**Thermal Design** 

 $R_{\theta JA}$  can be obtained from figure 11, and  $T_P$  is the temperature at the exposed thermal pad of the device.





#### Package Outline Drawing, 16 Pin HSOP



Package: HSOP-16

Dimensions in millimeters

Branding codes (exact appearance at manufacturer discretion): 1st line, type: SPF7302 2nd line, lot: YMDD Where: Y is the last digit of the year of manufacture M is the month (1 to 9, O, N, D) DD is the date



Leadframe plating Pb-free. Device composition complies with the RoHS directive.





### Full Bridge DC Motor Driver



WARNING — These devices are designed to be operated at lethal voltages and energy levels. Circuit designs that embody these components must conform with applicable safety requirements. Precautions must be taken to prevent accidental contact with power-line potentials. Do not connect grounded test equipment.

The use of an isolation transformer is recommended during circuit development and breadboarding.

Because reliability can be affected adversely by improper storage environments and handling methods, please observe the following cautions.

#### **Cautions for Storage**

- Ensure that storage conditions comply with the standard temperature (5°C to 35°C) and the standard relative humidity (around 40 to 75%); avoid storage locations that experience extreme changes in temperature or humidity.
- Avoid locations where dust or harmful gases are present and avoid direct sunlight.
- Reinspect for rust on leads and solderability of products that have been stored for a long time.

#### **Cautions for Testing and Handling**

When tests are carried out during inspection testing and other standard test periods, protect the products from power surges from the testing device, shorts between adjacent products, and shorts to the heatsink.

#### Soldering

- When soldering the products, please be sure to minimize the working time, and any soldering iron should be kept at a distance from the body of the product.
- The number of reflow procedures is restricted to two only. Device reliability and appearance are guaranteed within the temperature profile below, after storage conditions of up to 168 hours at  $T_A = 85^{\circ}C$  and RH = 85%.



Duration (s)

Solder Reflow Profile

#### **Electrostatic Discharge**

- When handling the products, operator must be grounded. Grounded wrist straps worn should have at least 1 MΩ of resistance to ground to prevent shock hazard.
- Workbenches where the products are handled should be grounded and be provided with conductive table and floor mats.
- When using measuring equipment such as a curve tracer, the equipment should be grounded.
- When soldering the products, the head of soldering irons or the solder bath must be grounded in other to prevent leak voltages generated by them from being applied to the products.
- The products should always be stored and transported in our shipping containers or conductive containers, or be wrapped in aluminum foil.





The products described herein are manufactured in Japan by Sanken Electric Co., Ltd. for sale by Allegro MicroSystems, Inc.

Sanken and Allegro reserve the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Therefore, the user is cautioned to verify that the information in this publication is current before placing any order.

When using the products described herein, the applicability and suitability of such products for the intended purpose shall be reviewed at the users responsibility.

Although Sanken undertakes to enhance the quality and reliability of its products, the occurrence of failure and defect of semiconductor products at a certain rate is inevitable.

Users of Sanken products are requested to take, at their own risk, preventative measures including safety design of the equipment or systems against any possible injury, death, fires or damages to society due to device failure or malfunction.

Sanken products listed in this publication are designed and intended for use as components in general-purpose electronic equipment or apparatus (home appliances, office equipment, telecommunication equipment, measuring equipment, etc.). Their use in any application requiring radiation hardness assurance (e.g., aerospace equipment) is not supported.

When considering the use of Sanken products in applications where higher reliability is required (transportation equipment and its control systems or equipment, fire- or burglar-alarm systems, various safety devices, etc.), contact a company sales representative to discuss and obtain written confirmation of your specifications.

The use of Sanken products without the written consent of Sanken in applications where extremely high reliability is required (aerospace equipment, nuclear power-control stations, life-support systems, etc.) is strictly prohibited.

The information included herein is believed to be accurate and reliable. Application and operation examples described in this publication are given for reference only and Sanken and Allegro assume no responsibility for any infringement of industrial property rights, intellectual property rights, or any other rights of Sanken or Allegro or any third party that may result from its use.

Anti radioactive ray design is not considered for the products listed herein.

Copyright © 2006-2009 Allegro MicroSystems, Inc.



