### 1.8 V, Micropower, Zero-Drift, Rail-to-Rail Input/Output Op Amp

## FEATURES

## Very low supply current: $13 \mu \mathrm{~A}$ Low offset voltage: $\mathbf{1 5 \mu \mathrm { V } \text { maximum }}$

Offset voltage drift: $20 \mathrm{nV} /{ }^{\circ} \mathrm{C}$
Single-supply operation: 1.8 V to 5.5 V
High PSRR: 110 dB minimum
High CMRR: 110 dB minimum
Rail-to-rail input and output
Unity gain stable
Extended industrial temperature range

## APPLICATIONS

## Pressure and position sensors

Temperature measurements
Electronic scales
Medical instrumentation
Battery-powered equipment
Handheld test equipment

## GENERAL DESCRIPTION

The ADA4051-2 is a CMOS, micropower, zero-drift operational amplifier utilizing an innovative chopping technique. This amplifier features rail-to-rail input and output swing and extremely low offset voltage while operating from a 1.8 V to 5.5 V power supply. This amplifier also offers high PSRR and CMRR, while operating with a supply current of only $13 \mu \mathrm{~A}$ per amplifier. This combination of features makes the ADA4051-2 amplifier an ideal choice for battery-powered applications where high precision as well as low power consumption is important. The ADA4051-2 is specified for the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. The ADA4051-2 amplifier is available in the standard 8-pin MSOP.

## PIN CONFIGURATION



Figure 1. 8-Lead MSOP (RM-8)

The ADA4051-2 is a member of a growing series of zero-drift op amps offered by Analog Devices, Inc. Refer to Table 1 for a list of these devices.

Table 1. Op Amps

| Supple | Low Power, 5 V | $\mathbf{5 V}$ | 16 V |
| :--- | :--- | :--- | :--- |
| Single | AD8538 | AD8628 | AD8638 |
| Dual | AD8539 | AD8629 | AD8639 |
| Quad |  | AD8630 |  |

## Rev. 0

## ADA4051-2

## TABLE OF CONTENTS

Features .....  .1
Applications .....  1
Pin Configuration .....  1
General Description ..... 1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics-5 V Operation ..... 3
Electrical Characteristics-1.8 V Operation .....  4
Absolute Maximum Ratings .....  .5
Thermal Resistance ..... 5
Power Sequencing .....  5
ESD Caution .....  5
Typical Performance Characteristics .....  6
Theory of Operation ..... 15
Input Voltage Range ..... 16
Output Phase Reversal ..... 17
Outline Dimensions ..... 18
Ordering Guide ..... 18

## REVISION HISTORY

7/09—Revision 0: Initial Version

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS—5 V OPERATION

$\mathrm{V}_{\mathrm{SY}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{SY}} / 2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.


## ADA4051-2

## ELECTRICAL CHARACTERISTICS-1.8 V OPERATION

$\mathrm{V}_{\mathrm{SY}}=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{SY}} / 2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Offset Voltage | Vos | $0 \mathrm{~V} \leq \mathrm{V}_{\text {cm }} \leq 1.8 \mathrm{~V}$ |  | 2 | 15 | $\mu \mathrm{V}$ $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Offset Voltage Drift | $\Delta \mathrm{V}_{\text {os }} / \Delta \mathrm{T}$ | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  | 0.02 | 0.1 |  |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ |  |  | 5 | 50 | pA |
|  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  | 200 | pA |
| Input Offset Current | los |  |  | 10 | 100 | pA |
|  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 0 |  | 150 | pA |
| Input Voltage Range |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  | 1.8 | V |
| Common-Mode Rejection Ratio | CMRR | $0 \mathrm{~V} \leq \mathrm{V}_{\text {cM }} \leq 1.8 \mathrm{~V}$ | 105 | 125 |  | dB |
|  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 100 |  |  | dB |
| Large-Signal Voltage Gain | Avo | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$, $0.1 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {SY }}-0.1 \mathrm{~V}$ | 106 | 130 |  | dB |
|  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 100 |  |  | dB |
| Input Resistance | Rin |  |  | 8 |  | $\mathrm{M} \Omega$ |
| Input Capacitance, Differential Mode | CINDM |  |  | 2 |  | pF |
| Input Capacitance, Common Mode | CIICM |  |  | 5 |  | pF |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |
| Output Voltage High | Vor | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 1.7 |  |  | V |
|  |  |  | 1.796 | 1.799 |  | V |
|  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 1.79 |  |  | V |
| Output Voltage Low | VoL | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{CM}}$ |  | 3 | 20 | mV |
|  |  |  |  |  | 40 | mV |
|  |  | $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{cm}}$ |  | 1 | 3 | mV |
|  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  | 9 | mV |
| Short-Circuit Current | Isc | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {SY }}$ or GND |  | 13 |  | mA |
| Closed-Loop Output Impedance | Zout | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{G}=10$ |  | 1 |  | $\Omega$ |
| POWER SUPPLY |  |  |  |  |  |  |
| Power Supply Rejection Ratio | PSRR | $1.8 \mathrm{~V} \leq \mathrm{V}^{\text {SY }} \leq 5.5 \mathrm{~V}$ | 110 | 135 | 17 | dB |
|  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 106 |  |  | dB |
| Supply Current per Amplifier | $\mathrm{I}_{\text {SY }}$ |  |  | 13 |  | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & V_{\text {OUT }}=V_{\text {SVV }} / 2 \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ |  |  | 20 | $\mu \mathrm{A}$ |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |
| Slew Rate | $\mathrm{SR}^{+}$ | $\mathrm{RL}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{G}=1$ |  | 0.04 |  | $\mathrm{V} / \mathrm{\mu s}$ |
|  | $\mathrm{SR}^{-}$ | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{G}=1$ |  | 0.03 |  | V/ $/ \mathrm{s}$ |
| Settling Time | $\mathrm{t}_{5}$ | $\begin{aligned} & \text { To } 0.1 \%, V_{\mathbb{I N}}=1 \mathrm{Vp-p}, \\ & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \end{aligned}$ |  | 120 |  | $\mu \mathrm{s}$ |
| Gain Bandwidth Product | GBP | $C_{L}=100 \mathrm{pF}, \mathrm{G}=1$ |  | 115 |  | kHz |
| Phase Margin | $Ф_{\text {M }}$ | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{G}=1$ |  | 40 |  | Degrees |
| Channel Separation | CS | $\mathrm{V}_{\mathrm{I}}=1.7 \mathrm{~V}, \mathrm{f}=100 \mathrm{~Hz}$ |  | 140 |  | dB |
| NOISE PERFORMANCE |  |  |  |  |  |  |
| Voltage Noise | $\mathrm{e}_{\mathrm{n}} \mathrm{p}$-p | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |  | 1.96 |  | $\mu \mathrm{V}$ p-p |
| Voltage Noise Density | $\mathrm{e}_{\mathrm{n}}$ | $\mathrm{f}=1 \mathrm{kHz}$ |  | 95 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Current Noise Density | $\mathrm{i}_{n}$ | $\mathrm{f}=1 \mathrm{kHz}$ |  | 100 |  | $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ |

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 6 V |
| Input Voltage | $\pm \mathrm{V}_{\mathrm{SY}} \pm 0.3 \mathrm{~V}$ |
| Input Current $^{1}$ | $\pm 10 \mathrm{~mA}$ |
| Differential Input Voltage $^{2}$ | $\pm \mathrm{V}_{\mathrm{SY}}$ |
| Output Short-Circuit Duration to GND | Indefinite |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 60 sec ) | $300^{\circ} \mathrm{C}$ |

${ }^{1}$ The input pins have clamp diodes to the power supply pins. Limit input current to 10 mA or less whenever input signals exceed the power supply rail by 0.3 V .
${ }^{2}$ Inputs are protected against high differential voltages by internal series $1.33 \mathrm{k} \Omega$ resistors and back-to-back diode-connected N-MOSFETs (with a typical $\mathrm{V}_{\mathrm{T}}$ of 0.7 V for $\mathrm{V}_{\text {CM }}$ of 0 V ).

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified with the device soldered on a circuit board with its exposed paddle soldered to a pad (if applicable) on a 4 -layer JEDEC standard PC board with zero air flow, unless otherwise specified.

Table 5. Thermal Resistance

| Package Type | $\theta_{\mathrm{JA}}$ | $\boldsymbol{\theta}_{\mathrm{Jc}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 8-Lead MSOP (RM-8) | 186 | 52 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## POWER SEQUENCING

The op amp supplies must be established simultaneously with, or before, any input signals are applied. If this is not possible, the input current must be limited to 10 mA .

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 2. Input Offset Voltage Distribution


Figure 3. Input Offset Voltage Drift Distribution with Temperature


Figure 4. Input Offset Voltage vs. Input Common-Mode Voltage


Figure 5. Input Offset Voltage Distribution


Figure 6. Input Offset Voltage Drift Distribution with Temperature


Figure 7. Input Offset Voltage vs. Input Common-Mode Voltage
$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 8. Input Bias Current vs. Temperature


Figure 9. Input Bias Current vs. Common-Mode Voltage and Temperature


Figure 10. Output Voltage $\left(\mathrm{VOH}_{\mathrm{OH}}\right)$ to Supply Rail vs. Load Current and Temperature


Figure 11. Input Bias Current vs. Temperature


Figure 12. Input Bias Current vs. Common-Mode Voltage and Temperature


Figure 13. Output Voltage $\left(V_{O H}\right)$ to Supply Rail vs. Load Current and Temperature

## ADA4051-2

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 14. Output Voltage (VoL) to Supply Rail vs. Load Current and Temperature


Figure 15. Output Voltage (Vон) vs. Temperature


Figure 16. Output Voltage (VoL) vs. Temperature


Figure 17. Output Voltage (VoL) to Supply Rail vs. Load Current and Temperature


Figure 18. Output Voltage ( $V_{\mathrm{OH}}$ ) vs. Temperature


Figure 19. Output Voltage (Vol) vs. Temperature
$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 20. Total Supply Current vs. Supply Voltage and Temperature


Figure 21. Open-Loop Gain and Phase vs. Frequency


Figure 22. Closed-Loop Gain vs. Frequency


Figure 23. Total Supply Current vs. Temperature


Figure 24. Open-Loop Gain and Phase vs. Frequency


Figure 25. Closed-Loop Gain vs. Frequency

## ADA4051-2

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 26. Output Impedance vs. Frequency


Figure 27. CMRR vs. Frequency


Figure 28. PSRR vs. Frequency


Figure 29. Output Impedance vs. Frequency


Figure 30. CMRR vs. Frequency


Figure 31. PSRR vs. Frequency
$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 32. Small-Signal Overshoot vs. Load Capacitance


Figure 35. Small-Signal Overshoot vs. Load Capacitance


Figure 36. Large Signal Transient Response


Figure 37. Small Signal Transient Response

## ADA4051-2

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 38. Input Voltage Noise 0.1 Hz to 10 Hz


Figure 39. Voltage Noise Density vs. Frequency


Figure 40. Positive Overload Recovery


Figure 41. Input Voltage Noise 0.1 Hz to 10 Hz


Figure 42. Voltage Noise Density vs. Frequency


Figure 43. Positive Overload Recovery
$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 44. Negative Overload Recovery


Figure 45. Positive Settling Time to $0.1 \%$


Figure 46. Negative Settling Time to $0.1 \%$


Figure 47. Negative Overload Recovery


Figure 48. Positive Settling Time to $0.1 \%$


Figure 49. Negative Settling Time to $0.1 \%$

## ADA4051-2

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 50. Channel Separation vs. Frequency


Figure 51. Output Swing vs. Frequency


Figure 52. No Phase Reversal


Figure 53. Channel Separation vs. Frequency


Figure 54. Output Swing vs. Frequency


Figure 55. No Phase Reversal

## THEORY OF OPERATION

The ADA4051-2 micropower chopper operational amplifier features a novel patent-pending technique that suppresses offset-related ripple in a chopper amplifier. It nulls out the amplifier's initial offset in the dc domain that otherwise becomes a ripple at the overall output, instead of filtering the ripple in the ac domain.

Auto-zeroing and chopping are widely used for a high precision CMOS amplifier to achieve low offset, low offset drift, and no 1/f noise. Auto-zeroing and chopping both have pros and cons. Auto-zeroing gets more in-band noise due to aliasing introduced by sampling. Chopping has offset-related ripple, because it modulates the initial offset associated with the amplifier up to its chopping frequency.
To accomplish the best noise vs. power trade-off, the chopping technique is the right approach to design a low offset amplifier. It is preferable to suppress the offset-related ripple in a chopper amplifier in the amplifier itself, which otherwise must be eliminated by an extra off-chip post filter.
Figure 56 shows the block diagram design of the ADA4051-2 chopper amplifier, employing a local feedback loop called auto correction feedback (ACFB). The main signal path contains an input chopping switch network (CHOP1), a first transconductance amplifier (Gm1), an output chopping switch network (CHOP2), a second transconductance amplifier (Gm2), and a third transconductance amplifier (Gm3). CHOP1 and CHOP2 operate at 40 kHz of chopping frequency to modulate the initial offset and $1 / \mathrm{f}$ noise from Gm 1 up to the chopping frequency. A fourth transconductance amplifier (Gm4) in the ACFB senses the modulated ripple at the output of CHOP2, caused by the initial offset voltage of Gm1. Then, the ripple is demodulated down to a dc domain through a third chopping switch network (CHOP3), operating with the same chopping clock as CHOP1 and CHOP2. Finally, a null transconductance amplifier (Gm5) tries to null out any dc component at the output of Gm1, which would otherwise appear in the overall output as ripple.

A switched capacitor notch filter (NF) functions to selectively suppress the undesired offset-related ripple, without disturbing the desired input signal from the overall input. The desired input dc signal appears as a dc signal at CHOP2's output. Then, it is modulated up to the chopping frequency by CHOP3 and filtered out by the NF. Therefore, it does not create any feedback and does not disturb the desired input signal. The NF is synchronized with the chopping clock to perfectly filter out the modulated component. In the same manner, the offset of Gm5 is filtered out by the combination of CHOP3 and the NF, enabling accurate ripple sensing at the output of CHOP2.

In parallel with the high dc gain path, a feedforward transconductance amplifier (Gm6) is added to bypass the phase shift introduced by the ACFB at the chopping frequency. The Gm6 is designed to have the same transconductance as the Gm1 to avoid the pole-zero doublets. Such design avoids any instability introduced by the ACFB in the overall feedback loop.


Figure 56. ADA4051-2 Chopper Amplifier Block Diagram

## ADA4051-2

The voltage noise density is essentially flat from dc to the chopping frequency, whose level is just the thermal noise floor dominated by the Gml , without receiving any addition due to the ACFB. Although the ACFB suppresses the ripple related to the chopping, there is a remaining voltage ripple. To further suppress the remaining ripple down to a desired level, it is recommended to have a post filter at the output of the amplifier.

The remaining voltage ripple is composed of two ingredients. The first ripple's ingredient is due to the residual ripple associated with the initial offset of the Gm1. It is proportional to the magnitude of the initial offset and creates a spectrum at the chopping frequency ( $\mathrm{f}_{\text {CHOP }}$ ). When the amplifier is configured as a unity gain buffer, this ripple has a typical value of $4.9 \mu \mathrm{~V} \mathrm{rms}$ and a maximum of $34.7 \mu \mathrm{~V}$ rms. The second ripple's ingredient is due to the intermodulation between the high frequency input signal and the chopping frequency. It depends on the input frequency $\left(f_{\text {IN }}\right)$ and creates a spectrum at frequencies equal to the difference between the chopping frequency and the input frequency $\left(\mathrm{f}_{\text {CHор }}-\mathrm{f}_{\mathrm{IN}}\right)$ and at their summation $\left(\mathrm{f}_{\text {CHOP }}+\mathrm{f}_{\mathrm{IN}}\right)$. The magnitude of the ripple for different input frequencies is shown in Figure 57.


Figure 57. ADA4051-2 Modulated Output Ripple vs. Input Frequency

The design architecture of the ADA4051-2 specifically targets precision signal conditioning applications requiring accurate and stable performance from dc to 10 Hz bandwidth. In summary, the main features of the ADA4051-2 chopper amplifier are

- Considerable suppression of the offset-related ripple
- No affect on the desired input signal as long as its frequency is much lower than the chopping frequency shown in Figure 57
- Achievement of low offset similar to a conventional chopper amplifier
- No introduction of excess noise

The ADA4051-2 chopper amplifier provides rail-to-rail input range with 1.8 V to 5.5 V supply voltage range and $20 \mu \mathrm{~A}$ supply current consumption over the $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ extended industrial temperature range. The gain bandwidth is 125 kHz as a unity gain stable amplifier up to 100 pF load capacitance.

## INPUT VOLTAGE RANGE

The ADA4051-2 has internal ESD protection diodes. These diodes are connected between the inputs and each supply rail to protect the input MOSFETs against an electrical discharge event and are normally reversed-biased. This protection scheme allows voltages as high as approximately 0.3 V beyond the supplies $\left( \pm \mathrm{V}_{\text {SY }} \pm 0.3 \mathrm{~V}\right)$ to be applied at the input of either terminal without causing permanent damage.
If either input exceeds either supply rail by more than 0.3 V , these ESD diodes become forward-biased and large amounts of current begin to flow through them. Without current limiting, this excessive current causes permanent damage to the device. If the inputs are expected to be subject to overvoltage conditions, install a resistor in series with each input to limit the input current to 10 mA maximum.

The ADA4051-2 also has internal circuitry that protects the input stage from high differential voltages. This circuitry is composed of internal $1.33 \mathrm{k} \Omega$ resistors in series with each input and back-to-back diode-connected N -MOSFETs (with a typical $\mathrm{V}_{\mathrm{T}}$ of 0.7 V for $\mathrm{V}_{\mathrm{CM}}$ of 0 V ) after these series resistors. Under normal negative feedback operating conditions, the ADA4051-2 amplifier corrects its output to ensure the two inputs are at the same voltage. However, if the device is configured as a comparator or is under some unusual operating condition, the input voltages may be forced to different potentials, which may cause excessive current to flow through the internal diode-connected N MOSFETs.

Although the ADA4051-2 is a rail-to-rail input amplifier, take care to ensure that the potential difference between the inputs does not exceed $\pm \mathrm{V}_{\text {SY }}$ to avert permanent damage to the device.

## ADA4051-2

## OUTPUT PHASE REVERSAL

Output phase reversal occurs in some amplifiers when the input common-mode voltage range is exceeded. As a common-mode voltage moves outside the common-mode range, the outputs of these amplifiers can suddenly jump in the opposite direction to the supply rail. This usually occurs when one of the internal stages of the amplifier no longer has sufficient bias voltage across it and subsequently turns off.

The ADA4051-2 amplifier has been carefully designed to prevent any output phase reversal, provided both inputs are maintained approximately within 0.3 V above and below the supply voltages ( $\pm \mathrm{V}_{\mathrm{SY}} \pm 0.3 \mathrm{~V}$ ). If one or both inputs exceed the input voltage range but remain within the $\pm \mathrm{V}_{\mathrm{SY}} \pm 0.3 \mathrm{~V}$ range, an internal loop opens and the output remains in saturation mode, without phase reversal, until the input voltage is brought back to within the input voltage range limits as is shown in Figure 52 and Figure 55.

## ADA4051-2

## OUTLINE DIMENSIONS



Figure 58. 8-Lead Mini Small Outline Package [MSOP] ( $R M-8$ )
Dimensions shown in millimeters

## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| ADA4051-2ARMZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead MSOP | RM-8 | A2M |
| ADA4051-2ARMZ-R7 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead MSOP | RM-8 | A2M |
| ADA4051-2ARMZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead MSOP | RM-8 | A2M |

${ }^{1} Z=$ RoHS Compliant Part.
ADA4051-2

NOTES

## ADA4051-2

## NOTES

