# **GTL2005**

# Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator

Rev. 07 — 3 February 2009

**Product data sheet** 

### 1. General description

The GTL2005 is a quad translating transceiver designed for 3.3 V system interface with a GTL/GTL+ bus.

The direction pin (DIR) allows the part to function as either a GTL-to-TTL sampling receiver or as a TTL-to-GTL interface.

The GTL2005 LVTTL interface is tolerant up to 5.5 V allowing direct access to TTL or 5 V CMOS outputs.

The GTL2005  $V_{ref}$  linearity degrades below 0.8 V (see Section 10.1). If the application allows, use the GTL2014, otherwise more closely review noise margins.



### 2. Features

- Operates as a quad GTL/GTL+ sampling receiver or as a LVTTL/TTL to GTL/GTL+ driver
- Quad bidirectional bus interface
- 3.0 V to 3.6 V operation with 5 V tolerant LVTTL I/O
- Live insertion/extraction permitted
- Latch-up protection exceeds 500 mA per JESD78
- ESD protection exceeds 2000 V HBM per JESD22-A114, 150 V MM per JESD22-A115, and 1000 V CDM per JESD22-CC101
- Package offered: TSSOP14



**GTL2005 NXP Semiconductors** 

#### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator

### **Quick reference data**

Table 1. Quick reference data

 $V_{CC} = 3.3 \ V \pm 0.3 \ V$ 

| . 00                  |                             |                                                          |     |        |     |      |
|-----------------------|-----------------------------|----------------------------------------------------------|-----|--------|-----|------|
| Symbol                | Parameter                   | Conditions                                               | Min | Typ[1] | Max | Unit |
| Ci                    | input capacitance           | control inputs;<br>$V_1 = 3.0 \text{ V or } 0 \text{ V}$ | -   | 2.3    | 3.5 | pF   |
| C <sub>io</sub>       | input/output capacitance    | A port;<br>$V_O = V_{TT}$ or 0 V                         | -   | 3.4    | 5.0 | pF   |
|                       |                             | B port;<br>V <sub>O</sub> = 3.0 V or 0 V                 | -   | 6.0    | 7.0 | pF   |
| GTL; V <sub>ref</sub> | = 0.8 V                     |                                                          |     |        |     |      |
| t <sub>PLH</sub>      | propagation delay, Bn to An | see Figure 7                                             | -   | 2.1    | 2.3 | ns   |
| t <sub>PHL</sub>      |                             |                                                          | -   | 1.9    | 2.6 | ns   |
| t <sub>PLH</sub>      | propagation delay, An to Bn | see Figure 8                                             | -   | 4.1    | 5.9 | ns   |
| t <sub>PHL</sub>      |                             |                                                          | -   | 4.4    | 5.9 | ns   |
|                       |                             |                                                          |     |        |     |      |

<sup>[1]</sup> All typical values are measured at  $V_{CC}$  = 3.3 V and  $T_{amb}$  = 25 °C.

# **Ordering information**

Table 2. Ordering information  $T_{amb} = -40 \,^{\circ}C \text{ to } +85 \,^{\circ}C$ 

| Type number | Topside | Package |                                                                           |          |  |  |  |  |  |
|-------------|---------|---------|---------------------------------------------------------------------------|----------|--|--|--|--|--|
|             | mark    | Name    | Description                                                               | Version  |  |  |  |  |  |
| GTL2005PW   | GTL2005 | TSSOP14 | plastic thin shrink small outline package;<br>14 leads; body width 4.4 mm | SOT402-1 |  |  |  |  |  |

### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator

# 5. Functional diagram



# **Pinning information**

6.

### 6.1 Pinning



GTL2005\_7 © NXP B.V. 2009. All rights reserved.

### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator

### 6.2 Pin description

Table 3. Pin description

| Symbol          | Pin      | Description                       |  |  |  |  |  |
|-----------------|----------|-----------------------------------|--|--|--|--|--|
| DIR             | 1        | direction control input           |  |  |  |  |  |
| A0              | 2        | data inputs/outputs (A side, GTL) |  |  |  |  |  |
| A1              | 3        |                                   |  |  |  |  |  |
| A2              | 5        |                                   |  |  |  |  |  |
| A3              | 6        |                                   |  |  |  |  |  |
| B0              | 13       | data inputs/outputs (B side, TTL) |  |  |  |  |  |
| B1              | 12       |                                   |  |  |  |  |  |
| B2              | 10       |                                   |  |  |  |  |  |
| B3              | 9        |                                   |  |  |  |  |  |
| VREF            | 4        | GTL reference voltage             |  |  |  |  |  |
| GND             | 7, 8, 11 | ground (0 V)                      |  |  |  |  |  |
| V <sub>CC</sub> | 14       | positive supply voltage           |  |  |  |  |  |

# 7. Functional description

Refer to Figure 2 "Logic diagram of GTL2005".

### 7.1 Function table

Table 4. Function table

 $H = HIGH \ voltage \ level; \ L = LOW \ voltage \ level.$ 

| Input | Input/output    |         |  |  |  |  |
|-------|-----------------|---------|--|--|--|--|
| DIR   | B (TTL) A (GTL) |         |  |  |  |  |
| Н     | inputs          | Bn = An |  |  |  |  |
| L     | An = Bn         | inputs  |  |  |  |  |

#### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator

### 8. Limiting values

Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1] Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                                 | Conditions                             | Min                  | Max  | Unit |
|------------------|-------------------------------------------|----------------------------------------|----------------------|------|------|
| $V_{CC}$         | DC supply voltage                         |                                        | -0.5                 | +4.6 | V    |
| I <sub>IK</sub>  | DC input diode current                    | V <sub>I</sub> < 0 V                   | -                    | -50  | mA   |
| VI               | DC input voltage                          | A port                                 | -0.5 <sup>[2]</sup>  | +7.0 | V    |
|                  |                                           | B port                                 | -0.5 <sup>[2]</sup>  | +4.6 | V    |
| I <sub>OK</sub>  | DC output diode current                   | V <sub>O</sub> < 0 V                   | -                    | -50  | mA   |
| V <sub>O</sub>   | DC output voltage                         | output in OFF or<br>HIGH state; A port | -0.5 <u>[2]</u>      | +7.0 | V    |
|                  |                                           | output in OFF or HIGH state; B port    | -0.5 <sup>[2]</sup>  | +4.6 | V    |
| I <sub>OL</sub>  | current into any output in                | B port                                 | -                    | 128  | mA   |
|                  | the LOW state                             | A port                                 | -                    | 80   | mA   |
| I <sub>OH</sub>  | current into any output in the HIGH state | B port                                 | -                    | -64  | mA   |
| T <sub>stg</sub> | storage temperature range                 |                                        | [ <del>3</del> ] -60 | +150 | °C   |
|                  |                                           |                                        |                      |      |      |

<sup>[1]</sup> Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under <a href="Section 9"Recommended operating conditions">Section 9 "Recommended operating conditions"</a> is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>[2]</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

<sup>[3]</sup> The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

#### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator

# 9. Recommended operating conditions

Table 6. Operating conditions [1]

| Table 6.         | Operating conditions in   | _                     |      |                   |      |      |
|------------------|---------------------------|-----------------------|------|-------------------|------|------|
| Symbol           | Parameter                 | Conditions            | Min  | Тур               | Max  | Unit |
| $V_{CC}$         | supply voltage            |                       | 3.0  | 3.3               | 3.6  | V    |
| $V_{TT}$         | termination voltage       | GTL-                  | 0.85 | 0.9               | 0.95 | V    |
|                  |                           | GTL                   | 1.14 | 1.2               | 1.26 | V    |
|                  |                           | GTL+                  | 1.35 | 1.5               | 1.65 | V    |
| $V_{ref}$        | reference voltage         | overall [2]           | 0.5  | $^{2}/_{3}V_{TT}$ | 1.8  | V    |
|                  |                           | GTL-                  | 0.5  | 0.6               | 0.63 | V    |
|                  |                           | GTL                   | 0.76 | 0.8               | 0.84 | V    |
|                  |                           | GTL+                  | 0.87 | 1.0               | 1.10 | V    |
| VI               | input voltage             | A port                | 0    | $V_{TT}$          | 3.6  | V    |
|                  |                           | except A port         | 0    | 3.3               | 5.5  | V    |
| $V_{IH}$         | HIGH-level input voltage  | A port                | [3]  | -                 | -    | V    |
|                  |                           | except A port         | 2    | -                 | -    | V    |
| $V_{IL}$         | LOW-level input voltage   | A port                | -    | -                 | [3]  | V    |
|                  |                           | except A port         | -    | -                 | 0.8  | V    |
| I <sub>OH</sub>  | HIGH-level output current | B port                | -    | -                 | -12  | mA   |
| I <sub>OL</sub>  | LOW-level output current  | A port                | -    | -                 | 40   | mA   |
|                  |                           | B port                | -    | -                 | 12   | mA   |
| T <sub>amb</sub> | ambient temperature       | operating in free-air | -40  | -                 | +85  | °C   |

<sup>[1]</sup> Unused inputs must be held HIGH or LOW to prevent them from floating.

<sup>[2]</sup>  $V_{ref}$  is normally  $\frac{2}{3}V_{TT}$ , but based upon application and noise margin requirements can be set anywhere within this range and does not need to follow GTL-/GTL/GTL+ specification.

<sup>[3]</sup> Nominally  $\pm 50$  mV around V<sub>ref</sub>. See Figure 4, Figure 5, and Figure 6 for actual performance versus V<sub>ref</sub>, V<sub>CC</sub>, and temperature.

#### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator

### 10. Static characteristics

Table 7. Static characteristics

Recommended operating conditions; voltages are referenced to GND (ground = 0 V);  $T_{amb} = -40 \, ^{\circ}C$  to +85  $^{\circ}C$ .

|                      | , ,                                                | , , ,                                                                                     |          |                      |       | ~      |      |      |
|----------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------|----------|----------------------|-------|--------|------|------|
| Symbol               | Parameter                                          | Conditions                                                                                |          | Min                  |       | Typ[1] | Max  | Unit |
| $V_{OH}$             | HIGH-level output voltage                          | B port; $V_{CC} = 3.0 \text{ V}$ to 3.6 V; $I_{OH} = -100 \mu\text{A}$                    | [        | 2] V <sub>CC</sub> - | - 0.2 | -      | -    | V    |
|                      |                                                    | B port; $V_{CC} = 3.0 \text{ V}$ ; $I_{OH} = -12 \text{ mA}$                              | [3       | 2.0                  |       | -      | -    | V    |
| $V_{OL}$             | LOW-level output                                   | A port; $V_{CC} = 3.0 \text{ V}$ ; $I_{OL} = 40 \text{ mA}$                               | <u>[</u> | 2] -                 |       | -      | 0.4  | V    |
|                      | voltage                                            | B port; $V_{CC} = 3.0 \text{ V}$ ; $I_{OL} = 4 \text{ mA}$                                | [        | 2] -                 |       | -      | 0.4  | V    |
|                      |                                                    | B port; $V_{CC} = 3.0 \text{ V}$ ; $I_{OL} = 8 \text{ mA}$                                | [        | 2] -                 |       | -      | 0.55 | V    |
|                      |                                                    | B port; $V_{CC} = 3.0 \text{ V}$ ; $I_{OL} = 12 \text{ mA}$                               | [        | 2] -                 |       | -      | 8.0  | V    |
| II                   | input current                                      | control inputs; $V_{CC} = 3.6 \text{ V}$ ; $V_{I} = V_{CC} \text{ or GND}$                |          | -                    |       | -      | ±1   | μΑ   |
|                      |                                                    | A port; $V_{CC} = 3.6 \text{ V}$ ; $V_I = V_{TT} \text{ or GND}$                          |          | -                    |       | -      | ±1   | μΑ   |
|                      |                                                    | B port; $V_{CC} = 0 \text{ V or } 3.6 \text{ V};$ $V_{I} = 5.5 \text{ V}$                 |          | -                    |       | -      | 10   | μΑ   |
|                      |                                                    | B port; $V_{CC} = 3.6 \text{ V}$ ; $V_I = V_{CC}$                                         |          | -                    |       | -      | ±1   | μΑ   |
|                      |                                                    | B port; $V_{CC} = 3.6 \text{ V}; V_{I} = 0 \text{ V}$                                     |          | -                    |       | -      | -5   | μΑ   |
| I <sub>OFF</sub>     | output OFF current                                 | A port; $V_{CC} = 0 \text{ V}$ ;<br>$V_I \text{ or } V_O = 0 \text{ V to } 4.5 \text{ V}$ |          | -                    |       | -      | ±100 | μΑ   |
| I <sub>EX</sub>      | high contention over<br>voltage leakage<br>current | B port; $V_{CC} = 3.0 \text{ V}$ ; $V_{O} = 5.5 \text{ V}$                                |          | -                    |       | 50     | 125  | μΑ   |
| I <sub>CC</sub>      | supply current                                     | A or B port; $V_{CC} = 3.6 \text{ V}$ ;<br>$V_I = V_{CC}$ or GND; $I_O = 0 \text{ mA}$    |          | -                    |       | -      | 3    | mA   |
| ΔI <sub>CC</sub> [3] | additional supply current per input                | B port or control inputs;<br>$V_{CC} = 3.6 \text{ V}; V_I = V_{CC} - 0.6 \text{ V}$       |          | -                    |       | -      | 500  | μΑ   |
| C <sub>i</sub>       | input capacitance                                  | control inputs; $V_I = 3.0 \text{ V or } 0 \text{ V}$                                     |          | -                    |       | 2.3    | 3.5  | pF   |
| C <sub>io</sub>      | input/output                                       | A port; $V_O = V_{TT}$ or 0 V                                                             |          | -                    |       | 3.4    | 5.0  | pF   |
|                      | capacitance                                        | B port; $V_0 = 3.0 \text{ V or } 0 \text{ V}$                                             |          | -                    |       | 6.0    | 7.0  | pF   |
|                      |                                                    |                                                                                           |          |                      |       |        |      |      |

<sup>[1]</sup> All typical values are measured at  $V_{CC}$  = 3.3 V and  $T_{amb}$  = 25 °C.

<sup>[2]</sup> The input and output voltage ratings my be exceeded if the input and output current ratings are observed.

<sup>[3]</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than  $V_{CC}$  or GND.

### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator

### 10.1 Performance curves









c.  $V_{CC} = 3.6 \text{ V}$ 

Fig 4. GTL  $V_{TH+}$  and  $V_{TH-}$  versus  $V_{ref}$ ;  $T_{amb} = -40$  °C

### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator



c.  $V_{CC} = 3.6 \text{ V}$ 

Fig 5. GTL  $V_{TH+}$  and  $V_{TH-}$  versus  $V_{ref}$ ;  $T_{amb}$  = +25 °C

600

400

0.5

0.6

0.7

0.8

0.9 1.0 V<sub>ref</sub> (V)

#### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator





a.  $V_{CC} = 3.0 \text{ V}$ 





c.  $V_{CC} = 3.6 \text{ V}$ 

Fig 6. GTL  $V_{TH+}$  and  $V_{TH-}$  versus  $V_{ref}$ ;  $T_{amb}$  = +85 °C

#### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator

# 11. Dynamic characteristics

Table 8. Dynamic characteristics

 $V_{CC} = 3.3 \ V \pm 0.3 \ V$ 

| Symbol                  | Parameter                   | Conditions   | Min | Typ[1] | Max | Unit |
|-------------------------|-----------------------------|--------------|-----|--------|-----|------|
| GTL-; V <sub>ref</sub>  | = 0.6 V                     |              |     |        |     |      |
| t <sub>PLH</sub>        | propagation delay, Bn to An | see Figure 7 | -   | 2.1    | 2.3 | ns   |
| t <sub>PHL</sub>        |                             |              | -   | 1.9    | 2.6 | ns   |
| t <sub>PLH</sub>        | propagation delay, An to Bn | see Figure 8 | -   | 4.1    | 5.9 | ns   |
| t <sub>PHL</sub>        |                             |              | -   | 4.4    | 5.9 | ns   |
| GTL; V <sub>ref</sub> = | = 0.8 V                     |              |     |        |     |      |
| t <sub>PLH</sub>        | propagation delay, Bn to An | see Figure 7 | -   | 2.1    | 2.3 | ns   |
| t <sub>PHL</sub>        |                             |              | -   | 1.9    | 2.6 | ns   |
| t <sub>PLH</sub>        | propagation delay, An to Bn | see Figure 8 | -   | 4.1    | 5.9 | ns   |
| t <sub>PHL</sub>        |                             |              | -   | 4.4    | 5.9 | ns   |
| GTL+; V <sub>ref</sub>  | = 1.0 V                     |              |     |        |     |      |
| t <sub>PLH</sub>        | propagation delay, Bn to An | see Figure 7 | -   | 2.1    | 2.3 | ns   |
| t <sub>PHL</sub>        |                             |              | -   | 1.9    | 2.6 | ns   |
| t <sub>PLH</sub>        | propagation delay, An to Bn | see Figure 8 | -   | 4.2    | 5.7 | ns   |
| t <sub>PHL</sub>        |                             |              | -   | 3.8    | 5.4 | ns   |
|                         |                             |              |     |        |     |      |

<sup>[1]</sup> All typical values are at  $V_{CC}$  = 3.3 V and  $T_{amb}$  = 25 °C.

### 11.1 Waveforms

 $V_M$  = 1.5 V at  $V_{CC}$   $\geq$  3.0 V;  $V_M$  =  $V_{CC}/2$  at  $V_{CC}$   $\leq$  2.7 V for B ports and control pins;  $V_M$  =  $V_{ref}$  for A ports.



#### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator



### 12. Test information





R<sub>L</sub> — Load resistor

C<sub>L</sub> — Load capacitance; includes jig and probe capacitance

 $R_T$  — Termination resistance; should be equal to  $Z_o$  of pulse generators.

#### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator

## 13. Package outline

TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm

SOT402-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.72<br>0.38     | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | ENCES | EUROPEAN | ISSUE DATE |                                 |  |
|----------|-----|--------|-------|----------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC  | JEITA |          | PROJECTION | ISSUE DATE                      |  |
| SOT402-1 |     | MO-153 |       |          |            | <del>99-12-27</del><br>03-02-18 |  |
|          |     |        |       |          |            |                                 |  |

Fig 11. Package outline SOT402-1 (TSSOP14)

TL2005\_7 © NXP B.V. 2009. All rights reserved.

#### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator

### 14. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 14.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 14.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 14.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

#### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator

### 14.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 12</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 9 and 10

Table 9. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |     |  |  |  |  |  |
|------------------------|---------------------------------|-----|--|--|--|--|--|
|                        | Volume (mm³)                    |     |  |  |  |  |  |
|                        | < 350 ≥ 350                     |     |  |  |  |  |  |
| < 2.5                  | 235                             | 220 |  |  |  |  |  |
| ≥ 2.5                  | 220 220                         |     |  |  |  |  |  |

Table 10. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C)  Volume (mm³) |             |        |  |  |  |  |  |
|------------------------|-----------------------------------------------|-------------|--------|--|--|--|--|--|
|                        |                                               |             |        |  |  |  |  |  |
|                        | < 350                                         | 350 to 2000 | > 2000 |  |  |  |  |  |
| < 1.6                  | 260                                           | 260         | 260    |  |  |  |  |  |
| 1.6 to 2.5             | 260                                           | 250         | 245    |  |  |  |  |  |
| > 2.5                  | 250 245 245                                   |             |        |  |  |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 12.

#### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

### 15. Abbreviations

Table 11. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CDM     | Charged-Device Model                    |
| CMOS    | Complementary Metal-Oxide Semiconductor |
| DUT     | Device Under Test                       |
| ESD     | ElectroStatic Discharge                 |
| GTL     | Gunning Transceiver Logic               |
| HBM     | Human Body Model                        |
| I/O     | Input/Output                            |
| LVTTL   | Low Voltage Transistor-Transistor Logic |
| MM      | Machine Model                           |
| TTL     | Transistor-Transistor Logic             |

### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator

# 16. Revision history

### Table 12. Revision history

| Document ID                   | Release date                                                                                                                                                            | Data sheet status  | Change notice  | Supersedes |  |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------|------------|--|
| GTL2005_7                     | 20090203                                                                                                                                                                | Product data sheet | -              | GTL2005_6  |  |
| Modifications:                | <ul> <li><u>Figure 2 "Logic diagram of GTL2005"</u> modified: symbol for AND gate replaced and its direction reversed</li> <li>updated soldering information</li> </ul> |                    |                |            |  |
| GTL2005_6                     | 20070906                                                                                                                                                                | Product data sheet | -              | GTL2005_5  |  |
| GTL2005_5<br>(9397 750 14285) | 20050406                                                                                                                                                                | Product data sheet | -              | GTL2005_4  |  |
| GTL2005_4<br>(9397 750 13104) | 20040510                                                                                                                                                                | Product data       | -              | GTL2005_3  |  |
| GTL2005_3<br>(9397 750 07222) | 20000619                                                                                                                                                                | Product data       | 853-2171 23901 | GTL2005_2  |  |
| GTL2005_2<br>(9397 750 06695) | 19990917                                                                                                                                                                | Product data       | 853-2171 22353 | GTL2005_1  |  |
| GTL2005_1<br>(9397 750 06497) | 19990917                                                                                                                                                                | Product data       |                | -          |  |
|                               |                                                                                                                                                                         |                    |                |            |  |

#### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator

### 17. Legal information

### 17.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 17.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### 17.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 18. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

**GTL2005 NXP Semiconductors** 

#### Quad GTL/GTL+ to LVTTL/TTL bidirectional non-latched translator

### 19. Contents

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features                           |
| 3    | Quick reference data 2             |
| 4    | Ordering information 2             |
| 5    | Functional diagram 3               |
| 6    | Pinning information 3              |
| 6.1  | Pinning                            |
| 6.2  | Pin description 4                  |
| 7    | Functional description 4           |
| 7.1  | Function table 4                   |
| 8    | Limiting values 5                  |
| 9    | Recommended operating conditions 6 |
| 10   | Static characteristics 7           |
| 10.1 | Performance curves 8               |
| 11   | Dynamic characteristics            |
| 11.1 | Waveforms                          |
| 12   | Test information                   |
| 13   | Package outline                    |
| 14   | Soldering of SMD packages 14       |
| 14.1 | Introduction to soldering          |
| 14.2 | Wave and reflow soldering 14       |
| 14.3 | Wave soldering                     |
| 14.4 | Reflow soldering                   |
| 15   | Abbreviations                      |
| 16   | Revision history                   |
| 17   | Legal information 18               |
| 17.1 | Data sheet status                  |
| 17.2 | Definitions                        |
| 17.3 | Disclaimers                        |
| 17.4 | Trademarks                         |
| 18   | Contact information                |
| 19   | Contents                           |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.



© NXP B.V. 2009.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 3 February 2009 Document identifier: GTL2005\_7