## **General Description** The MAXQ7666 smart systems-on-a-chip (SoC) is a data-acquisition system based on a microcontroller (µC). As a member of the MAXQ® family of 16-bit reduced instruction set computing (RISC) µCs, the MAXQ7666 is ideal for low-cost, low-power, embedded applications such as automotive, industrial controls, and building automation. The flexible, modular architecture design used in this µC allows targeted product development for specific applications with minimal effort. The MAXQ7666 incorporates a high-performance 16-bit RISC core, a 12-bit 500ksps SAR ADC with a programmable-gain amplifier (PGA), a 12-bit DAC with a buffered voltage output, and a full CAN 2.0B controller, supporting transfer rates up to 1Mbps. The device includes an internal crystal oscillator that drives an external crystal of 8MHz for the system clock. An internal 7.6MHz RC oscillator provides an alternate system clock. The MAXQ7666 includes an internal temperature sensor to measure die temperature and an external temperature-sensor driver. The analog functions and digital I/O operate from a +5V supply, while the internal digital core operates from a +3.3V supply. An internal linear regulator can provide +3.3V to the digital supply if an external +3.3V supply is not available. The MAXQ7666 also includes two powersupply supervisors and a JTAG interface for in-system programming and debugging. The device includes 16KB (8K x 16) of program flash memory, up to 512 bytes (256 x 16) of data flash, and 512 bytes (256 x 16) of RAM. The MAXQ7666 is available in a 48-pin TQFN (7mm x 7mm) package and is specified to operate from -40°C to +125°C. ## **Applications** **Automotive Steering Sensors** CAN- and LIN-Based Automotive Sensors Industrial Control #### **Features** #### High-Performance, Low-Power, 16-Bit RISC Core 8MHz Operation, Approaching 1MIPS per MHz Low Power (< 3mA/MIPS, DVDD = +3.3V) 16-Bit Instruction Word, 16-Bit Data Bus 33 Instructions (Most Require Only One Clock Cycle) 16-Level Hardware Stack Three Independent Data Pointers with Automatic Increment/Decrement MAXQ is a registered trademark of Maxim Integrated Products, Inc. DeviceNet is a trademark of Open DeviceNet Vendor Association, Inc. #### ♦ Program and Data Memory 16KB (8K x 16) Program Flash Up to 512 Bytes (256 x 16) Data Flash 512 Bytes (256 x 16) RAM #### **♦ Smart Analog Peripherals** Low-Power, Eight Differential-Channel, 12-Bit, 500ksps ADC PGA, Software-Selectable Gain: 1V/V, 2V/V, 4V/V, 8V/V, 16V/V, 32V/V 12-Bit DAC with Buffered Voltage Output External References for ADC and DAC Internal (Die) and External Diode Temperature Sensing ### ♦ Timer/Digital I/O Peripherals Full CAN 2.0B Controller 15 Message Centers (256-Byte Dual Port Memory) Programmable Bit Rates from 10kbps to 1Mbps Standard 11-Bit or Extended 29-Bit Identification Two Data Masks and Associated IDs for DeviceNET™, SDS, and Other Higher Layer CAN Protocols External Transmit Disable for Autobaud SIESTA Low-Power Mode Wake-Up on CANRXD Edge Transition UART (LIN) with User-Programmable Baud Rate 16 x 16 Hardware Multiplier with 48-Bit Accumulator, Single Clock-Cycle Operation Three 16-Bit (or Six 8-Bit) Programmable Timer/Counter/PWM Eight General-Purpose, Digital I/Os, with External Interrupt Capability Wake-Up Capable Interrupts #### ♦ Crystal/Clock Module Internal Oscillator for Use with External Crystal Internal RC Oscillator Eliminates External Crystal External Clock-Source Operation Programmable Watchdog Timer #### **♦ Power-Management Module** Power-On Reset (POR) Power-Supply Supervisor/Brownout Detection for Digital I/O and Digital Core Supplies On-Chip +3.3V, 50mA Linear Regulator #### **♦ JTAG Interface** Extensive Debug and Emulation Support In-System Test Čapability Flash-Memory-Program Download Software Bootstrap Loader for Flash Programming #### **♦ Low-Power Consumption** Low-Power Stop Mode (CPU Shutdown) Ordering Information and Pin Configuration appear at end of data sheet. Note: Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple revisions of any device may be simultaneously available through various sales channels. For information about device errata, go to: www.maxim-ic.com/errata. Maxim Integrated Products 1 ### **ABSOLUTE MAXIMUM RATINGS** | DVDD to DGND, AGND, or GNDIO -0.3V to +4V DGND to GNDIO or AGND -0.3V to +0.3V DVDDIO to DGND, AGND, or GNDIO -0.3V to +6V AVDD to DGND, AGND, or GNDIO -0.3V to +6V | Continuous Current into Any Pin±50mA Continuous Power Dissipation (T <sub>A</sub> = +70°C) 48-Pin TQFN (derate 40mW/°C above +70°C)3200mW Operating Temperature Range40°C to +125°C | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Digital Inputs/Outputs to DGND, AGND, or GNDIO | Junction Temperature+150°C | | 0.3V to (DV <sub>DDIO</sub> + 0.3V) | Storage Temperature Range65°C to +150°C | | Analog Inputs/Outputs to DGND, AGND, or GNDIO | Lead Temperature (soldering, 10s)+300°C | | 0.3V to (AV <sub>DD</sub> + 0.3V) | , , | | RESET, XIN, XOUT to DGND, AGND, or GNDIO | | | 0.3V to (DV <sub>DD</sub> + 0.3V) | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ELECTRICAL CHARACTERISTICS** $(AV_{DD} = DV_{DDIO} = +5.0V, DV_{DD} = +3.3V, f_{SYSCLK} = 8MHz, V_{REFDAC} = V_{REFADC} = +5V, T_{A} = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_{A} = +25^{\circ}C$ .) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |-------------------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------|------|------|------|-------|--| | POWER REQUIREMENTS | | | | | | | | | | DV <sub>DD</sub> | Safe mode (RC/2 = 3.8MHz) | 2.7 | 3.3 | 3.6 | | | | Cumply Voltage Dange | DADD | Normal mode | 3.0 | 3.3 | 3.6 | V | | | Supply Voltage Range | $AV_{DD}$ | | 4.75 | 5.0 | 5.25 | V | | | | DV <sub>DDIO</sub> | | 4.75 | 5.0 | 5.25 | | | | AV <sub>DD</sub> Supply Current | IAV/DD | Shutdown (Note 2) | | 0.1 | 10 | μΑ | | | AVDD Supply Current | lavdd | All analog functions enabled | | 6.7 | 8 | mA | | | Analog Module Subfunction | | ADC enabled, f <sub>ADC</sub> = 1ksps, f <sub>SYSCLK</sub> = 8MHz | | 4.2 | | | | | | | ADC enabled, f <sub>ADC</sub> = 500ksps, f <sub>SYSCLK</sub> = 8MHz | | 1890 | | | | | | | DAC enabled (zero scale) | | 305 | | μΑ | | | Incremental Supply Current | | Internal temperature sensor enabled | | 502 | | | | | | | Additional current when one or more of the ADC, DAC, and/or temperature sensor is enabled (only counted once) | | 151 | | | | | | | PGA enabled | | 4.5 | | mA | | | | | CPU in stop mode, all peripherals disabled | | 160 | 225 | μΑ | | | DV <sub>DD</sub> Supply Current | I <sub>DVDD</sub> | High-speed mode (Note 3) | | | 28 | mA | | | | | Flash erase or write mode | | 25 | 35 | IIIA | | | DV M 11 0 16 6 | | DV <sub>DD</sub> supervisor and brownout monitor | | 2 | | | | | DV <sub>DD</sub> Module Subfunction<br>Incremental Supply Current | | High-frequency crystal oscillator | | 700 | μΑ | | | | | | Internal RC oscillator | | 200 | | Ì | | | DVppio Supply Current | lovop:s | All digital I/Os static at GND or DV <sub>DDIO</sub> | | | 10 | | | | DV <sub>DDIO</sub> Supply Current | IDVDDIO | (Note 4) | | | 1000 | μΑ | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DDIO} = +5.0V, DV_{DD} = +3.3V, f_{SYSCLK} = 8MHz, V_{REFDAC} = V_{REFADC} = +5V, T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ .) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------|--------|-----|------|--------| | MEMORY SECTION | | | • | | | • | | Program Flash Total Size | | Program flash is accessed as 16-bit words | | 16 | | KB | | Program Flash Page Size | | | | 64 | | Bytes | | Dragram Floob Franc Siza | | Page erase | | 4 | | Doggo | | Program Flash Erase Size | | Erase all | | 256 | | Pages | | Program Flash Programming Size | | Using utility ROM function programFlashWritePage: must erase full two pages and rewrite entire page to change any values on that page | | 1 | | Pages | | | | Using JTAG boot loader protocol command to load code (family 90h and D0h): must erase full two pages and rewrite two pages | | 2 | | | | Program Flash Erase/<br>Programming Cell Endurance | | | 10,000 | | | Cycles | | Program Flash DV <sub>DD</sub> Supply<br>Voltage | | Erasing, programming, or fetching instructions | 3.0 | 3.3 | 3.6 | V | | Brogram Floob Fronc Timing | | Page erase | | 24 | 30 | mo | | Program Flash Erase Timing | | Entire flash | | 240 | 300 | ms | | Program Flash Programming | | Page program | | 2.2 | 2.75 | ma | | Timing | | Full program flash program | | 575 | 704 | ms | | Program Flash Data Retention | | $T_A = +85^{\circ}C$ | 15 | | | Years | | Data Flash Total Size | | Data flash is accessed as 16-bit words (Note 5) | | 512 | | Bytes | | Data Flash Page Size | | | | 2 | | Bytes | ## **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DDIO} = +5.0V, DV_{DD} = +3.3V, f_{SYSCLK} = 8MHz, V_{REFDAC} = V_{REFADC} = +5V, T_{A} = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_{A} = +25$ °C.) (Note 1) | PARAMETER | SYMBOL | CONDIT | TIONS | MIN | TYP | МАХ | UNITS | |--------------------------------------------|--------|---------------------------------------------------------------------------------------------------------|----------------------------------------|--------|------|-----|--------| | | | Page erase using utility ROM function dataFlashPageErase | | | 2 | | | | Data Flash Erase Size | | Page erase using utility dataFlashPageEraseEv | | | 1 | | Pages | | | | Erase all | | | 256 | | | | | | Using utility ROM functi<br>dataFlashWritePage: m<br>pages and rewrite entir<br>any values on that page | ust erase full two<br>e page to change | | 1 | | Donos | | Data Flash Programming Size | | Using utility ROM functi<br>dataFlashWritePageEve<br>even page and rewrite<br>change any values on t | en: must erase one entire page to | | 1 | | Pages | | Data Flash Erase/Write Cell<br>Endurance | | | | 10,000 | | | Cycles | | Data Flash DV <sub>DD</sub> Supply Voltage | | Erasing, writing, or read | ding | 3.0 | 3.3 | 3.6 | V | | Data Flack France Timing | | Page erase | | | 24 | 30 | | | Data Flash Erase Timing | | Entire flash | | | 240 | 300 | ms | | | | Page write (1 x 16) | | | 73 | 90 | μs | | Data Flash Programming Timing | | Full data flash write | 64 x 16 | | 4.7 | 5.8 | ma | | | | Full data flasif write | 256 x 16 | | 18.7 | 23 | ms | | Data Flash Data Retention | | T <sub>A</sub> = +85°C | | 15 | | | Years | | RAM Data Retention Voltage | | | | 2 | | | V | | Data RAM Memory Size | _ | | | | 512 | | Bytes | | Utility ROM Size | | | | | 8192 | | Bytes | ## **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DDIO} = +5.0V, \, DV_{DD} = +3.3V, \, f_{SYSCLK} = 8MHz, \, V_{REFDAC} = V_{REFADC} = +5V, \, T_{A} = T_{MIN} \, to \, T_{MAX}, \, unless \, otherwise \, noted. \\ Typical \, values \, are \, at \, T_{A} = +25^{\circ}C.) \, (Note \, 1)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------|------|------|------|--------------------| | ANALOG SENSE PATH | | | | | | | | Resolution | Nadc | No missing codes | 12 | | | Bits | | | | Gain = 1, bipolar mode, V <sub>IN</sub> = ±2500mV, 500ksps | | ±0.5 | ±4.0 | | | la de la companya | IN.II | Gain = 8, unipolar mode, V <sub>IN</sub> = +400mV, 142ksps | | ±2.0 | | | | Integral Nonlinearity | INL <sub>ADC</sub> | Gain = 16, bipolar mode, V <sub>IN</sub> = ±156mV, 142ksps | | ±2.0 | ±4.0 | LSB | | | | Gain = 32, bipolar mode, V <sub>IN</sub> = ±50mV, 142ksps | | ±2.0 | | | | | | Gain = 1, bipolar, $V_{IN} = \pm 2500$ mV, 500ksps | | | ±1.0 | | | Differential Nonlinearity | DNL <sub>ADC</sub> | Gain = 16, bipolar, V <sub>IN</sub> = ±156mV, 142ksps | | | ±1.0 | LSB | | | | All other gain settings | | ±0.6 | | | | Offset Error | | Input referred | | ±3.2 | ±5 | mV | | Offset-Error Temperature<br>Coefficient | | | | ±8 | | μV/°C | | Zero-Code Error | | Bipolar, differential measurement of error for ideal ADC output of 0x000 | | ±3.2 | | mV | | Gain Error | | Exclude offset and reference error | -1.0 | | +1.0 | % | | Gain-Error Temperature<br>Coefficient | | | | ±8.5 | | ppm/°C | | Signal-to-Noise Plus Distortion | SINAD | PGA gain = 1V/V | | -71 | | dB | | Total Harmonic Distortion | THD | PGA gain = 1V/V | | -85 | | dB | | Spurious-Free Dynamic Range | SFDR | PGA gain = 1V/V | | -91 | | dB | | Naisa | | Input referred, gain = 1 | | 0.2 | | I CD | | Noise | | Input referred, gain = 32 | | 3.6 | | LSB <sub>RMS</sub> | | ADC Convert Start Pulse Width | | Minimum pulse width on P0.4/ADCCNV or a timer port when triggering the ADC | | 1 | | ADC<br>CLK | | Conversion Clock Frequency | fADCCLK | fsysclk = 8MHz | 0.5 | | 8.0 | MHz | | | | PGA gain = 1V/V, R <sub>SOURCE</sub> ≤ 1kΩ | | | 500 | | | Sample Rate | fSAMPLE | Any PGA gain setting > 1V/V, R <sub>SOURCE</sub> ≤ 5kΩ | | | 142 | ksps | ## **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DDIO} = +5.0V, \, DV_{DD} = +3.3V, \, f_{SYSCLK} = 8MHz, \, V_{REFDAC} = V_{REFADC} = +5V, \, T_{A} = T_{MIN} \, to \, T_{MAX}, \, unless \, otherwise \, noted. \\ Typical values are at \, T_{A} = +25^{\circ}C.) \, (Note \, 1)$ | PARAMETER | SYMBOL | CONDITI | ONS | MIN | TYP | MAX | UNITS | |---------------------------------|------------------|-----------------------------------------------|--------------------------------|-----------------|-----|--------------------------|--------| | Conversion Time | tCONV | t <sub>ACQ</sub> plus 13 ADCCLK c | ycles at 8MHz | | | t <sub>ACQ</sub> + 1.625 | μs | | Channel/Gain Select Plus | | PGA gain = 1V/V, R <sub>SOURCE</sub> ≤ 1kΩ | | | | 2 | | | Conversion Time | j | Any PGA gain setting > 1 | V/V, R <sub>SOURCE</sub> ≤ 5kΩ | | | 7 | μs | | | | PGA gain = 1V/V, R <sub>SOUF</sub> | RCE ≤ 1kΩ | | | 375 | ns | | Track-and-Hold Acquisition Time | t <sub>ACQ</sub> | Any PGA gain setting > $5k\Omega$ | 1V/V, R <sub>SOURCE</sub> ≤ | | | 5 | μs | | Turn-On Time | trecov | | | | 5 | | μs | | Aperture Delay | | | | | 30 | | ns | | Aperture Jitter | | | | | 50 | | psp-p | | | | | PGA gain = 1V/V | 0 | | $AV_{DD}$ | | | | | | PGA gain = 2V/V | 0 | | 1.6 | | | | | Line in a language and a | PGA gain = 4V/V | 0 | | 0.8 | | | | Unipolar mode | PGA gain = 8V/V | 0 | | 0.4 | | | | | | | PGA gain = 16V/V | 0 | | 0.2 | | | | | | PGA gain = 32V/V | 0 | | 0.1 | | | | | Discolar manda | PGA gain = 1V/V | -VREFADC<br>/2 | + | VREFADC<br>/2 | | | Input Voltage Range | | | PGA gain = 2V/V | -VREFADC<br>/4 | + | VREFADC<br>/4 | V | | | | | PGA gain = 4V/V | -VREFADC<br>/8 | + | VREFADC<br>/8 | | | | | Bipolar mode | PGA gain = 8V/V | -VREFADC<br>/16 | + | VREFADC<br>/16 | | | | | | PGA gain = 16V/V | -VREFADC<br>/32 | + | VREFADC<br>/32 | | | | | | PGA gain = 32V/V | -VREFADC<br>/64 | + | VREFADC<br>/64 | | | Absolute Input Voltage Range | | | 1 | AGND | | $AV_{DD}$ | V | | Input Leakage Current | | AIN15-AIN0 | | | ±20 | | nA | | | | | PGA gain = 1V/V | | 180 | | | | | | | PGA gain = 2V/V | 140 | | | | | Creal Cinnal Dan duidh ( 0.45) | | \\\.\.\.\.\.\.\.\.\.\.\.\.\.\.\.\.\.\. | PGA gain = 4V/V | | 120 | | NAL !- | | Small-Signal Bandwidth (-3dB) | | V <sub>IN</sub> x gain = 100mV <sub>P-P</sub> | PGA gain = 8V/V | | 100 | | MHz | | | | | PGA gain = 16V/V | | 82 | | | | | | | PGA gain = 32V/V | | 80 | | | ## **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DDIO} = +5.0V, DV_{DD} = +3.3V, f_{SYSCLK} = 8MHz, V_{REFDAC} = V_{REFADC} = +5V, T_{A} = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $T_{A} = +25^{\circ}C.$ ) (Note 1) | PARAMETER | SYMBOL | CONDITI | ONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|-----------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------|-----|------|---------|------------------| | | | | PGA gain = 1V/V | | 180 | | | | | | | PGA gain = 2V/V | | 140 | | | | Lorgo Cignal Bandwidth ( 2dB) | | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | PGA gain = 4V/V | | 120 | | MHz | | Large-Signal Bandwidth (-3dB) | | V <sub>IN</sub> x gain = 3.2V <sub>P-P</sub> | PGA gain = 8V/V | | 100 | | IVI□Z | | | | | PGA gain = 16V/V | | 82 | | | | | | | PGA gain = 32V/V | | 80 | | | | | | | PGA gain = 1V/V | | 13.6 | | | | | | 5.00 | PGA gain = 2V/V | | 2 | | | | Input Capacitance | | Differential to AGND, any input of | PGA gain = 4V/V | | 4 | | рF | | Input Capacitance | | AINO-AIN15 | PGA gain = 8V/V | | 8 | | рг | | | | 7 10 7 110 | PGA gain = 16V/V | | 16 | | | | | | | PGA gain = 32V/V | | 32 | | | | Crosstalk Between Channels | | AIN15-AIN0, $V_{IN} = 1V_{P-F}$<br>= $5k\Omega$ | AIN15-AIN0, V <sub>IN</sub> = 1V <sub>P-P</sub> , 10kHz, R <sub>SOURCE</sub> | | -80 | | dB | | Input Common-Mode Rejection<br>Ratio | CMRR | AIN15-AIN0 (bipolar, differential),<br>V <sub>CM</sub> = 100mV to 4.5V | | 70 | 88 | | dB | | Power-Supply Rejection Ratio | PSRR | $AV_{DD} = +4.75V \text{ to } +5.25$ | V | 67 | 72 | | dB | | DAC SECTION (DACOUT, R <sub>L</sub> = 5 | $k\Omega$ and $C_L$ = | 100pF) | | | | | | | Resolution | NDAC | Guaranteed monotonic | | 12 | | | Bits | | Differential Nonlinearity | DNLDAC | Codes 147h to E68h | | | ±0.4 | ±1 | LSB | | Integral Nonlinearity | INL <sub>DAC</sub> | Codes 147h to E68h | | | ±0.5 | ±4 | LSB | | Offset Error | | Reference to code 040h | | | ±2.5 | ±30 | mV | | Offset-Error Temperature<br>Coefficient | | | | | ±5 | | μV/°C | | Gain Error | | Excludes reference error | , tested at E68h | | ±3 | ±20 | LSB | | Gain-Error Temperature Coefficient | | Excludes offset and reference calculated from FSR | ence drift; | | ±2 | | ppm of<br>FSR/°C | | DAC Output Range | | No load | | 0 | | VREFDAC | V | | DO Outrout Iron o | 7 | Termination resistance | DAC enabled | | 0.5 | | Ω | | DC Output Impedance | Zout | to AGND | Power-down mode | | 105 | | kΩ | | Output Slew Rate | | 400h to C00h code swing | g, rising or falling | | 0.6 | | V/µs | | Output Settling Time | | 147h to E68h code swing<br>LSB (Note 6) | g, settling to ±0.5 | | 8 | 15 | μs | | Output Chart Circuit Current | | Short to AGND | | | 27 | | A | | Output Short-Circuit Current | | Short to AV <sub>DD</sub> | | | -46 | | mA | | | | 1 | | | | | | ## **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DDIO} = +5.0V, \, DV_{DD} = +3.3V, \, f_{SYSCLK} = 8MHz, \, V_{REFDAC} = V_{REFADC} = +5V, \, T_{A} = T_{MIN} \, to \, T_{MAX}, \, unless \, otherwise \, noted. \\ Typical values are at \, T_{A} = +25^{\circ}C.) \, (Note \, 1)$ | PARAMETER | SYMBOL | C | ONDITIONS | MIN | TYP | MAX | UNITS | | |--------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|--------|------------------|-------------------|--| | DAC Glitch Impulse | | From 7FFh to 800 | )h | | 12 | | nV∙s | | | DAC Power-On Time | | Excluding referer | Excluding reference, settling to ±0.5 LSB | | 14 | | μs | | | Power-Supply Rejection | | AV <sub>DD</sub> step from +4.75V to +5.25V, code = E66h | | | 62 | | μV/V | | | Output Noise | | $C_L = 200pF$ | | | 200 | | μV <sub>RMS</sub> | | | EXTERNAL REFERENCE INPUT | 3 | | | | | | | | | REFADC Input Voltage Range | | | | 1.0 | | AV <sub>DD</sub> | V | | | REFDAC Input Voltage Range | | | | 0 | | AV <sub>DD</sub> | V | | | REFDAC Input Impedance | | | | | 200 | | kΩ | | | REFADC Leakage Current | | ADC disabled | | | 1 | | μΑ | | | TEMPERATURE SENSOR (Remo | te NPN Tran | sistor 2N3904) | | | | | | | | | | | T <sub>A</sub> = +25°C | | ±1 | | | | | | | Internal diode | $T_A = -30$ °C to $+85$ °C | | ±2 | | | | | | | | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | | ±5 | | | | | | | | $T_A = +25^{\circ}C$ , | | . 0 | | | | | | | | $T_{RJ} = +25^{\circ}C$ | | ±2 | | | | | Temperature Error | | External diode. | $T_A = -30^{\circ}C \text{ to } +85^{\circ}C,$<br>$T_{RJ} = +25^{\circ}C$ | | ±3 | | °C | | | | | differential configuration | $T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C},$<br>$T_{RJ} = +25^{\circ}\text{C}$ | | ±3 | | | | | | | (Note 7) | $T_A = -30^{\circ}\text{C to } +85^{\circ}\text{C},$<br>$T_{RJ} = -30^{\circ}\text{C to } +85^{\circ}\text{C}$ | | ±3 | | | | | | | | $T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C},$<br>$T_{RJ} = -40^{\circ}\text{C to } + 125^{\circ}\text{C}$ | | ±5 | | - | | | Internal (Die) or External Temperature Measurement Error vs. V <sub>REFADC</sub> Variation | | | | | 0.095 | | °C/mV | | | 5 | | High level | | | 74.7 | | | | | External Diode Source Current | | Low level | | | 4 | | μΑ | | | External Diode Drive Current Ratio | | | | | 18.7:1 | | | | | Conversion Time | | fADCCLK = fsysci | _κ = 8MHz, no interrupts,<br>M tempConv | | 70 | | μs | | | Temperature Resolution | | 12-bit ADC | | | 0.125 | | °C/LSB | | | +3.3V LINEAR REGULATOR (CD | <sub>VDD</sub> = 4.7μF) | | ı | | | | 1 | | | DV <sub>DDIO</sub> Input Voltage Range | | | | 4.25 | 5.0 | 5.25 | V | | | DV <sub>DD</sub> Output Voltage | | REGEN = GNDIC | ) | 3.0 | 3.4 | 3.6 | V | | | DV <sub>DD</sub> Input Voltage Range | | REGEN = DV <sub>DDI</sub> | ) | 3.0 | | 3.6 | V | | | No-Load Quiescent Current | | CPU in sleep mode; all digital peripherals disabled, no external load, REGEN = GNDIO | | | 175 | 250 | μΑ | | | Output Short-Circuit Current | | Short to DGND | | | 110 | | mA | | 3 \_\_\_\_\_*MIXIM* ### **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DDIO} = +5.0V, \, DV_{DD} = +3.3V, \, f_{SYSCLK} = 8MHz, \, V_{REFDAC} = V_{REFADC} = +5V, \, T_{A} = T_{MIN} \, to \, T_{MAX}, \, unless \, otherwise \, noted. \, Typical \, values \, are \, at \, T_{A} = +25^{\circ}C.) \, (Note \, 1)$ | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------|------|-------|------|--------| | SUPPLY VOLTAGE SUPERVISOR | RS AND BRO | WNOUT DETECTION | | • | | | • | | DV <sub>DD</sub> Voltage-Supervisor Reset<br>Rising Threshold | | Power-on default, DV <sub>DD</sub> (Note 8) | voltage rising | 2.70 | | 2.99 | V | | | | DV <sub>DD</sub> voltage falling, firmware selectable, | VDBR = 00b<br>(default) | 2.70 | | 2.99 | | | DV <sub>DD</sub> Voltage-Supervisor<br>Brownout Reset Falling Threshold | V <sub>VDBR</sub> | measured with CPU | VDBR = 01b | 2.77 | | 3.06 | V | | Brownout Hoset Falling Threehold | | active at 8MHz | VDBIT = 100 | 2.84 | | 3.13 | | | | | (Note 9) | VDBR = 11b | 2.91 | | 3.20 | | | Software-Selectable DV <sub>DD</sub> | | DV <sub>DD</sub> voltage falling, firmware selectable, | VDBI = 00b<br>(default) | 2.77 | | 2.99 | | | Voltage-Supervisor Brownout | V <sub>VDBI</sub> | measured with CPU | VDBI = 01b | 2.84 | | 3.13 | V | | Interrupt Falling Threshold | | active at 8MHz | VDBI = 10b | 2.91 | | 3.20 | | | | | (Note 10) | VDBI = 11b | 2.99 | | 3.27 | | | | | DV <sub>DDIO</sub> voltage falling, firmware selectable, | VIOBI = 00b<br>(default) | 4.25 | | 4.74 | | | DV <sub>DDIO</sub> Voltage-Supervisor<br>Brownout Interrupt Threshold | Vviobi | measured with CPU | VIOBI = 01b | 4.30 | | 4.79 | V | | Blownout interrupt Threshold | | active at 8MHz | VIOBI = 10b | 4.35 | | 4.84 | | | | | (Note 11) | VIOBI = 11b | 4.40 | | 4.89 | | | Voltage-Supervisor Hysteresis | | DV <sub>DD</sub> , DV <sub>DDIO</sub> | | | 1 | | % | | DV <sub>DD</sub> Brownout-Interrupt to<br>Brownout Reset Falling Threshold | | Voltage difference betwee VVDBR, time allowing sof before RESET asserted, VDBR = 10b | tware clean-up | 155 | | | mV | | Voltage Monitor Supply Voltage<br>Range | | DV <sub>DD</sub> | | 1.0 | | 3.6 | V | | DV <sub>DD</sub> Ramp-Up Rate | | Ensure DV <sub>DD</sub> rises faster between +2.7V and +3.0 either an external DV <sub>DD</sub> internal linear regulator | V when using | 35 | | | mV/ms | | RESET Hold Time | | After DV <sub>DD</sub> rises above t trip threshold | he V <sub>VDBR</sub> voltage | | 10 | | ms | | CAN INTERFACE | | | | • | | | - | | CAN Baud Rate | | CANCLK = 8MHz | | | | 1 | Mbps | | CANCLK Mean Frequency Error | | 50ppm external crystal e | error, 8MHz crystal | | 60 | | ppm | | CANCLK Total Frequency Error | | 50ppm external crystal e clock divided and measu interval, mean plus peak | ured over 500µs | | < 0.5 | | % | | HIGH-FREQUENCY CRYSTAL OS | CILLATOR | | | | | | | | Clock Frequency | | Using external crystal | | 7.6 | | 8.12 | MHz | | Clock Frequency | | External clock source | | 7.6 | | 8.12 | IVIITZ | ## **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DDIO} = +5.0V, DV_{DD} = +3.3V, f_{SYSCLK} = 8MHz, V_{REFDAC} = V_{REFADC} = +5V, T_{A} = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_{A} = +25$ °C.) (Note 1) | PARAMETER S | YMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|-------|----------------------------------------------|---------------------------|-----|---------------------------|-------| | Crystal Oscillator Startup Time | | 8MHz crystal | | 10 | | ms | | External Clock Input Duty Cycle | | Ratio high-to-low or low-to-high | 45 | | 55 | % | | Crystal Oscillator Stability | | Excluding crystal | | 3 | | ppm/V | | | | HFIC = 00b (default) | | 7 | | | | VINI Institut I and Councilian | | HFIC = 01b | | 18 | | | | XIN Input Load Capacitance | | HFIC = 10b | | 27 | | рF | | | | HFIC = 11b | | 34 | | | | | | HFIC = 00b (default) | | 7 | | | | VOLT O | | HFIC = 01b | | 18 | | _ | | XOUT Output Load Capacitance | | HFIC = 10b | | 27 | | pF | | | | HFIC = 11b | İ | 34 | | | | | | HFOC = 00b (default), ESR = $240\Omega$ | | 62 | | | | | | HFOC = 01b, ESR = $240\Omega$ | | 95 | | | | Crystal Oscillator Drive Strength | | HFOC = 10b, ESR = $240\Omega$ | | 13 | | μW | | | | HFOC = 11b, ESR = $240\Omega$ | | 23 | | | | XIN Input Low Voltage | | Driven with external clock source | | | 0.3 x<br>DV <sub>DD</sub> | V | | XIN Input High Voltage | | Driven with external clock source | 0.7 x<br>DV <sub>DD</sub> | | | V | | INTERNAL RC OSCILLATOR | | | <u>.</u> | | | I | | Oscillator Frequency | | | 7.0 | 7.6 | 8.0 | MHz | | Oscillator Startup Time | | | | 10 | | μs | | Oscillator Jitter | | | | 2.7 | | ns | | UART (LIN) INTERFACE (UTX, URX) | | 1 | 1 | | | I | | UART Baud Rate | | | | | 2 | Mbps | | Minimum LIN Mode Operation | | | | | 1 | kbps | | Maximum LIN Mode Operation | | | 20 | | | kbps | | | | Crystal clock source | -0.5 | | +0.5 | | | UART Baud Rates Error | | Using internal RC oscillator before autobaud | -14.0 | | +14.0 | % | | | | Using internal RC oscillator after autobaud | -0.5 | | +0.5 | | | RESET (RESET) | | , | | | | I. | | RESET Internal Pullup Resistance | | Pullup to DV <sub>DD</sub> | | 305 | | kΩ | | RESET Output Voltage | | High, RESET deasserted, no load | 0.9 x<br>DV <sub>DD</sub> | | | V | | | | Low, RESET asserted, no load | | | 0.4 | - v | | RESET Input High Voltage | | | 0.7 x<br>DV <sub>DD</sub> | | <u> </u> | V | | RESET Input Low Voltage | | | | | 0.3 x<br>DV <sub>DD</sub> | V | \_\_\_/N/XI/N ### **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DDIO} = +5.0V, DV_{DD} = +3.3V, f_{SYSCLK} = 8MHz, V_{REFDAC} = V_{REFADC} = +5V, T_{A} = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_{A} = +25^{\circ}C$ .) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |------------------------------|--------------|-----------------------------------------------------------------|-----------------------------|-------|-----------------------------|-------|--| | DIGITAL INPUTS (PO, CANRX | D, URX, REGE | N) | | | | | | | Input Low Voltage | | | | | 0.3 x<br>DV <sub>DDIO</sub> | V | | | Input High Voltage | | | 0.7 x<br>DV <sub>DDIO</sub> | | | V | | | Input Hysteresis | | | | 500 | | mV | | | Input Leakage Current | | V <sub>IN</sub> = GNDIO or DV <sub>DDIO</sub> , pullup disabled | -1 | ±0.01 | +1 | μΑ | | | Input Pullup Resistance | | Pullup to DV <sub>DDIO</sub> | | 400 | | kΩ | | | Input Capacitance | | V <sub>IN</sub> = GNDIO or DV <sub>DDIO</sub> | | 15 | | рF | | | DIGITAL OUTPUTS (P0, CAN | TXD, UTX) | | | | | | | | Output Low Voltage | | ISINK = 1.6mA | | | 0.4 | V | | | Output High Voltage | | ISOURCE = 1.6mA | DV <sub>DDIO</sub><br>- 0.5 | | | V | | | Output Leakage Current | | I/Os three-stated | -1 | ±0.01 | +1 | μΑ | | | Output Capacitance | | I/Os three-stated | | 15 | | рF | | | Output Short Circuit Current | | Short to DV <sub>DDIO</sub> = +5.25V | | -29 | | mΛ | | | Output Short-Circuit Current | | Short to GNDIO | | 28 | | mA | | - **Note 1:** All devices are 100% production tested at $T_A = +25$ °C. - Note 2: All analog functions disabled and all digital inputs connected to DVDDIO or GNDIO. - **Note 3:** High-speed mode: CPU and three timers running at 8MHz from an external crystal oscillator, CAN enabled and communicating at 500kbps, all other peripherals disabled, all digital I/Os static at DV<sub>DDIO</sub> or GNDIO. - Note 4: CAN transmitting at 500kbps, one timer output at 500kHz, all active I/Os are loaded with 20pF capacitor, all remaining digital I/Os are at DV<sub>DDIO</sub> or GNDIO. - Note 5: Utility ROM software supports a range of data flash sizes up to 256 x 16 (512 bytes). Refer to the MAXQ7665/MAXQ7666 User's Guide for details. - Note 6: Guaranteed by design and characterization. - Note 7: Based on diode ideality factor of 1.008 - **Note 8:** $DV_{DD}$ must rise above $V_{VDBR}$ for $\overline{RESET}$ to become deasserted. **Caution:** Operation is not guaranteed for $DV_{DD}$ below +2.7V (utility ROM) or +3.0V (flash). - Note 9: $\overline{\text{RESET}}$ is asserted if DV<sub>DD</sub> falls below V<sub>VDBR</sub>. Caution: Operation is not guaranteed for DV<sub>DD</sub> below +2.7V (utility ROM) or +3.0V (flash). - Note 10: An interrupt is generated if DV<sub>DD</sub> falls below V<sub>VDBI</sub>. Caution: Operation is not guaranteed for DV<sub>DD</sub> below +2.7V (utility ROM) or +3.0V (flash). - Note 11: An interrupt is generated if DV<sub>DDIO</sub> falls below V<sub>VIOBI</sub>. Caution: Operation is not guaranteed if DV<sub>DDIO</sub> or AV<sub>DD</sub> is below 4.75V, except for the DV<sub>DDIO</sub> brownout monitor and +3.3V linear regulator, that still operate down to 0V and +4.25V, respectively. ## Typical Operating Characteristics (AVDD = DVDDIO = +5.0V, DVDD = +3.3V, fADCCLK = 8MHz, fADC = 500kHz, TA = +25°C, unless otherwise noted.) ## Typical Operating Characteristics (continued) $(AV_{DD} = DV_{DDIO} = +5.0V, DV_{DD} = +3.3V, f_{ADCCLK} = 8MHz, f_{ADC} = 500kHz, T_{A} = +25^{\circ}C, unless otherwise noted.)$ ## Typical Operating Characteristics (continued) $(AV_{DD} = DV_{DDIO} = +5.0V, DV_{DD} = +3.3V, f_{ADCCLK} = 8MHz, f_{ADC} = 500kHz, T_{A} = +25^{\circ}C, unless otherwise noted.)$ ## Typical Operating Characteristics (continued) $(AV_{DD} = DV_{DDIO} = +5.0V, DV_{DD} = +3.3V, f_{ADCCLK} = 8MHz, f_{ADC} = 500kHz, T_{A} = +25^{\circ}C, unless otherwise noted.)$ **DVDD LINEAR REGULATOR OUTPUT** ## Typical Operating Characteristics (continued) (AVDD = DVDDIO = +5.0V, DVDD = +3.3V, fADCCLK = 8MHz, fADC = 500kHz, TA = +25°C, unless otherwise noted.) TEMPERATURE (°C) AVDD SUPPLY VOLTAGE (V) AV<sub>DD</sub> SUPPLY VOLTAGE (V) ## Typical Operating Characteristics (continued) (AVDD = DVDDIO = +5.0V, DVDD = +3.3V, fADCCLK = 8MHz, fADC = 500kHz, TA = +25°C, unless otherwise noted.) ## **Pin Description** | PIN | NAME | FUNCTION | |------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | AIN11 | Analog Input Channel 11. AIN11 is multiplexed to the PGA as a differential input with AIN10. | | 2 | AIN10 | Analog Input Channel 10. AIN10 is multiplexed to the PGA as a differential input with AIN11. | | 3 | AIN9 | Analog Input Channel 9. AIN9 is multiplexed to the PGA as a differential input with AIN8. | | 4 | AIN8 | Analog Input Channel 8. AIN8 is multiplexed to the PGA as a differential input with AIN9. | | 5, 8 | AGND | Analog Ground. Connect all AGND nodes together. Connect to DGND at a single point. | | 6 | REFADC | ADC External Reference Input. Connect an external reference voltage between 1V and AV <sub>DD</sub> to REFADC. | | 7 | REFDAC | DAC External Reference Input. Connect an external reference voltage between 0V and AV <sub>DD</sub> to REFDAC. | | 9 | AIN7 | Analog Input Channel 7. AIN7 is multiplexed to the PGA as a differential input with AIN6. | | 10 | AIN6 | Analog Input Channel 6. AIN6 is multiplexed to the PGA as a differential input with AIN7. | | 11 | AIN5 | Analog Input Channel 5. AIN5 is multiplexed to the PGA as a differential input with AIN4. | | 12 | AIN4 | Analog Input Channel 4. AIN4 is multiplexed to the PGA as a differential input with AIN5. | | 13 | AIN3 | Analog Input Channel 3. AIN3 is multiplexed to the PGA as a differential input with AIN2. AIN3–AIN0 have external temperature sensor capability. | | 14 | AIN2 | Analog Input Channel 2. AIN2 is multiplexed to the PGA as a differential input with AIN3. AIN3–AIN0 have external temperature sensor capability. | | 15 | AIN1 | Analog Input Channel 1. AIN1 is multiplexed to the PGA as a differential input with AIN0. AIN3–AIN0 have external temperature sensor capability. | | 16 | AINO | Analog Input Channel 0. AIN0 is multiplexed to the PGA as a differential input with AIN1. AIN3–AIN0 have external temperature sensor capability. | | 17 | DACOUT | DAC Buffer Output. DACOUT is the DAC voltage buffer output. | | 18, 19, 31 | DGND | Digital Ground for the Digital Core and Flash. Connect all DGND nodes together. Connect to AGND at a single point. | | 20 | CANRXD | CAN Bus Receiver Input. Control area network receiver input. | | 21 | CANTXD | CAN Bus Transmitter Output. Control area network transmitter output. | | 22 | UTX | UART or LIN Transmitter Output | | 23 | URX | UART or LIN Receiver Input | | 24 | P0.6/T0 | Port 0 Bit 6/Timer 0. P0.6 is a general-purpose digital I/O with interrupt/wake-up input capability. T0 is a primary timer/PWM input or output. Refer to the MAXQ7665/MAXQ7666 User's Guide sections 7 and 8. | | 25 | P0.7/T1 | Port 0 Bit 7/Timer 1. P0.7 is a general-purpose digital I/O with interrupt/wake-up input capability. T1 is a primary timer/PWM input or output. Refer to the MAXQ7665/MAXQ7666 User's Guide sections 7 and 8. | | 26, 39 | DV <sub>DDIO</sub> | Digital I/O Supply Voltage. Supplies all digital I/O except for XIN, XOUT, and RESET. Bypass DV <sub>DDIO</sub> to GNDIO with a 0.1µF capacitor placed as close as possible to the device. DV <sub>DDIO</sub> also connects to the input of the linear regulator. | | 27 | GNDIO | Digital I/O Ground. Connect all grounds together at a single point. | | 28, 29 | I.C. | Internal Connection. Connect I.C. to GNDIO or DV <sub>DDIO</sub> . | | 30 | I.C. | Internal Connection. Leave unconnected or connect to DV <sub>DDIO</sub> . | ## Pin Description (continued) | PIN | NAME | FUNCTION | | | | |-----|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 32 | P0.0/TDO | Port 0 Data 0/JTAG Serial Test Data Output. P0.0 is a general-purpose digital I/O with interrupt/wake-up capability. TDO is the JTAG serial test, data output. Refer to the MAXQ7665/MAXQ7666 User's Guide sections 8 and 10. | | | | | 33 | P0.1/TMS | Port 0 Data 1/JTAG Test Mode Select. P0.1 is a general-purpose digital I/O with interrupt/wake-up capability. TMS is the JTAG test mode select input. Refer to the MAXQ7665/MAXQ7666 User's Guide sections 8 and 10. | | | | | 34 | P0.2/TDI | Port 0 Data 2/JTAG Serial Test Data Input. P0.2 is a general-purpose digital I/O with interrupt/wake-up capability. TDI is the JTAG serial test, data input. Refer to the MAXQ7665/MAXQ7666 User's Guide sections 8 and 10. | | | | | 35 | P0.3/TCK | Port 0 Data 3/JTAG Serial Test Clock Input. P0.3 is a general-purpose digital I/O with interrupt/wake-up capability. TCK is the JTAG serial test, clock input. Refer to the MAXQ7665/MAXQ7666 User's Guide sections 8 and 10. | | | | | 36 | P0.4/ADCCNV | Port 0 Data 4/ADC Start Conversion Control. P0.4 is a general-purpose digital I/O with interrupt/wake up capability. ADCCNV is firmware configurable for a rising or falling edge start/convert to trigger ADC conversions. Refer to the MAXQ7665/MAXQ7666 User's Guide sections 3 and 8. | | | | | 37 | P0.5/DACLOAD | Port 0 Data 5/DAC Data Register Load/Update Input. P0.5 is a general-purpose digital I/O with interrupt/wake-up capability. DACLOAD is firmware configurable for a rising or falling edge to update the DACOUT register. Refer to the MAXQ7665/MAXQ7666 User's Guide sections 3 and 8. | | | | | 38 | REGEN | Active-Low Linear Regulator Enable Input. Connect REGEN to GNDIO to enable the linear regulator. Connect REGEN to DV <sub>DDIO</sub> to disable the linear regulator. | | | | | 40 | DV <sub>DD</sub> | Digital Supply Voltage. DV <sub>DD</sub> supplies the internal digital core and flash memory. DV <sub>DD</sub> is internal connected to the output of the internal 3.3V linear regulator. Disable the internal regulator to cond DV <sub>DD</sub> to an external supply. When using the on-chip linear regulator, bypass DV <sub>DD</sub> to DGND with $4.7\mu$ F $\pm 20\%$ capacitor with a maximum ESR of $0.5\Omega$ . In addition, bypass DV <sub>DD</sub> with a $0.1\mu$ F capacitor. Place both bypass capacitors as close as possible to the device. | | | | | 41 | RESET | Reset Input and Output. Active-low open-drain input/output with internal $305k\Omega$ (typ) pullup to DV <sub>DD</sub> . Drive low to reset the $\mu$ C. RESET is low during power-up reset and during DV <sub>DD</sub> brown conditions. | | | | | 42 | XOUT | High-Frequency Crystal Output. Connect an external crystal to XIN and XOUT for normal operation. Leave XOUT unconnected if XIN is driven with an external clock source. XOUT is driven when using the internal RC oscillator. | | | | | 43 | XIN | High-Frequency Crystal Input. Connect an external crystal or resonator to XIN and XOUT for normal operation, or drive XIN with an external clock source. XIN is not driven when using the internal RC oscillator. | | | | | 44 | AV <sub>DD</sub> | Analog Supply Voltage Input. Connect AV <sub>DD</sub> to a +5V supply. Bypass AV <sub>DD</sub> to AGND with a 0.1µF capacitor placed as close as possible to the device. | | | | | 45 | AIN15 | Analog Input Channel 15. AIN15 is multiplexed to the PGA as a differential input with AIN14. | | | | | 46 | AIN14 | Analog Input Channel 14. AIN14 is multiplexed to the PGA as a differential input with AIN15. | | | | | 47 | AIN13 | Analog Input Channel 13. AIN13 is multiplexed to the PGA as a differential input with AIN12. | | | | | 48 | AIN12 | Analog Input Channel 12. AIN12 is multiplexed to the PGA as a differential input with AIN13. | | | | | | EP | Exposed Pad. EP is internally connected to AGND. Connect EP to AGND externally. | | | | **Block Diagram** ## **Detailed Description** The 16-bit RISC core (MAXQ20) of the MAXQ7666 controls the analog and digital peripheral functions. The 16-bit RISC ALU addresses 16KB (8K x 16) program flash, up to 512 bytes (256 x 16) data flash and 512 bytes (256 x 16) of RAM memory with Harvard memory architecture. The MAXQ7666 peripheral components include a precision 12-bit 500ksps ADC with an 8-channel differential mux and PGA, a 12-bit precision DAC, an internal temperature sensor, an external temperature-sensor driver, a hardware multiplier, eight digital I/Os, a controller area network (CAN 2.0B) bus, a JTAG interface, and three type-2 timers. An internal 7.6MHz RC oscillator or a crystal oscillator driving an external crystal of 8MHz provide the system clock. The device also includes a +3.3V linear regulator, watchdog timer, and two power-supply supervisors. The MAXQ20 offers a low < 3mA/MIPS ratio. The integrated 16-bit x 16-bit hardware multiplier with accumulator performs single-cycle computations. Refer to the MAXQ7665/MAXQ7666 User's Guide for more detailed information on configuring and programming the MAXQ7666. ### **Analog Input Peripheral** The integrated 12-bit ADC employs an ultra-low-power, high-precision, SAR-based conversion method and operates up to 500ksps (142ksps with PGA $\geq$ 2). The ADC measures eight fully differential multiplexed analog inputs with software-selectable input ranges through a PGA. See Figure 1. Figure 1. Simplified Analog Input Diagram (Eight Fully Differential Inputs) The MAXQ7666 ADC converts temperature and voltage signals into a 12-bit digital result using a fully differential SAR conversion technique and an on-chip T/H block. An analog input channel mux supports 8 differential channels. The differential analog inputs are selected from the following pairs: AINO/AIN1, AIN2/AIN3, AIN4/AIN5, AIN6/AIN7, AIN8/AIN9, AIN10/AIN11, AIN12/AIN13, and AIN14/AIN15. External temperature-sensor configuration in differential mode uses analog input channel pairs AIN2/AIN3 and AIN0/AIN1. Use AIN0 and AIN2 in single-ended external temperature-sensor configuration. Internal temperature-sensor configuration measures internal die temperature and does not use any analog input channel. There are four ways to control the ADC conversion timing: - 1) Software register bit control - 2) Continuous conversion - 3) Internal timers (T0, T1, or T2) - 4) External input through pin ADCCNV Refer to the MAXQ7665/MAXQ7666 User's Guide for more detailed information on the ADC and mux. #### 12-Bit Digital-to-Analog Converter (DAC) The MAXQ7666 contains a 12-bit voltage-output DAC with an output buffer. The data path to the DAC is double buffered. Update the DAC output register using the DACLOAD digital input or software. Refer to the MAXQ7665/MAXQ7666 User's Guide for detailed programming information. The DAC also supports a square-wave-output toggle mode with precise amplitude control for applications that require pulse-amplitude modulation (PAM) and/or pulse-width modulation (PWM) signals. See Figure 2 for a simplified block diagram of the DAC. Figure 2. Simplified DAC Diagram The DAC output buffer is configured as a voltage follower (gain of 1V/V from REFDAC). Disable the buffer using software. When the buffer is disabled, the output is connected internally to AGND through a 100k $\Omega$ resistor. The reference input REFDAC accepts an input voltage of less than or equal to AVDD for a maximum output swing of 0V to AVDD. #### **Temperature Sensor** The internal ADC and a ROM-based tempConv subroutine measure temperature. Use the tempConv subroutine to initiate a measurement (refer to the MAXQ7665/MAXQ7666 User's Guide for detailed information). The device supports conversions of two external and one internal temperature sensor. The external temperature sensor is typically a diode-connected small-signal transistor, connected between two analog inputs (differential) or one analog input and AGND (single-ended). Figures 3 and 4 illustrate these two configurations. Figure 3. Temperature-Sensor Application Circuit—Single-Ended Configuration Figure 4. Temperature-Sensor Application Circuit—Differential Configuration #### Power-On Reset and Brownout Power supplies DV<sub>DD</sub> and DV<sub>DDIO</sub> each include a brownout monitor that alerts the $\mu$ C through an interrupt when their corresponding supply voltage drops below a selectable threshold. This condition is generally referred to as brownout interrupt (BOI). Set the thresholds using the VDBI and VIOBI bits for DV<sub>DD</sub> and DV<sub>DDIO</sub>, respectively. Monitoring the supplies allows for appropriate action to be taken in a brownout condition. The DV<sub>DDIO</sub> brownout monitor also covers the analog peripherals if AV<sub>DD</sub> and DV<sub>DDIO</sub> are directly connected. The DVDD supply (internal core logic) also includes a voltage supervisor that controls the $\mu$ C reset during power-up (DVDD rising) and brownout reset (DVDD falling) conditions (see Figure 5 for a POR and brownout timing example). Figure 5. DV<sub>DD</sub> Brownout Interrupt Detection During power-up, RESET is held low once DVpp rises above +1.0V. All internal register bits are set to their default, POR state after DVpp exceeds a threshold of approximately +1.2V. DVpp brownout reset (BOR) threshold defaults to the +2.70V to +2.99V range following POR. Once DVpp rises above this DVpp brownout threshold, the 7.6MHz RC oscillator starts driving the power-up counter, and 8.6ms (typ) later, RESET goes high if nothing external holds it low. Ramp-up DVpp at a rate of at least 35mV/ms between +2.7V and +3.0V to ensure RESET is held low before DVpp reaches a minimum flash operating level of +3.0V. After DVpp reaches a valid level and RESET goes high, software execution begins at the reset vector (8000h in the utility ROM). Perform software clean-up when DVDD BOI is generated before DVDD BOR occurs. The amount of time between BOI and BOR detection depends on the brownout interrupt and reset threshold settings, the size of the DVDD bypass capacitors, and the application-dependent $\mu C$ power management and software cleanup tasks. Use the internal +3.3V linear regulator for additional software cleanup time by using the DVDDIO brownout monitor as an early warning that the regulator's input voltage is falling. RESET is pulled low when DVDD falls below the DVDD BOR threshold set by the VDBR bits. Upon reset, the $\mu C$ and peripheral activity stops and most registers are set to their default state. The VDBR bits retain their value if DV<sub>DD</sub> falls below the BOR threshold but remains above the POR threshold. The following scenarios apply once DV<sub>DD</sub> enters BOR: - If DVDD remains below the BOR threshold, the RESET pin remains low, and the μC remains in the reset state. - If DV<sub>DD</sub> stops falling before reaching the POR threshold, then begins rising above the BOR threshold, the RESET pin is released and the μC jumps to the reset vector (8000h in the utility ROM). This is similar to the DV<sub>DD</sub> power-up case described in the previous scenario, except there is no power-up counter delay and some of the register bits are set to BOR values rather than POR values. See Tables 3 and 5 for the reset behavior of specific bits. In particular, the retained VDBR setting, if higher than the default value of 00b, allows a potentially more robust brownout recovery closer to or above the minimum flash operating level of +3.0V. - If DV<sub>DD</sub> falls below the 1.2V POR threshold, all register bits are reset, and any DV<sub>DD</sub> recovery from that point is identical to the power-up case described above. See Tables 3 and 5 for the reset behavior of specific bits. Refer to the MAXQ7665/MAXQ7666 User's Guide for detailed programming information, and a more thorough description of POR and brownout behavior. #### Internal 3.3V Linear Regulator An internal +3.3V/50mA linear regulator provides alternate supply to the MAXQ7666 core logic if an external supply is not used. Connect REGEN to GNDIO to enable the linear regulator. When using the linear regulator, ensure the DVDDIO supply can support both the I/O and digital supply current requirements. Connect REGEN to DVDDIO when using a +3.3V external supply. Apply DVDDIO before DVDD when using external supply for DVDD. ### **System Clock Generator** The MAXQ7666 oscillator module is the master clock generator that supplies the system clock for the $\mu C$ core and all of the peripheral modules using either a crystal oscillator or an internal RC oscillator. The crystal oscillator operates with an 8MHz crystal. Use the RC oscillator in applications that do not require precise timing. The MAXQ7666 executes most instructions in a single SYSCLK period. The oscillator module contains all of the primary clock-generation circuitry. Figure 6 shows a block diagram of the system clock module. The MAXQ7666 supports many features for generating a master clock signal timing source: - Internal, fast-starting, 7.6MHz RC oscillator eliminates external crystal - Internal high-frequency oscillator that can drive an external 8MHz crystal - External high-frequency clock input (8MHz) - Selectable internal capacitors for high-frequency crystal oscillator - Power-up timer - Fail-safe modes ### **Watchdog Timer** The primary function of the watchdog timer is to watch for stalled or stuck software. The watchdog timer performs a controlled system restart when the $\mu P$ fails to write to the watchdog timer register before a selectable timeout interval expires. In some designs, the watchdog timer is also used to implement a real-time operating system (RTOS) in the $\mu C$ . When used to implement an RTOS, a watchdog timer typically has four objectives: - 1) To detect if a system is operating normally - 2) To detect an infinite loop in any of the tasks - To detect an arbitration deadlock involving two or more tasks - 4) To detect if some lower priority tasks are not running because of higher priority tasks Figure 6. Crystal and RC Oscillator Block Diagram As illustrated in Figure 7, the internal RC oscillator (HFRCCLK) is the only clock source for the watchdog timer (through a series of dividers). The divider output is programmable and determines the timeout interval. When enabled, the interrupt flag WDIF is set when a timeout is reached. A system reset then occurs after a time delay (based on the divider ratio). The watchdog timer functions as the source of both the watchdog interrupt and the watchdog reset. The interrupt timeout has a default divide ratio of 2<sup>12</sup> of the HFRCCLK, Figure 7. Watchdog Functional Diagram with the watchdog reset set to timeout 29 clock cycles later. With the nominal RC oscillator value of 7.6MHz, an interrupt timeout occurs every 539µs, followed by a watchdog reset 67.4µs later. The watchdog timer resets to the default divide ratio following any reset. Using the WD0 and WD1 bits in the WDCN register, select other divide ratios for longer watchdog interrupt periods. If the WD[1:0] bits are changed before the watchdog interrupt timeout occurs (i.e. before the watchdog reset counter begins), the watchdog timer count is reset. All watchdog timer reset timeouts follow the programmed interrupt timeout 512 source clock cycles later. For more information on the MAXQ7666 watchdog timer, refer to the MAXQ7665/MAXQ7666 User's Guide. #### **Timer and PWM** The MAXQ7666 includes three 16-bit timers. Each timer is a type 2 timer implemented in the MAXQ family (see Figure 8). Two of the timers are accessible through I/Os or software, and one is accessible only through software. Type 2 timers are auto-reload 16-bit timers/counters offering the following functions: - 8-bit/16-bit timer/counter - Up/down auto-reload - Counter function of external pulse - Capture - Compare Figure 8. Type 2 Timer Functional Diagram **Note:** The MAXQ7666 does not have secondary timer I/Os (such as T0B and T1B) that are present in some other MAXQ products. #### **16-Bit x 16-Bit Hardware Multiplier** A hardware multiplier supports high-speed multiplications. The multiplier completes a 16-bit x 16-bit multiplication in a single clock cycle and contains a 48-bit accumulator that requires one more cycle. The multiplier is a peripheral that performs seven different multiplication operations: Figure 9. 16-Bit Hardware Multiplier Functional Diagram - Unsigned 16-bit multiplication (one cycle) - Unsigned 16-bit multiplication and accumulation (two cycles) - Unsigned 16-bit multiplication and subtraction (two cycles) - Signed 16-bit multiplication (one cycle) - Signed 16-bit multiplication and negate (one cycle) - Signed 16-bit multiplication and accumulation (two cycles) - Signed 16-bit multiplication and subtraction (two cycles) Figure 9 illustrates the simplified hardware multiplier circuitry. #### **CAN Interface Bus** The MAXQ7666 CAN controller fully complies with the CAN 2.0B specification. The $\mu C$ interface to the CAN controller utilizes two groups of registers. To simplify the software associated with the operation of the CAN controllers, most of the global CAN status and controls as well as the individual message center control/status registers are located in the peripheral register map. The remaining registers associated with the data identification, identification masks, format, and data are located in a dual port memory to allow the CAN controller and the processor access to the required functions. The CAN controller directly accesses the dual port memory. A dedicated interface supports dual port memory accessing by the processor through the CAN 0 data pointer (CODP) and the CAN 0 data buffer (CODB) special function registers. #### **CAN Functional Description** The basic functions covered by the CAN controller include the use of 11-bit standard or 29-bit extended acceptance identifiers, as programmed by the $\mu$ C for each message center, as shown in Figure 10. The CAN unit stores up to 15 messages, with the standard 8-byte data field in each message. Each of the first 14 message centers is programmable in either transmit or receive mode. Message center 15 is a receive-only message center with a buffer FIFO arrangement to help prevent the inadvertent loss of data when the $\mu C$ is busy and is not allowed time to retrieve the incoming message prior to the acceptance of a second message into message center 15. Message center 15 also utilizes an independent set of mask registers and identification registers, only applied once an incoming message has not been accepted by any of the first 14 message centers. A second filter test is also supported for all message centers (1–15) to allow the CAN controller to use two separate 8-bit media masks and media arbitration fields to verify the contents of the first 2 bytes of data of each incoming Figure 10. CAN 0 Controller Block Diagram Figure 11a. UART Synchronous Mode (Mode 0) message, before accepting an incoming message. This feature allows the CAN unit to directly support the use of higher CAN protocols, which make use of the first and/or second byte of data as a part of the acceptance layer for storing incoming messages. Program each message center independently to perform testing of the incoming data with or without the use of the global masks. Global controls and status registers in the CAN unit allow the $\mu C$ to evaluate error messages, validate new data and the location of such data, establish the bus timing for the CAN bus, establish the identification mask bits, and verify the source of individual messages. In addition, each message center is individually equipped with the necessary status and controls to establish directions, interrupt generation, identification mode (standard or extended), data field size, data status, automatic remote frame request and acknowledgment, and masked or nonmasked identification acceptance testing. ### **UART Interface** Use the 8051-style universal synchronous/asynchronous receiver/transmitter (UART) capable of interfacing with a LIN transceiver for serial interfacing. Figure 11a shows the UART block diagram in synchronous mode and Figure 11b shows asynchronous mode. The UART allows the device to conveniently communicate with other RS-232 interface-enabled devices, as well as PCs and serial modems when paired with an external RS-232 line driver/receiver. The UART can detect framing errors and indicate the condition through a user-accessible software bit. The time base of the serial port is derived from either a division of the system clock or the dedicated baud clock generator. The UART is capable of supporting LIN protocol implementation in software when using one of the timers for autobaud detection. Table 1 summarizes the operating characteristics as well as the maximum baud rate of each mode. Refer to the MAXQ7665/MAXQ7666 User's Guide for detailed UART information. Figure 11b. UART Asynchronous Mode (Mode 1) #### JTAG Interface Bus The joint test action group (JTAG) IEEE 1149.1 standard defines a unique method for in-circuit testing and programming. The MAXQ7666 conforms to this standard, implementing an external test access port (TAP) and internal TAP controller for communication with a JTAG bus master, such as an automatic test equipment (ATE) system. For detailed information on the TAP and TAP controller, refer to *IEEE Standard 1149.1* on the IEEE website at http://standards.ieee.org. The JTAG on the MAXQ7666 is used for in-circuit emulation and debug support, but does not support boundary scan test capability. Disable the JTAG function after power-up before normal operation. The TAP controller communicates synchronously with the host system (bus master) through four digital I/O pins: test mode select (TMS), test clock (TCK), test data input (TDI), and test data output (TDO). The internal TAP module consists of several shift registers and a TAP controller (see Figure 12). The shift registers serve **Table 1. UART Operating Characteristics and Mode Baud Rate** | MODE | TYPE | BAUD CLOCK | START BITS | DATA BITS | STOP BITS | MAX BAUD RATE AT<br>8MHz | |--------|--------------|-----------------|------------|-----------|-----------|--------------------------| | Mode 0 | Synchronous | 4 or 12 clock | N/A | 8 | N/A | 2Mbps | | Mode 1 | Asynchronous | Baud generation | 1 | 8 | 1 | 250kbps | | Mode 2 | Asynchronous | 32 or 64 clock | 1 | 8 + 1 | 1 | 250kbps | | Mode 3 | Asynchronous | Baud generation | 1 | 8 + 1 | 1 | 250kbps | as transmit-and-receive data buffers for a debugger. From a JTAG perspective, shift registers are user-defined optional data registers. The bypass register and the instruction register, for example, are realized as a set of shift-register-based elements connected in parallel between a common serial input (TDI) and a common serial output (TDO). The instruction register, through the TAP controller, selects one of the registers to form an active serial path. Maintain the maximum TCK clock frequency to below 1/8 of the system clock frequency for proper operation. The following four digital I/Os form the TAP interface: • TDO—Serial output signal for test instruction and data. Data transitions on the falling edge of TCK. TDO idles high when inactive. TDO serially transfers internal data to the external host. Data transfers least significant bit first. - TDI—Serial input signal for test instruction and data. Transition data on the rising edge of TCK. TDI pulls high when unconnected. TDI serially transfers data from the external host to the internal TAP module shift registers. Data transfers least significant bit first. - TCK—Serial clock for the test logic. When TCK stops at 0, storage elements in the test logic must retain their data indefinitely. Force TCK high when inactive. Figure 12. JTAG Interface Block Diagram TMS—Test Mode Selection. The rising edge of TCK samples the test signal at TMS. The TAP controller decodes the test signal at TMS to control the test operation. Force TMS high when inactive. #### General-Purpose Digital I/Os The MAXQ7666 provides eight general-purpose digital I/Os (GPIOs). All GPIOs have an additional special function (SF), such as a timer input/output, or TAP signal for JTAG communication. For example, the state of P0.6/T0 can be programmed to depend on timer channel 0 logic. When programmed as a port, each I/O is configurable for high-impedance or weak pullup to DVDDIO. At power-up, each GPIO is configured as an input with pullups to DVDDIO. In addition, each GPIO can cause an externally triggered interrupt on falling or rising edges. Any externally triggered interrupt can wake up the device from stop mode. The data input/output direction in a port is independently controlled by the port direction register (PD). Each I/O within the port is individually set as an output or input. The port output register (PO) contains the current state of the logic output buffers. When an I/O is configured as an output, writing to the PO register controls the output logic state. Reading the PO register shows the current state of the output buffers, independent of the data direction. The port input register (PI) is a readonly register that always reflects the logic state of the I/Os. When an I/O is configured as an input, writing to the PO register enables/disables the pullup resistor. Refer to the MAXQ7665/MAXQ7666 User's Guide for more detailed information. #### Port Characteristics The MAXQ7666 contains one GPIO port (P0). It is a bidirectional 8-bit I/O port, which contains the following features: - Schmitt trigger input circuitry with software-selectable high-impedance or weak pullup to DVDDIO - Software-selectable push-pull CMOS output drivers capable of sinking and sourcing 1.6mA - Software-selectable open-drain output drivers capable of sinking 1.6mA - Falling or rising edge interrupt capability - All I/Os contain an additional special function, such as a logic input/output for a timer channel. Selecting an I/O for a special function alters the port characteristics of that I/O (refer to the MAXQ7665/MAXQ7666 User's Guide for more details). Figure 13 illustrates the functional blocks of an I/O. Figure 13. Digital I/O Circuitry ### **MAXQ Core Architecture** The MAXQ7666 is structured on a highly advanced, accumulator-based, 16-bit RISC architecture. Fetch and execution operations complete in one cycle without pipelining, because the instruction contains both the operation code and data. The result is a streamlined 8 million instructions-per-second (MIPS) µC. A 16-level hardware stack supports the highly efficient core, enabling fast subroutine calling and task switching. Manipulate data quickly and efficiently with three internal data pointers. Multiple data pointers allow more than one function to access data memory without having to save and restore data pointers each time. The data pointers automatically increment or decrement following an operation, eliminating the need for software intervention. As a result, application speed is greatly increased. ### Instruction Set The instruction set is composed of fixed-length, 16-bit instructions that operate on registers and memory locations. The highly orthogonal instruction set allows arithmetic and logical operations to use any register along with the accumulator. Special-function registers (also called peripheral registers) control the peripherals and are subdivided into register modules. The architecture is transport-triggered. Writes or reads from certain register locations potentially cause side effects. These side effects form the basis for the higher level operation codes defined by the assembler, such as ADDC, OR, JUMP, etc. The operation codes are implemented as MOVE instructions between certain register locations, while the assembler handles the encoding. ## Memory Organization The MAXQ7666 incorporates several memory areas: - 8KB (4K x 16) utility ROM - 16KB (8K x 16) program flash memory for program storage - 256B (128 x 16) data flash memory - 512 bytes (256 x 16) of SRAM for storage of temporary variables - 16-level stack memory for storage of program return addresses and general-purpose use The memory is arranged by default in a Harvard architecture, with separate address spaces for program and data memory (see Figure 14). A special mode allows data memory mapping into program space, permitting code execution from data memory. Another mode allows program memory mapping into data space, permitting access to code constants as data memory. The flash memory allows reprogramming the devices, eliminating the expense of throwing away one-time programmable devices during development and field upgrades (see Figure 15 for the flash memory sector maps). Password protect flash memory with a 16-word key to deny access to program memory by unauthorized individuals. A pseudo-Von Neumann memory map places the utility ROM, code, and data memory into a single contiguous memory map. This is useful for applications that require dynamic program modification or unique memory configurations. ### Stack Memory A 16-bit-wide x 16 deep internal hardware stack provides storage for program return addresses and general-purpose use. The stack is used automatically by the processor when the CALL, RET, and RETI instructions are executed and interrupts serviced. The stack also explicitly stores and retrieves data by using the PUSH, POP, and POPI instructions. On reset, the stack pointer, SP, initializes to the top of the stack (0Fh). The CALL, PUSH, and interrupt-vectoring operations increment SP, then store a value at the location pointed to by SP. The RET, RETI, POP, and POPI operations retrieve the value at SP and then decrement SP. Figure 14. MAXQ7666 Memory Map #### **Utility ROM** The utility ROM is an 8KB (4K x 16) block of internal ROM memory that defaults to a starting address of 8000h. The utility ROM consists of subroutines called from application software. These include: - In-system programming (bootstrap loader) over JTAG - In-circuit debug routines - User-callable routines for in-application flash programming and fast table lookup Following any reset, execution begins in the utility ROM. The ROM software determines whether the program execution should immediately jump to location 0000h, the start of user-application code, or to one of the special routines mentioned. Access routines within the utility ROM as subroutines by the application software. More information on the utility ROM contents is contained in the MAXQ7665/MAXQ7666 User's Guide. Some applications require protection against unauthorized viewing of program code memory. For these applications, access to in-system programming, inapplication programming, or in-circuit debugging functions is prohibited until a password is supplied. The password is defined as the 16 words of physical program memory at addresses 0010h to 001Fh. A single password lock (PWL) bit is implemented in the SC register. When the PWL is set to one (POR default), the password is required to access the utility ROM, including in-circuit debug and in-system programming routines that allow reading or writing of internal memory. When PWL is cleared to zero, these utilities are fully accessible without the password. The password is automatically set to all ones following a mass erase. When the password is all ones or all zeros, the PWL bit clears to zero. #### **Programming** Program the flash memory of the $\mu$ C using two different methods: in-system programming and in-application programming. Both methods afford great flexibility in system design as well as reduce the life-cycle cost of the embedded system. Password protect these features to prevent unauthorized access to program memory. #### In-System Programming An internal bootstrap loader programs the device over a simple JTAG interface. This allows in-system software upgrading, eliminating the need for costly hardware retrofit when updates are required. Remote software uploading of physically inaccessible applications are possible. After a power-up or reset, the JTAG interface is active and loading the TAP with the system programming instruction invokes the bootstrap loader. Setting the SPE bit to 1 during reset through the JTAG interface executes the bootstrap-loader-mode program that resides in the utility ROM. When programming is complete, the bootstrap loader can clear the SPE bit and reset the device, allowing the device to bypass the utility ROM and begin execution of the application software. The following bootstrap loader functions are supported: - Load - Dump - CRC - Verify - Erase ### In-Application Programming The in-application programming feature allows the $\mu$ C to modify its own flash program memory while simultaneously executing its application software. This allows on-the-fly software updates in mission-critical applications that cannot afford downtime. Alternatively, it allows the application to develop custom loader software that can operate under the control of the application software. The utility ROM contains user-accessible flash programming functions that erase and program flash memory. These functions are described in detail in the MAXQ7665/MAXQ7666 User's Guide for this device. ## Program/Data Flash and Data RAM Memory The MAXQ7666 provides the following memory configurations (see Figure 15): - 16KB (8K x 16) of program flash - Up to 512 bytes (256 x 16) of data flash - 512 bytes (256 x 16) of data RAM The program flash is divided into 256 pages. Each page contains 64 bytes (32 x 16-bit words). Program flash is erased four pages (128 x 16 = 256 bytes) at a time, and must be programmed a full page (32 x 16 = 64 bytes) at a time from the application code (see Figure 17). Both erase and programming operations are performed by calling built-in utility ROM functions programFlashErasePage and programFlashWritePage (see Figure 19). When programmed over JTAG, the built-in boot loader supports commands to program flash two pages (128 bytes) at a time. The data flash is divided into 256 pages. Each page contains 2 bytes (1 x 16-bit word). A typical data flash configuration is erased two pages (2 x 16 = 4 bytes) at a time using the utility ROM function dataFlashPageErase, and is written one page/word (1 x 16-bit word = 2 bytes) at a time using the utility ROM function dataFlashWrite. It is also possible to write and read from only even data flash addresses using the utility ROM functions dataFlashWriteEven and dataFlashReadEven. The even functions make it possible to work around the asymmetric "erase two, write one" page behavior by writing to only even addresses. By putting data into alternate locations, the intrinsic two-page erase function is made to look like a single word erase at the cost of halving the available storage. Figure 16 shows the data flash memory organization for one page and two page write/erase operations. Refer to the MAXQ7665/MAXQ7666 User's Guide for all possible configurations. Note that the data flash is under application control only through the utility ROM functions discussed in this section and is not available when programmed over JTAG. ## Register Set Most functions of the device are controlled by sets of registers. These registers provide a working space for memory operations as well as configuring and addressing peripheral registers on the device. Registers are divided into two major types: system registers and peripheral registers. The common register set, also known as the system registers, includes the ALU, Figure 15. Memory Organization Figure 16. Two of the Possible Data Flash Organizations Figure 17. Program Flash Organization Figure 18. Memory Map (Executing from Program Flash) Figure 19. Memory Map (Executing from Utility ROM) accumulator registers, data pointers, interrupt vectors and control, and stack pointer. The peripheral registers define additional functionality that may be included by different products based on the MAXQ architecture. This functionality is broken up into discrete modules so that only the features required for a given product need to be included. Tables 2 and 4 show the MAXQ7666 register set. Tables 3 and 5 show the bit functions and reset values. ## Power Management Power consumption reaches its minimum in stop mode. In this mode, the external oscillator, internal RC oscillator, system clock, and all processing activity is halted. Stop mode is exited when an enabled external interrupt input is triggered or an external reset signal is applied to RESET. Upon exiting stop mode, the $\mu$ C waits for the external high-frequency crystal to complete its warmup period, or starts execution immediately from its internal RC oscillator while the warmup period completes. **Table 2. System Register Map** | REGISTER | | | MODULE | NAME (BASE S | PECIFIER) | | | |----------|---------|--------|----------|--------------|-----------|----------|---------| | INDEX | AP (8h) | A (9h) | PFX (Bh) | IP (Ch) | SP (Dh) | DPC (Eh) | DP (Fh) | | 0h | AP | A[0] | PFX[0] | IP | _ | _ | _ | | 1h | APC | A[1] | PFX[1] | _ | SP | _ | _ | | 2h | _ | A[2] | PFX[2] | _ | IV | _ | _ | | 3h | _ | A[3] | PFX[3] | _ | _ | OFFS | DP0 | | 4h | PSF | A[4] | PFX[4] | _ | _ | DPC | _ | | 5h | IC | A[5] | PFX[5] | _ | _ | GR | _ | | 6h | IMR | A[6] | PFX[6] | _ | LC0 | GRL | _ | | 7h | _ | A[7] | PFX[7] | _ | LC1 | BP | DP1 | | 8h | SC | A[8] | | _ | _ | GRS | _ | | 9h | _ | A[9] | _ | _ | _ | GRH | _ | | Ah | _ | A[10] | _ | _ | _ | GRXL | _ | | Bh | IIR | A[11] | _ | _ | _ | FP | _ | | Ch | _ | A[12] | | | | | | | Dh | | A[13] | _ | _ | _ | _ | _ | | Eh | CKCN | A[14] | _ | _ | _ | _ | _ | | Fh | WDCN | A[15] | _ | _ | _ | _ | _ | **Note:** Names that appear in italics indicate that all bits of a register are read-only. Names that appear in bold indicate that a register is 16 bits wide. ## Interrupts Multiple interrupt sources quickly respond to internal and external events. The MAXQ architecture uses a single interrupt vector (IV), single interrupt-service routine (ISR) design. Enable interrupts globally, individually, or by module. When an interrupt condition occurs, its individual flag is set, even if the interrupt source is disabled at the local, module, or global level. Clear interrupt flags within the user-interrupt routine to avoid repeated false interrupts from the same source. Application software must ensure a delay between the write to the flag and the RETI instruction to allow time for the interrupt hardware to remove the internal interrupt condition. Asynchronous interrupt flags require a one-instruction delay and synchronous interrupt flags require a two-instruction delay. When an enabled interrupt is detected, software jumps to a user-programmable interrupt vector location. The IV register defaults to 0000h on reset or power-up, so if it is not changed to a different address, the user program must determine whether a jump to 0000h came from a reset or interrupt source. Once software control transfers to the ISR, use the interrupt identification register (IIR) to determine if a system register or peripheral register was the source of the interrupt. The specified module can then be interrogated for the specific interrupt source and software can take appropriate action. The following interrupt sources are available. - Watchdog interrupt - External interrupts 0 to 7 - Serial port 0 receive and transmit interrupts - Timer 0 low compare, low overflow, capture/compare, and overflow interrupts - Timer 1 low compare, low overflow, capture/compare, and overflow interrupts - Timer 2 low compare, low overflow, and overflow interrupts - CAN0 receive and transmit interrupts and a change in CAN0 status register interrupt - ADC data ready and overrun interrupts - Digital and I/O voltage brownout interrupts - Crystal oscillator failure interrupt #### **Reset Sources** Several reset sources are provided for $\mu C$ control. Although code execution is halted in the reset state, the crystal oscillator, and the internal RC oscillator continue to oscillate. The crystal oscillator is turned off by a POR, but not by other reset sources. Internal resets such as the power-on and watchdog resets assert the $\overline{\text{RESET}}$ output low. #### Power-On Reset (POR) An internal POR circuit enhances system reliability. This circuit forces the device to perform a POR whenever a rising voltage on DV<sub>DD</sub> climbs above the POR threshold level of 2.7V. At this point the following events occur: - All registers and circuits enter the default state - The POR flag (WDCN.POR) is set to indicate if the source of the reset was a loss of power - The internal RC oscillator becomes the clock source - Code execution begins at location 8000h #### **Watchdog Timer Reset** The watchdog timer functions are described in the *MAXQ7665/MAXQ7666 User's Guide*. Execution resumes at location 8000h following a watchdog timer reset. ## **External System Reset** Assert the external RESET input low to enter the reset state. The external reset functions are described in the MAXQ7665/MAXQ7666 User's Guide. Execution resumes at location 8000h after RESET is released. #### **Crystal Selection** The MAXQ7666 requires a crystal with the following specifications: Frequency: 8MHz C<sub>LOAD</sub>: 6pF (min) Drive level: 5µW (min) Series resonance resistance: $300\Omega$ max **Note:** Series resonance resistance is the resistance observed when the resonator is in the series resonant condition. This is a parameter often stated by quartz crystal vendors and is called R1. When a resonator is used in the parallel resonant mode with an external load capacitance, as is the case with the MAXQ7666 oscillator circuit, the effective resistance is sometimes stated. This effective resistance at the loaded frequency of oscillation is: $R1 \times (1 + (CO/CLOAD))^2$ For typical C<sub>O</sub> and C<sub>LOAD</sub> values, the effective resistance can be greater than R1 by a factor of 2. ## **Development and Technical Support** A variety of highly versatile, affordably priced development tools for this $\mu C$ are available from Maxim and third-party suppliers. These tools include: - Compilers - Evaluation kits - JTAG-to-serial converters for programming and debugging A list of some development-tool vendors can be found at <a href="https://www.maxim-ic.com/microcontrollers">www.maxim-ic.com/microcontrollers</a>. Technical support is available through email at maxq.support@maxim-ic.com. **Table 3. System Register Bit Functions and Reset Values** | REGISTER | | | | | | | | REG | ISTER BIT | Γ | | | | | | | |--------------|-------|-------|-------|-------|-------|-------|------|------|-------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | REGISTER | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | AP | | | | | | | | | _ | _ | _ | _ | | AP (4 | 1 Bits) | | | 7 (1 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | APC | | | | | | | | | CLR | IDS | | | | MOD2 | MOD1 | MOD0 | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | PSF | | | | | | | | | Z | S | _ | GPF1 | GPF0 | OV | С | E | | | | | | | | | | | 1 | 0 | 0<br>CGDS | 0 | 0 | 0 | 0<br>INS | 0<br>IGE | | IC | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | IMS | _ | IM5 | IM4 | IM3 | IM2 | IM1 | IMO | | IMR | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SC | | | | | | | | | TAP | _ | CDA1 | CDA0 | UPA | ROD | PWL | _ | | 30 | | | | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | s* | 0 | | IIR | | | | | | | | | IIS | _ | II5 | 114 | II3 | II2 | II1 | II0 | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | CKCN | | | | | | | | | XT | _ | RGMD | STOP | SWB | _ | _ | CD0 | | | | | | | | | | | s*<br>POR | 0<br>EWDI | s*<br>WD1 | 0<br>WD0 | 0<br>WDIF | 0<br>WTRF | 0<br>EWT | 1<br>RWT | | WDCN | | | | | | | | | s* | s* | 0 | 0 | 0 | s* | S* | 0 | | | | | | | | | | Δ[n | (16 Bits) | S | U | U | U | S | S | U | | A[n] (015) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Ü | | | | | | n] (16 Bits | | | | | | | | | PFX[n] (015) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | IP | | | | | | | | IP | (16 Bits) | | | | | | | • | | IP | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SP | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Bits) | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | IV | | | | | | | | | (16 Bits) | | | | | | | T . | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0<br>0] (16 Bits) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | LC[0] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | )] (16 Bits) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Ü | U | 0 | 0 | 0 | U | U | | 1] (16 Bits) | 0 | U | U | 0 | U | U | 0 | | LC[1] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OFFO | | | | | | | | | | | | OFFS | (8 Bits) | • | | | | OFFS | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DPC | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | WBS2 | WBS1 | WBS0 | SDPS1 | SDPS0 | | DI G | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | | GR | GR.15 | GR.14 | GR.13 | GR.12 | GR.11 | GR.10 | GR.9 | GR.8 | GR.7 | GR.6 | GR.5 | GR.4 | GR.3 | GR.2 | GR.1 | GR.0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0<br>GR.7 | 0<br>GR.6 | 0<br>GR.5 | 0<br>GR.4 | 0<br>GR.3 | 0<br>GR.2 | 0<br>GR.1 | 0<br>GR.0 | | GRL | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | BP | (16 Bits) | | | U | U | U | | | | BP | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 000 | GR.7 | GR.6 | GR.5 | GR.4 | GR.3 | GR.2 | GR.1 | GR.0 | GR.15 | GR.14 | GR.13 | GR.12 | GR.11 | GR.10 | GR.9 | GR.8 | | GRS | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | GRH | | | | | | | | | GR.15 | GR.14 | GR.13 | GR.12 | GR.11 | GR.10 | GR.9 | GR.8 | | Gilli | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | GRXL | GR.7 GR.6 | GR.5 | GR.4 | GR.3 | GR.2 | GR.1 | GR.0 | | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | FP | | 0 | | | 0 | 0 | 0 | | (16 Bits) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0<br>0] (16 Bits) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DP[0] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | )] (16 Bits) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | - | | | | | | 0 | | 1] (16 Bits) | | | 0 | 0 | U | | | | DP[1] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | <sup>\*</sup>Bits indicated by an "s" are only affected by a POR and not by other forms of reset. These bits are set to 0 after a POR. Refer to the MAXQ7665/MAXQ7666 User's Guide for more information. **Table 4. Peripheral Register Map** | REGISTER | | | MODULE NAME ( | BASE SPECIFIER) | | | |----------|---------|----------|---------------|-----------------|---------|---------| | INDEX | M0 (0h) | M1 (1h) | M2 (2h) | M3 (3h) | M4 (4h) | M5 (5h) | | 0h | PO0 | MCNT | T2CNA0 | T2CNA2 | COC | VMC | | 1h | _ | MA | T2H0 | T2H2 | COS | APE | | 2h | _ | MB | T2RH0 | T2RH2 | COIR | ACNT | | 3h | EIF0 | MC2 | T2CH0 | T2CH2 | C0TE | DCNT | | 4h | _ | MC1 | T2CNA1 | _ | C0RE | DACI | | 5h | _ | MC0 | T2H1 | _ | COR | _ | | 6h | _ | _ | T2RH1 | _ | CODP | DACO | | 7h | SBUF0 | _ | T2CH1 | _ | C0DB | _ | | 8h | PI0 | _ | T2BNB0 | T2CNB2 | CORMS | ADCD | | 9h | _ | _ | T2V0 | T2V2 | COTMA | TSO | | Ah | _ | FCNTL | T2R0 | T2R2 | _ | AIE | | Bh | EIE0 | FDATA | T2C0 | T2C2 | _ | ASR | | Ch | _ | MC1R | T2CNB1 | _ | _ | OSCC | | Dh | _ | MC0R | T2V1 | _ | _ | _ | | Eh | _ | _ | T2R1 | _ | _ | _ | | Fh | _ | _ | T2C1 | _ | _ | _ | | 10h | PD0 | _ | T2CFG0 | T2CFG2 | _ | _ | | 11h | _ | _ | T2CFG1 | _ | C0M1C | _ | | 12h | _ | _ | _ | _ | C0M2C | _ | | 13h | EIES0 | _ | _ | _ | C0M3C | _ | | 14h | _ | _ | _ | _ | C0M4C | _ | | 15h | _ | _ | _ | _ | C0M5C | | | 16h | _ | _ | _ | _ | C0M6C | _ | | 17h | _ | _ | _ | _ | C0M7C | _ | | 18h | _ | _ | ICDT0 | _ | C0M8C | _ | | 19h | _ | _ | ICDT1 | _ | C0M9C | _ | | 1Ah | _ | _ | ICDC | _ | C0M10C | _ | | 1Bh | _ | _ | ICDF | _ | C0M11C | _ | | 1Ch | _ | Reserved | ICDB | _ | C0M12C | _ | | 1Dh | SCON0 | _ | ICDA | _ | C0M13C | _ | | 1Eh | SMD0 | _ | ICDD | _ | C0M14C | _ | | 1Fh | PR0 | _ | _ | _ | C0M15C | _ | **Note:** Names that appear in bold indicate that the register is read-only. Table 5. Peripheral Register Bit Functions and Reset Values | | 12 | 14 | 13 | 12 | Ξ | 10 | 6 | 8 | 7 | 9 | 2 | 4 | 3 | 2 | 1 | 0 | |------------|----------|-----------|-----------|----------|---------------|----------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------| | 90.00 | | | | | | | | - | PO0.7 | PO0.6 | PO0.5 | PO0.4 | PO0.3 | P00.2 | PO0.1 | PO0.0 | | (IMO, UTI) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | EIFO | | | | | - | | _ | _ | IE7 | IE6 | IE5 | IE4 | IE3 | IE2 | IE1 | IE0 | | (M0, 3h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SBUF0 | | 1 | | | 1 | 1 | _ | 1 | SBUF0.7 | SBUF0.6 | SBUF0.5 | SBUF0.4 | SBUF0.3 | SBUF0.2 | SBUF0.1 | SBUF0.0 | | (M0, 7h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | PIO | 1 | 1 | I | - | _ | 1 | 1 | - | PI0.7 | P10.6 | PI0.5 | P10.4 | P10.3 | P10.2 | P10.1 | P10.0 | | (M0, 8h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ST | EIEO | 1 | 1 | 1 | 1 | 1 | 1 | 1 | I | EX7 | EX6 | EX5 | EX4 | EX3 | EX2 | EX1 | EXO | | (M0, Bh) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | PD0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | I | PD0.7 | PD0.6 | PD0.5 | PD0.4 | PD0.3 | PD0.2 | PD0.1 | PD0.0 | | (M0, 10h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | EIES0 | 1 | I | I | - | _ | 1 | | 1 | LL7 | IT6 | IT5 | IT4 | ELI | IT2 | Π1 | IT0 | | (M0, 13h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SCONO | I | I | I | - | _ | | | - | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | II | R | | (M0, 1Dh) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SMD0 | | | | | | | | | _ | _ | | - | - | ESI | SMOD | FEDE | | (M0, 1Eh) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | PRO | PR0.15 | PR0.14 | PR0.13 | PR0.12 | PR0.11 | PR0.10 | PR0.9 | PR0.8 | PR0.7 | PR0.6 | PR0.5 | PR0.4 | PR0.3 | PR0.2 | PR0.1 | PR0.0 | | (M0, 1Fh) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | MCNT | | 1 | | | 1 | | | | OF | MCW | CLD | SQU | OPCS | MSUB | MMAC | SUS | | (M1, 0h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | MA | MA.15 | MA.14 | MA.13 | MA.12 | MA.11 | MA.10 | MA.9 | MA.8 | MA.7 | MA.6 | MA.5 | MA.4 | MA.3 | MA.2 | MA.1 | MA.0 | | (M1, 1h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | MB | MB.15 | MB.14 | MB.13 | MB.12 | MB.11 | MB.10 | MB.9 | MB.8 | MB.7 | MB.6 | MB.5 | MB.4 | MB.3 | MB.2 | MB.1 | MB.0 | | (M1, 2h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | MC2 | MC2.15 | MC2.14 | MC2.13 | MC2.12 | MC2.11 | MC2.10 | MC2.9 | MC2.8 | MC2.7 | MC2.6 | MC2.5 | MC2.4 | MC2.3 | MC2.2 | MC2.1 | MC2.0 | | (M1, 3h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | MC1 | MC1.15 | MC1.14 | MC1.13 | MC1.12 | MC1.11 | MC1.10 | MC1.9 | MC1.8 | MC1.7 | MC1.6 | MC1.5 | MC1.4 | MC1.3 | MC1.2 | MC1.1 | MC1.0 | | (M1, 4h) | О | Э | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | О | 0 | 0 | 0 | | MC0 | MC0.15 | MC0.14 | MC0.13 | MC0.12 | MC0.11 | MC0.10 | MC0.9 | MC0.8 | MC0.7 | MC0.6 | MC0.5 | MC0.4 | MC0.3 | MC0.2 | MC0.1 | MC0.0 | | (M1, 5h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | О | | FONT | ( | ( | • | ( | • | ( | • | 4 | FBUSY | FERR | HE 6 | FBYP | DQ5 | FC2 | 단 ( | ( | | (M1, Ah) | Э | - | 0 | 0 | О | Э | 0 | 0 | _ | 0 | 0 | 0 | О | 0 | 0 | 0 | | FDATA | FDATA.15 | FDATA. 14 | FDATA.13 | FDATA.12 | FDATA.11 | FDATA.10 | FDATA.9 | FDATA.8 | FDATA.7 | FDATA.6 | FDATA.5 | FDATA.4 | FDATA.3 | FDATA.2 | FDATA.1 | FDATA.0 | | (INI, DII) | )<br>! | )<br> | 0 ! | 0 ! | )<br> -<br> - | 0 ! | 0 | | 0 ! | 0 ! | 0 !! | o ! | 0 ! | 0 ! | 0 ! | 0 ! | | MC1R | MC1R.15 | MC1R.14 | MC1R.13 | MC1R.12 | MC1R.11 | MC1R.10 | MC1R.9 | MC1R.8 | MC1R.7 | MC1R.6 | MC1R.5 | MC1R.4 | MC1R.3 | MC1R.2 | MC1R.1 | MC1R.0 | | (M1, Ch) | 0 | 0 | 0 | 0 | 0 | O | 0 | 0 | 0 | 0 | 0 | 0 | O | 0 | 0 | 0 | | MC0R | MC0R.15 | MC0R.14 | MC0R.13 | MC0R.12 | MC0R.11 | MC0R.10 | MC0R.9 | MC0R.8 | MC0R.7 | MC0R.6 | MC0R.5 | MC0R.4 | MC0R.3 | MC0R.2 | MC0R.1 | MC0R.0 | | (M1, Dh) | 0 | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | FADDR | FADDR.15 | FAD | FADDR. 13 | FADDR.12 | FADDR.11 | FADDR.10 | FADDR.9 | FADDR.8 | FADDR.7 | FADDR.6 | FADDR.5 | FADDR.4 | FADDR.3 | FADDR.2 | FADDR.1 | FADDR.0 | | (M1, 1Ch) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | T2CNA0 | 1 | I | I | | | 1 | | 1 | ET2 | T20E0 | T2POL0 | TR2L | TR2 | CPRL2 | SSS | G2EN | | (M2, 0h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | T2H0 | 1 | 1 | I | - | I | I | 1 | I | T2H0.7 | T2H0.6 | T2H0.5 | T2H0.4 | T2H0.3 | T2H0.2 | T2H0.1 | T2H0.0 | | (M2, 1h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | REGISTER | | | | | | | | REGISTERED BIT | D BIT | | | | | • | | | |-----------------------|--------------|--------------|--------------|--------------|--------------|--------------|-------------|----------------|---------|---------|--------------|----------|-------------|--------------|--------------|---------| | TORHO | 15 | 14 | 13 | 12 | = | 10 | 6 | 8 | 7 | 9 | 5 | 4 | 3 | 2 | - | 0 | | (M2, 2h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | T2RH0.7 | T2RH0.6 | T2RH0.5 | T2RH0.4 | T2RH0.3 | T2RH0.2<br>0 | T2RH0.1<br>0 | T2RH0.0 | | T2CH0 | I | | 1 | | ı | ı | - | 1 | T2CH0.7 | T2CH0.6 | T2CH0.5 | T2CH0.4 | T2CH0.3 | T2CH0.2 | T2CH0.1 | T2CH0.0 | | (M2, 3h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 [ | 0 | 0 | 0 6 | 0 | 0 | 0 | 0 | | (M2 4h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | N C | SOEU | IZPOLO | HZL<br>O | - HZ | CPALZ | 285 | GZEN | | T2H1 | > | > | > | > | > | > | > | > | T2H1.7 | T2H1.6 | T2H1.5 | T2H1.4 | T2H1.3 | T2H1.2 | T2H1.1 | T2H1.0 | | (M2, 5h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | T2RH1 | | 1 | | I | 1 | 1 | 1 | I | T2RH1.7 | T2RH1.6 | T2RH1.5 | T2RH1.4 | T2RH1.3 | T2RH1.2 | T2RH1.1 | T2RH1.0 | | (M2, 6h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | T2CH1 | | 1 | | | | | | ı | T2CH1.7 | T2CH1.6 | T2CH1.5 | T2CH1.4 | T2CH1.3 | T2CH1.2 | T2CH1.1 | T2CH1.0 | | (M2, 7h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | T2CNB0 | 0 | < | < | < | 0 | < | < | < | ET2L | 0 | 0 | 0 | TF2 | TF2L | TCC2 | 1621 | | (ME, OI)<br>T2V0 | T2V0.15 | T2V0.14 | T2V0.13 | T2V0.12 | T2V0.11 | T2V0.10 | 0.0VST | T2V0.8 | T2V0.7 | T2V0.6 | T2V0.5 | T2V0.4 | T2V0.3 | 2.0VCT | T2V0.1 | T2V0.0 | | (M2, 9h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | T2R0 | T2R0.15 | T2R0.14 | T2R0.13 | T2R0.12 | T2R0.11 | T2R0.10 | T2R0.9 | T2R0.8 | T2R0.7 | T2R0.6 | T2R0.5 | T2R0.4 | T2R0.3 | T2R0.2 | T2R0.1 | T2R0.0 | | (M2, Ah) | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | T2C0 | T2C0.15 | T2C0.14 | T2C0.13 | T2C0.12 | T2C0.11 | T2C0.10 | T2C0.9 | T2C0.8 | T2C0.7 | T2C0.6 | T2C0.5 | T2C0.4 | T2C0.3 | T2C0.2 | T2C0.1 | T2C0.0 | | (MZ, BN) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 5 | 0 | 0 | 0 | 0 | 0 101 | 0 | 0 5 | | (M2 Ch) | 0 | 0 | 0 | 0 | c | 0 | 0 | 0 | L CL | 0 | 0 | 0 | 2 0 | U U | 200 | OZEL | | T2V1 | T2V1.15 | T2V1.14 | T2V1.13 | T2V1.12 | T2V1.11 | T2V1.10 | T2V1.9 | T2V1.8 | T2V1.7 | T2V1.6 | T2V1.5 | T2V1.4 | T2V1.3 | T2V1.2 | T2V1.1 | T2V1.0 | | (M2, Dh) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | T2R1 | T2R1.15 | T2R1.14 | T2R1.13 | T2R1.12 | T2R1.11 | T2R1.10 | T2R1.9 | T2R1.8 | T2R1.7 | T2R1.6 | T2R1.5 | T2R1.4 | T2R1.3 | T2R1.2 | T2R1.1 | T2R1.0 | | (M2, Eh) | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 12C1 | T2C1.15 | T2C1.14 | T2C1.13 | T2C1.12 | T2C1.11 | T2C1.10 | T2C1.9 | T2C1.8 | T2C1.7 | T2C1.6 | T2C1.5 | T2C1.4 | T2C1.3 | T2C1.2 | T2C1.1 | T2C1.0 | | (INIZ, FII)<br>TOCEGO | o | > | > | > | > | > | > | > | > | TSDIVS | TSDIV1 | TSDIVO | TOMO | 0 11 | COFO | 0.772 | | (M2 10h) | 0 | 0 | | 0 | | 0 | 0 | | 0 | ٥ | 1 | 04107 | OINZ. | 5 0 | 200 | 2/0 | | T2CFG1 | » | P | P | P | P | » | -<br> | » | o | T2DIV2 | T2DIV1 | T2DIV0 | T2MD | COF1 | CCF0 | C/T2 | | (M2, 11b) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ICDT0 | ICDT0.15 | ICDT0.14 | ICDT0.13 | ICDT0.12 | ICDT0.11 | ICDT0.10 | ICDT0.9 | ICDT0.8 | ICDT0.7 | ICDT0.6 | ICDT0.5 | ICDT0.4 | ICDT0.3 | ICDT0.2 | ICDT0.1 | ICDT0.0 | | ICDT1 | ICDT1.15 | ICDT1.14 | ICDT1.13 | ICDT1.12 | ICDT1.11 | ICDT1.10 | ICDT1.9 | ICDT1.8 | ICDT1.7 | ICDT1.6 | ICDT1.5 | ICDT1.4 | ICDT1.3 | ICDT1.2 | ICDT1.1 | ICDT1.0 | | (M2, 19h) | DB | ICDC | | 1 | 1 | 1 | 1 | 1 | | 1 | DME | 1 | REGE | ı | CMD3 | CMD2 | CMD1 | CMD0 | | (MZ, 1Ah) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MO | 0 | MO | 0 | DW<br>PSS1 | PSSO | SPE | MXC XX | | (M2, 1Bh) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ICDB | 1 | 1 | I | 1 | 1 | 1 | 1 | 1 | ICDB.7 | ICDB.6 | ICDB.5 | ICDB.4 | ICDB.3 | ICDB.2 | ICDB.1 | ICDB.0 | | (M2, 1Ch) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ICDA | ICDA.15 | ICDA.14 | ICDA.13 | ICDA.12 | ICDA.11 | ICDA.10 | ICDA.9 | ICDA.8 | ICDA.7 | ICDA.6 | ICDA.5 | ICDA.4 | ICDA.3 | ICDA.2 | ICDA.1 | ICDA:0 | | MZ, 1Un) | 0<br>ICDD:15 | 0<br>ICDD:14 | 0<br>ICDD:13 | 0<br>ICDD:12 | 0<br>ICDD:11 | 0<br>ICDD:10 | U<br>ICDD:9 | U<br>ICDD:8 | ICDD:7 | O OI | O<br>ICDD:5 | ICDD:4 | UCDD:3 | U<br>ICDD:2 | U<br>ICDD:1 | ICDD:0 | | (M2, 1Eh) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | T2CNA2 | ſ | I | | I | - | I | 1 | I | ET2 | T20E0 | T2POL0 | TR2L | TR2 | CPRL2 | SS2 | G2EN | | (M3, 0h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | T2H2 | | | 1 | | | | | | T2H2.7 | T2H2.6 | T2H2.5 | T2H2.4 | T2H2.3 | T2H2.2 | T2H2.1 | T2H2.0 | | (M3, 1h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 120027 | 0 | 0<br>TODIO E | 0 | 0<br>T2DU22 | 0 | 120021 | 0 | | (M3.2h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0.27772 | 0 | 0 | 0 | 0 | 0 | 0.27.0 | | T2CH2 | · | · | ) | · | · | ) | ) | ) | T2CH2.7 | T2CH2.6 | T2CH2.5 | T2CH2.4 | T2CH2.3 | T2CH2.2 | T2CH2.1 | T2CH2.0 | | (M3, 3h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | 1 | Table 5. Peripheral Register Bit Functions and Reset Values (continued) Table 5. Peripheral Register Bit Functions and Reset Values (continued) | | | 2 TC2L | | T2 | 1 T2R2.0 | | .1 T2C2.0 | ( | | S | $\perp$ | ERO | | Z | | OOIE.U | .1 CORE.0 | | E COIE | 0 | 1 | + | 3 | S.2 CORMS.1 | + | A.2 COTMA.1 | | <u></u> | | + | D | Н | | 0 HI | | TH DTUP | Н | | HI DILIP | - | D. | Н | | - | | | | |--------------|-------|---------|--------------|---------|--------------|----------|-----------|--------|-----------|--------|----------|----------|----------|--------|----------|--------|-----------|----------|--------|----------|---------|------|--------------|-------------|----------|-------------|----------|---------|------------|-----------|---------|-----------|---------|--------------|-----------|---------|-----------|---------|----------|-----------|---------|-----------|---------|-----------|--------|-----------|---------------------| | | 1 | TCC2 | 0 | T2V2.1 | T2R2. | 0 | T2C2. | | 50 | ш | - | ER1 | 0 | INTIN1 | 0 | - i | CORE.1 | 0 | COBIE | 0 | CODP. | + | GOOD O | 8 | + | COT | 0 | ROW/TIH | U DI MILI | 0 | ROW/TIH | 0 | ROW/TIH | O<br>BOW/TIH | 0 | ROW/TIH | 0 | ROW/TIH | BOW/TIH | 0 | ROW/TIH | 0 | ROW/TIH | 0 | | Z ( | BOW/TH | | | 2 | TF2L | 0 | T2V2.2 | U<br>T2R2.2 | 0 | T2C2.2 | 0 10 | 5 | AUTOB | 0 | ER2 | 0 | INTIN2 | 0 | COLEZ | CORE.2 | 0 | 1 | 0 | CODP.2 | 0 0 | COUDE | COF | +- | COTMA.3 | 0 | MTRQ | OTM | 0 | MTRQ | 0 | MTRQ | MTRO | 0 | MTRQ | 0 | MTRO | MTRO | 0 | MTRQ | 0 | MTRQ | 0 | 2 | 2 0 | O MTRO | | | 3 | TF2 | 0 | T2V2.3 | U<br>T2R2.3 | 0 | T2C2.3 | TOMOT | O | CRST | - | XX | 0 | INTIN3 | 0 | COUE.3 | CORE.3 | 0 | COBPR6 | 0 | CODP.3 | 0 00 | S.GODD.S | CORMS.4 | 0 | COTMA.4 | 0 | EXTRO | | 0 2 | EXTRQ | 0 | EXTRO | EXTRO | 0 | EXTRQ | 0 | EXTRO | FXTRO | 0 | EXTRQ | 0 | EXTRO | 0 (1 | EX EX | C | 0<br>EXTRO | | | 4 | I | 0 | T2V2.4 | U<br>T2R2.4 | 0 | T2C2.4 | OVICET | 0 | SIESTA | 0 | RXS | 0 | INTIN4 | 0 | COLE:4 | CORE.4 | 0 | COBPR7 | 0 | C0DP.4 | 0 0 | 4.000.4 | CORMS.5 | 0 | COTMA.5 | 0 | INTRO | OGEN | 0 | INTRQ | 0 | INTRO | 0<br>INTRO | 0 | INTRQ | 0 | INTRO | INTRO | 0 | INTRQ | 0 | INTRQ | 0 | OH N | _ | 0<br>INTRO | | | 2 | 1 | 0 | T2V2.5 | U<br>T2R2.5 | 0 | T2C2.5 | TOUNT | 0 | PDE | 0 | WKS | 0 | INTIN5 | 0 100 | COLES | CORE.5 | 0 | AID | 0 | CODP.5 | 0 00 | COODES | CORMS.6 | 0 | COTMA.6 | 0 | EBI | | 0 | ERI | 0 | EBI | O<br>FBI | 0 | ERI | 0 | EBI | FBIO | 0 | ERI | 0 | EBI | 0 [ | EKI | _ | 0<br>EBI | | | 6 | | 0 | T2V2.6 | U<br>T2R2.6 | 0 | T2C2.6 | TODIVO | 0 | STIE | 0 | EC96/128 | 0 | INTIN6 | 0 | CUIE.6 | CORE.6 | 0 | INCDEC | 0 | CODP.6 | 0 | CODE | CORMS.7 | 0 | COTMA.7 | 0 | ETI | O E | 0 | ETI | 0 | ETI | 0<br>FTI | 0 | ETI | 0 | ETI | FTI | 0 | ETI | 0 | ETI | 0 [ | EII | C | 0<br>ETI | | ВІТ | 7 | ET2L | 0 | T2V2.7 | U<br>T2R2.7 | 0 | T2C2.7 | Þ | c | FRIE | 0 | BSS | 0 | INTIN7 | 0 0 | CUIE./ | CORE.7 | 0 | CANOBA | 0 | CODP.7 | 0 0 | CODE./ | CORMS.8 | 0 | COTMA.8 | 0 | MSRDY | U | 0 | MSRDY | 0 | MSRDY | 0<br>MSRDY | 0 | MSRDY | 0 | MSRDY | MSRDY | 0 | MSRDY | 0 | MSRDY | 0 | MSHUY | c | 0<br>MSRDY | | REGISTER BIT | 8 | 1 | 0 | T2V2.8 | U<br>T2R2.8 | 0 | T2C2.8 | > | 0 | > | 0 | 1 | 0 | I | 0 | 0 | > | 0 | 1 | 0 | CODP.8 | | CODD:0 | CORMS.9 | 0 | COTMA.9 | 0 | 0 | O | 0 | I | 0 | I | 0 | 0 | 1 | 0 | 0 | > | 0 | I | 0 | | 0 | 1 | C | 0 | | | 6 | 1 | 0 | T2V2.9 | U<br>T2R2.9 | 0 | T2C2.9 | Þ | 0 | > | 0 | | 0 | I | 0 | 0 | > | 0 | 1 | 0 | CODP.9 | 0 0 | 6000<br>6000 | CORMS.10 | 0 | COTMA. 10 | 0 | 0 | 0 | 0 | 1 | 0 | I | 0 | 0 | | 0 | 0 | > | 0 | I | 0 | | 0 | - | _ | 0 | | | 10 | 1 | 0 | T2V2.10 | U<br>T2R2.10 | 0 | T2C2.10 | 5 | 0 | ) | 0 | | 0 | 1 | 0 | 0 | > | 0 | | 0 | C0DP.10 | | COCDB: 10 | S.11 | + | 4.11 | 0 | 0 | D | 0 | 1 | 0 | I | 0 | 0 | | 0 | 0 | > | 0 | 1 | 0 | 1 | 0 | | C | 0 | | | 11 | ı | 0 | T2V2.11 | U<br>T2R2.11 | 0 | T2C2.11 | D) | 0 | ) | 0 | | 0 | I | 0 | 0 | > | 0 | | 0 | C0DP.11 | 7 | | CORMS.12 | - | 4.12 | 0 | 0 | 0 | 0 | 1 | 0 | I | 0 | 0 | | 0 | 0 | > | 0 | | 0 | | 0 | 1 | c | 0 | | | 12 | 1 | 0 | T2V2.12 | U<br>T2R2.12 | 0 | T2C2.12 | > | 0 | ) | 0 | | 0 | I | 0 | 0 | > | 0 | 1 | 0 | C0DP.12 | | 2000 | CORMS.13 | _ | A. 13 | 0 | 0 | 0 | 0 | 1 | 0 | I | 0 | 0 | | 0 | 0 | 0 | 0 | I | 0 | ı | 0 | I | _ | 0 | | | 13 | ı | 0 | T2V2.13 | U<br>T2R2.13 | 0 | T2C2.13 | o | c | ) | 0 | 1 | 0 | I | 0 | 0 | > | 0 | | 0 | C0DP.13 | 9 | COUDE. 13 | CORMS.14 ( | | C0TMA.14 ( | 0 | 0 | 0 | 0 | 1 | 0 | I | 0 | 0 | 1 | 0 | 0 | > | 0 | ı | 0 | ı | 0 | 1 | _ | 0 | | | 14 | 1 | 0 | T2V2.14 | U<br>T2R2.14 | 0 | T2C2.14 | 0 | 0 | ) | 0 | | 0 | | 0 | 0 | > | 0 | | 0 | 14 | + | 4 | CORMS.15 | _ | COTMA.15 | 0 | 0 | 0 | 0 | 1 | 0 | I | 0 | 0 | | 0 | 0 | > | 0 | | 0 | | 0 | I | _ | 0 | | | 15 | | 0 | T2V2.15 | U<br>T2R2.15 | 0 | T2C2.15 | o | 0 | ) | 0 | | 0 | I | 0 | 0 | > | 0 | | 0 | .15 | + | 0 | )<br> | 0 | | 0 | 0 | D) | 0 | 1 | 0 | | 0 | 0 | | 0 | 0 | > | 0 | I | 0 | | 0 | 1 | _ | 0 | | REGISTER | CONDO | (M3 8h) | (IVIS, OI I) | T2V2 | (M3, 9h) | (M3, Ah) | T2C2 | TOCEGO | (M3, 10h) | COC | (M4, 0h) | COS | (M4, 1h) | COIR | (M4, 2h) | MA 39) | CORE | (M4, 4h) | COR | (M4, 5h) | CODP | | (M4 7b) | CORMS | (M4, 8h) | COTMA | (M4, 9h) | COM1C | (IM4, LID) | (M4, 12h) | COM3C | (M4, 13h) | COM4C | (M4, 14h) | (M4, 15h) | COMEC | (M4, 16h) | COM7C | COMBC. | (M4, 18h) | COM9C | (M4, 19h) | COM10C | (M4, 1Ah) | COM11C | (MAI 1Bh) | (M4, 1Bh)<br>C0M12C | | REGISTER | | | | | | | | REGISTER BIT | ' BIT | | | | | | | | |-----------|--------|--------|--------|--------|---------|---------|--------|--------------|--------|--------|--------|--------|--------|--------|---------|--------| | 000444 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 2 | 4 | 3 | 2 | - 1 | 0 | | COM14C | | | | | | | | I | MSRDY | ELI | ERI | INTRQ | EXTRQ | MTRQ | HIT/WOR | DTUP | | (M4, IEN) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | C0M15C | | | | - | | | | | MSRDY | ETI | ERI | INTRQ | EXTRQ | MTRQ | ROW/TIH | ANIO | | (M4, 1Fh) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | VMC | - | | | | | | | 1 | 1 | 1 | VIOBI1 | VIOBIO | VDB11 | VDBIO | VDBR1 | VDBR0 | | (M5, 0h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | S | S | | APE | _ | | | VIBE | VDBE | ADPE | | | PGG2 | PGG1 | PGG0 | TSE | PGAE | | DACE | ADCE | | (M5, 1h) | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ACNT | ADCMX4 | ADCMX3 | ADCMX2 | ADCMX1 | ADCMX0 | ADCDIF | ADCBIP | | | ADCDUL | | ADCASD | ADCBY | ADCS2 | ADCS1 | ADCS0 | | (M5, 2h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DCNT | 1 | - | I | 1 | | - | 1 | 1 | 1 | DACLD2 | DACLD1 | DACLD0 | 1 | - | _ | _ | | (M5, 3h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DACI | 1 | - | I | 1 | DACI.11 | DACI.10 | DACI.9 | DACI.8 | DACI.7 | DACI.6 | DACI.5 | DACI.4 | DACI.3 | DACI.2 | DACI.1 | DACI.0 | | (M5, 4h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DACO | _ | | - | | DACO.11 | DACO.10 | DACO.9 | DACO.8 | DACO.7 | DACO.6 | DACO.5 | DACO.4 | DACO.3 | DACO.2 | DACO.1 | DACO.0 | | (M5, 6h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ADCD | _ | | - | | ADCD:11 | ADCD:10 | ADCD.9 | ADCD.8 | ADCD.7 | ADCD.6 | ADCD.5 | ADCD.4 | ADCD.3 | ADCD.2 | ADCD.1 | ADCD.0 | | (M5, 8h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OST | TSO.15 | TSO.14 | TSO.13 | TSO.12 | TSO.11 | TSO.10 | 6.OST | TSO.8 | TSO.7 | TSO.6 | TSO.5 | TSO.4 | E:OSL | TS0.2 | TSO.1 | 0'OSL | | (M5, 9h) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | AIE | | | | - | | | | | | HFFIE | VIOBIE | DVBIE | | AORIE | ADCIE | | | (M5, Ah) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Į. | | ASR | VIOLVL | DVLVL | | | XHFRY | | | | | HFFINT | VIOBI | DVBI | | ADCOV | ADCRY | _ | | (M5, Bh) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OSCC | | | - | | HF0C1 | HFOC0 | HFIC1 | HFIC0 | ADCCD2 | ADCCD1 | ADCCD0 | | | EXTHF | RCE | HE | | (M5, Ch) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | | | | | | | | | | | | | | | | | Bits indicated by "—" are unused. Bits indicated by "ST" reflect the input signal state. Bits indicated by "S" are only affected by a POR and not by other forms of reset. These bits are set to 0 after a POR. Bits indicated by "DB" have read/write access only in background or debug mode. These bits are cleared after a POR. Bits indicated by "DW" are only written to in debug mode. These bits are cleared after a POR. The OSCC register is cleared to 0002h after a POR and is not affected by other forms of reset. Table 5. Peripheral Register Bit Functions and Reset Values (continued) # Typical Operating Circuit | AND A REFDAC MAXQ20 16-BIT RISC MICRO PROGRAM FLASH 512B DATA FLASH 512 BYTES DATA RAM MIXIM LD0 MAX5024 SET **Pin Configuration** ## **Chip Information** PROCESS: BiCMOS and CMOS ## **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |---------------|-----------------|-------------| | MAXQ7666BATM+ | -40°C to +125°C | 48 TQFN-EP* | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. ## \_Package Information For the latest package outline information and land patterns, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>. | PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO. | |--------------|--------------|----------------| | 48 TQFN-EP | T4877MK-6 | <u>21-0199</u> | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. <sup>\*</sup>EP = Exposed pad.