

# SANYO Semiconductors DATA SHEET



# Serial SPI EEPROM (SPI Bus) (64Kbit)

#### Overview

The LE25LB643 is a 64Kbit EEPROM that supports serial peripheral interface (SPI). It realizes high speed operation and high level reliability by incorporating SANYO's high performance CMOS EEPROM technology. The interface is compatible with SPI bus protocol, therefore, it is best suited for applications that require small-scale rewritable nonvolatile parameter memory. Moreover, the LE25LB643 has a 32 bytes page rewrite function that provides rapid data rewriting.

#### Features

- Capacity
- Single supply voltage
- Serial interface
- Operating clock frequency
- Low current dissipation
- $: 3\mu A (max.)$ : Standby

: 64Kbits (8K×8bits)

: 1.8V to 3.6V

: 32bytes

: 10ms

: Active (Read) : 1 mA (max.)

: SPI Mode0, Mode3 supported

: 5MHz (2.5V to 3.6V), 3MHz (1.8V to 3.6V)

- : Active (Rewrite) : 3mA (max.)
- Page write function
- Rewrite time
- Number of rewrite times
- Data retention period
- High reliability
- $: 10^{6}$  times/Address : 20years
- - : Adopts SANYO's proprietary symmetric memory array configuration (USP6947325) Incorporates a feature to prohibit write operations under low voltage conditions.

\* This product is licensed from Silicon Storage Technology, Inc. (USA), and manufactured and sold by SANYO Semiconductor Co., Ltd.

- Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment (home appliances, AV equipment, communication device, office equipment, industrial equipment etc.). The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for applications outside the standard applications of our customer who is considering such use and/or outside the scope of our intended standard applications, please consult with us prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use.
- Specifications of any and all SANYO Semiconductor Co., Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

SANYO Semiconductor Co., Ltd. www.semiconductor-sanyo.com/network

# Package Dimensions

unit : mm (typ) 3032D [LE25LB643M]



# Packages

MFP8 (225mil) MSOP8 (150mil) : LE25LB643M : LE25LB643TT

# **Pin Assignment**



# Pin Descriptions

| PIN.1 | CS              | Chip select        |  |  |  |
|-------|-----------------|--------------------|--|--|--|
| PIN.2 | SO              | Serial data output |  |  |  |
| PIN.3 | WP              | Write protect      |  |  |  |
| PIN.4 | V <sub>SS</sub> | Ground             |  |  |  |
| PIN.5 | SI              | Serial data input  |  |  |  |
| PIN.6 | SCK             | Serial clock       |  |  |  |
| PIN.7 | HOLD            | Hold               |  |  |  |
| PIN.8 | V <sub>DD</sub> | Power supply       |  |  |  |

# **Block Diagram**



unit : mm (typ) 3245B [LE25LB643TT]



# **Specifications**

Absolute Maximum Rating/If an electrical stress exceeding the maximum rating is applied, the device may be damaged.

| Parameter                      | Symbol | Conditions | Ratings                      | Unit |
|--------------------------------|--------|------------|------------------------------|------|
| Storage temperature            |        |            | -65 to +150                  | °C   |
| Supply voltage                 |        |            | -0.5 to 4.6                  | V    |
| DC input voltage               |        |            | -0.5 to V <sub>DD</sub> +0.5 | V    |
| Overshoot voltage (below 20ns) |        |            | -1.0 to V <sub>DD</sub> +0.5 | V    |

### **Operating Conditions**

| Parameter                | Symbol | Conditions | Ratings    | Unit |
|--------------------------|--------|------------|------------|------|
| Operating temperature    |        |            | -40 to +85 | °C   |
| Operating supply voltage |        |            | 1.8 to 3.6 | V    |

#### **DC Electrical Characteristics**

| Parameter                   | Symbol           | Conditions                                                                                                                                                                                                                                                                                                                                                            | min                | typ | max                  | Unit |
|-----------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|----------------------|------|
| Supply current when reading | ICCR             | $\label{eq:started_constraints} \begin{split} \overline{\text{CS}} &= 0.1 \text{V}_{\text{DD}}, \overline{\text{HOLD}} = \overline{\text{WP}} = 0.9 \text{V}_{\text{DD}} \\ \text{SI} &= 0.1 \text{V}_{\text{DD}} / 0.9 \text{V}_{\text{DD}}, \text{SO} = \text{Open} \\ \text{Operating frequency} &= 5 \text{MHz}, \text{V}_{\text{DD}} = 3.6 \text{V} \end{split}$ |                    |     | 1                    | mA   |
|                             |                  | $\label{eq:started_constraints} \begin{array}{l} \overline{\text{CS}} = 0.1 \text{V}_{\text{DD}}, \overline{\text{HOLD}} = \overline{\text{WP}} = 0.9 \text{V}_{\text{DD}} \\ \text{SI} = 0.1 \text{V}_{\text{DD}}/0.9 \text{V}_{\text{DD}}, \text{SO} = \text{Open} \\ \text{Operating frequency} = 5 \text{MHz}, \text{V}_{\text{DD}} = 2.5 \text{V} \end{array}$   |                    |     | 0.5                  | mA   |
|                             |                  | $\label{eq:started_constraints} \begin{split} \overline{\text{CS}} &= 0.1 \text{V}_{\text{DD}}, \overline{\text{HOLD}} = \overline{\text{WP}} = 0.9 \text{V}_{\text{DD}}\\ \text{SI} &= 0.1 \text{V}_{\text{DD}}/0.9 \text{V}_{\text{DD}}, \text{SO} = \text{Open}\\ \text{Operating frequency} &= 3\text{MHz}, \text{V}_{\text{DD}} = 1.8 \text{V} \end{split}$      |                    |     | 0.3                  | mA   |
| Supply current when writing | ICCW             | V <sub>DD</sub> = 3.6V., V <sub>IN</sub> = 0.1V <sub>DD</sub> /0.9V <sub>DD</sub>                                                                                                                                                                                                                                                                                     |                    |     | 3                    | mA   |
| CMOS standby current        | I <sub>SB</sub>  | $\frac{\overline{\text{CS}}}{\text{CS}} = \text{V}_{\text{DD}}, \text{V}_{\text{IN}} = \text{V}_{\text{DD}} \text{ or } \text{V}_{\text{SS}}$ $\text{V}_{\text{DD}} = 3.6\text{V}$                                                                                                                                                                                    |                    |     | 3                    | μΑ   |
|                             |                  | $\overline{CS} = V_{DD}, V_{IN} = V_{DD} \text{ or } V_{SS}$ $V_{DD} = 2.5V$                                                                                                                                                                                                                                                                                          |                    |     | 2                    | μΑ   |
| Input leakage current       | ILI              | $V_{IN} = V_{SS}$ to $V_{DD}$ , $V_{DD} = V_{DD}$ max.                                                                                                                                                                                                                                                                                                                | -2                 |     | 2                    | μΑ   |
| Output leakage current      | ILO              | $V_{IN} = V_{SS}$ to $V_{DD}$ , $V_{DD} = V_{DD}$ max.                                                                                                                                                                                                                                                                                                                | -2                 |     | 2                    | μΑ   |
| Input low voltage           | VIL              | V <sub>DD</sub> = V <sub>DD</sub> max.                                                                                                                                                                                                                                                                                                                                | -0.3               |     | 0.3V <sub>DD</sub>   | V    |
| Input high voltage          | VIH              | V <sub>DD</sub> = V <sub>DD</sub> min.                                                                                                                                                                                                                                                                                                                                | 0.7V <sub>DD</sub> |     | V <sub>DD</sub> +0.3 | V    |
| Output low voltage          | V <sub>OL1</sub> | $I_{OL} = 3.0$ mA, $V_{DD} = 2.5$ V to 3.6V                                                                                                                                                                                                                                                                                                                           |                    |     | 0.4                  | V    |
|                             | V <sub>OL2</sub> | $I_{OL} = 0.7 \text{mA}, V_{DD} = 1.8 \text{V to } 3.6 \text{V}$                                                                                                                                                                                                                                                                                                      |                    |     | 0.2                  | V    |
| Output high voltage         | VOH1             | I <sub>OH</sub> = -0.4mA, V <sub>DD</sub> = 2.5V to 3.6V                                                                                                                                                                                                                                                                                                              | 0.8V <sub>DD</sub> |     |                      | V    |
|                             | V <sub>OH2</sub> | $I_{OH} = -0.1$ mA, $V_{DD} = 1.8$ V to 3.6V                                                                                                                                                                                                                                                                                                                          | 0.8V <sub>DD</sub> |     |                      | V    |

#### **Capacitance** at $Ta = 25^{\circ}C$ , f = 1.0MHz

| Parameter              | Symbol          | Conditions           | min | typ | max | Unit |
|------------------------|-----------------|----------------------|-----|-----|-----|------|
| Output pin capacitance | C <sub>DQ</sub> | $V_{DQ} = 0V$        |     |     | 12  | pF   |
| Input pin capacitance  | C <sub>IN</sub> | V <sub>IN</sub> = 0V |     |     | 6   | pF   |

Note : These parameters are sampled and not 100% tested.

#### **AC Electrical Characteristics**

| Input pulse level          | $0.2 \times V_{DD}$ to $0.8 \times V_{DD}$ |
|----------------------------|--------------------------------------------|
| Input pulse rise/fall time | 10ns                                       |
| Output detection voltage   | 0.5×V <sub>DD</sub>                        |
| Output load                | 30pF                                       |

### AC Characteristics (at FCLK = 5MHz)/V<sub>DD</sub> = 2.5V to 3.6V

| Parameter                                         | Symbol            | Conditions | min | typ | max | Unit |
|---------------------------------------------------|-------------------|------------|-----|-----|-----|------|
| Clock frequency                                   | FCLK              |            |     |     | 5   | MHz  |
| SCK logic high level pulse width                  | <sup>t</sup> CLHI |            | 90  |     |     | ns   |
| SCK logic low level pulse width                   | <sup>t</sup> CLLO |            | 90  |     |     | ns   |
| Input signal rise/fall time                       | t <sub>RF</sub>   |            |     |     | 1   | us   |
| CS setup time                                     | tCSS              |            | 90  |     |     | ns   |
| SCK setup time                                    | <sup>t</sup> CLS  |            | 90  |     |     | ns   |
| Data setup time                                   | t <sub>DS</sub>   |            | 20  |     |     | ns   |
| Data hold time                                    | <sup>t</sup> DH   |            | 30  |     |     | ns   |
| CS hold time                                      | <sup>t</sup> CSH  |            | 90  |     |     | ns   |
| SCK hold time                                     | <sup>t</sup> CLH  |            | 90  |     |     | ns   |
| CS standby pulse width                            | <sup>t</sup> CPH  |            | 90  |     |     | ns   |
| $\overline{\text{CS}}$ output high impedance time | <sup>t</sup> CHZ  |            |     |     | 150 | ns   |
| SCK output data time                              | tv                |            |     |     | 80  | ns   |
| Output data hold time                             | <sup>t</sup> HO   |            | 0   |     |     | ns   |
| WP setup time                                     | <sup>t</sup> WPS  |            | 30  |     |     | ns   |
| WP hold time                                      | <sup>t</sup> WPH  |            | 30  |     |     | ns   |
| HOLD setup time                                   | tHS               |            | 30  |     |     | ns   |
| HOLD hold time                                    | <sup>t</sup> HH   |            | 30  |     |     | ns   |
| HOLD output low impedance time                    | tHLz              |            |     |     | 50  | ns   |
| HOLD output high impedance time                   | tHHz              |            |     |     | 100 | ns   |
| Write cycle time                                  | tWC               |            |     |     | 5   | ms   |
| SCK output low impedance time                     | <sup>t</sup> CLZ  |            | 0   |     |     | ns   |

### AC Characteristics (at FCLK = 3MHz)/VDD = 1.8V to 3.6V

| Parameter                        | Symbol            | Conditions | min | typ | max | Unit |
|----------------------------------|-------------------|------------|-----|-----|-----|------|
| Clock frequency                  | FCLK              |            |     |     | 3   | MHz  |
| SCK logic high level pulse width | <sup>t</sup> CLHI |            | 120 |     |     | ns   |
| SCK logic low level pulse width  | <sup>t</sup> CLLO |            | 120 |     |     | ns   |
| Input signal rise/fall time      | <sup>t</sup> RF   |            |     |     | 1   | us   |
| CS setup time                    | tCSS              |            | 100 |     |     | ns   |
| SCK setup time                   | <sup>t</sup> CLS  |            | 100 |     |     | ns   |
| Data setup time                  | <sup>t</sup> DS   |            | 30  |     |     | ns   |
| Data hold time                   | <sup>t</sup> DH   |            | 50  |     |     | ns   |
| CS hold time                     | <sup>t</sup> CSH  |            | 100 |     |     | ns   |
| SCK hold time                    | <sup>t</sup> CLH  |            | 150 |     |     | ns   |
| CS standby pulse width           | <sup>t</sup> CPH  |            | 120 |     |     | ns   |
| CS output high impedance time    | <sup>t</sup> CHZ  |            |     |     | 200 | ns   |
| SCK output data time             | tv                |            |     |     | 150 | ns   |
| Output data hold time            | <sup>t</sup> HO   |            | 0   |     |     | ns   |
| WP setup time                    | <sup>t</sup> WPS  |            | 30  |     |     | ns   |
| WP hold time                     | <sup>t</sup> WPH  |            | 30  |     |     | ns   |
| HOLD setup time                  | <sup>t</sup> HS   |            | 30  |     |     | ns   |
| HOLD hold time                   | tнн               |            | 30  |     |     | ns   |
| HOLD output low impedance time   | <sup>t</sup> HLz  |            |     |     | 120 | ns   |
| HOLD output high impedance time  | <sup>t</sup> HHz  |            |     |     | 120 | ns   |
| Write cycle time                 | tWC               |            |     |     | 10  | ms   |
| SCK output low impedance time    | <sup>t</sup> CLZ  |            | 0   |     |     | ns   |

# Table 1 Command Settings

|                       |         | 1                     |         |         |         |         |         |
|-----------------------|---------|-----------------------|---------|---------|---------|---------|---------|
| Command               | 1st bus | 2nd bus               | 3rd bus | 4th bus | 5th bus | 6th bus | nth bus |
| Command               | cycle   | cycle                 | cycle   | cycle   | cycle   | cycle   | cycle   |
| Write enable          | 0.01    |                       |         |         |         |         |         |
| (WREN)                | 06h     |                       |         |         |         |         |         |
| Write disable         | 0.41    |                       |         |         |         |         |         |
| (WRDI)                | 04h     |                       |         |         |         |         |         |
| Status register read  | 0.51    |                       |         |         |         |         |         |
| (RDSR)                | 05h     |                       |         |         |         |         |         |
| Status register write | 0.11    | <b>B</b> 4 <b>T</b> 4 |         |         |         |         |         |
| (WRSR)                | 01h     | DATA                  |         |         |         |         |         |
| Read                  | 0.01    | 445.40                |         |         |         |         |         |
| (READ)                | 03h     | A15-A8                | A7-A0   |         |         |         |         |
| Write                 |         |                       |         | *1      | *1      | *1      | *1      |
| (WRITE)               | 02h     | A15-A8                | A7-A0   | PD *1   | PD *1   | PD *1   | PD *1   |

Explanatory notes for Table 1

The "h" following each code indicates that the number given is in hexadecimal notation.

Addresses A15 - A13 for all commands are "don't care."

\*1: "PD" stands for page program data. Any amount of data from 1 to 32 bytes is input.

# Figure 2 Serial Input Timing

(SPI Mode 0)



(SPI Mode 3)



# Figure 3 Serial Output Timing

(SPI Mode 0)



#### (SPI Mode 3)



#### **Description of Commands and Their Operations**

"Table 1 Command Settings" provides a list and overview of the commands. A detailed description of the functions and operations corresponding to each command is presented below.

### 1. Read (READ)

Consisting of the first through third bus cycles, the read command inputs the 16-bit addresses following (03h), and the data in the designated addresses is output synchronized to SCK. The data is output from SO on the falling edge of third bus cycle bit0 as a reference. "Figure 4 READ" shows the timing waveforms.

When SCK is input continuously after the read command has been input and the data in the designated addresses has been output, the address is automatically incremented inside the device while SCK is being input, and the corresponding data is output in sequence. If the SCK input is continued after the internal address arrives at the highest address, the internal address returns to the lowest address (0000h), and data output is continued. By setting the logic level of  $\overline{CS}$  to high, the device is deselected, and the read cycle ends. While the device is deselected, the output pin SO is in a high-impedance state.

# Figure 4 READ



- Addresses A15 A13 are "don't care."
- In synchronization with the rising edges of 0 to 23 clock signals, the command is identified and the addresses are taken in through SI.
- In synchronization with the falling edges of 23 clock signal or later, the data is output to SO.

### 2. Status Registers

The status registers read the operating and setting statuses inside the device from outside (status register read) and set the protect information (status register write). There are 8 bits in total, and "Table 2 Status Registers" gives the significance of each bit.

| Bit  | Name | Logic | Function                                       | Power-on time<br>Information |
|------|------|-------|------------------------------------------------|------------------------------|
| Bit0 | RDY  | 0     | Ready                                          | 0                            |
|      |      | 1     | Busy (in write operation)                      |                              |
| Bit1 | WEN  | 0     | Write disabled                                 | 0                            |
|      |      | 1     | Write enabled                                  |                              |
| Bit2 | BP0  | 0     |                                                | Nonvolatile                  |
|      |      | 1     | Block protect information                      | information                  |
| Bit3 | BP1  | 0     | See status register description on BP0 and BP1 | Nonvolatile                  |
|      |      | 1     |                                                | information                  |
| Bit4 | ×    | 0     | Reserved bit                                   | 0                            |
| Bit5 | ×    | 0     | Reserved bit                                   | 0                            |
| Bit6 | ×    | 0     | Reserved bit                                   | 0                            |
| Bit7 | SRWP | 0     | Status register write enabled                  | Nonvolatile                  |
|      |      | 1     | Status register write disabled                 | information                  |

#### **Table 2 Status Registers**

# 2-1. Status Register Read (RDSR)

The contents of the status registers can be read using the status register read command. This command can be executed even during write operation.

"Figure 5 Status Register READ" shows the timing waveforms of status register read. Consisting only of the first bus cycle, the status register command outputs the contents of the status registers synchronized to the falling edge of the clock (SCK) with which the eighth bit of (05h) has been input. In terms of the output sequence, SRWP (bit7) is the first to be output, and each time one clock is input, all the other bits up to  $\overline{RDY}$  (bit0) are output in sequence, synchronized to the falling clock edge. If the clock input is continued after  $\overline{RDY}$  (bit0) has been output, the data is output by returning to the bit (SRWP) that was first output, after which the output is repeated as long as the clock input is continued. The data can be read by the status register read command at any time.

# Figure 5 Status Register Read



#### 2-2. Status Register Write (WRSR)

The information in status registers BP0, BP1, and SRWP can be rewritten using the status register write command.  $\overline{\text{RDY}}$ , WEN, bit4, bit5, and bit6 are read-only bits and cannot be rewritten. The information in bits BP0, BP1, and SRWP is stored in the non-volatile memory, and when it is written in these bits, the contents are retained even at power-down.

"Figure 6 Status Register Write" shows the timing waveforms of status register write, and Figure 11 shows a status register write flowchart. Consisting of the first and second bus cycles, the status register write command initiates the internal write operation at the rising  $\overline{CS}$  edge after the data has been input following (01h). By the operation of this command, the information in bits BP0, BP1, and SRWP can be rewritten. Since bits  $\overline{RDY}$  (bit0), WEN (bit1), bit4, bit5, and bit6 of the status register cannot be written, no problem will arise if an attempt is made to set them to any value when rewriting the status register. Status register write ends can be detected by  $\overline{RDY}$  of status register read. Information in the status register can be rewritten 1,000 times (min.). To initiate status register write, the logic level of the  $\overline{WP}$  pin must be set high and the status register WEN must be set to "1".

#### Figure 6 Status Register Write



# 2-3. Contents of Each Status Register

#### RDY (bit0)

#### Ready/Busy detection

The RDY register is for detecting the write end. When it is "1", the device is in a busy state, and when it is "0", it means that the write operation is completed.

#### WEN (bit1) Write enable

The WEN register is for detecting whether the device can perform write operations. If it is set to "0", the device will not perform the write operation even if the write command is input. If it is set to "1", the device can perform write operation in any area that is not block-protected.

WEN can be controlled using the write enable and write disable commands. By inputting the write enable command (06h), WEN can be set to "1", and by inputting the write disable command (04h), it can be set to "0". In the following states, WEN is automatically set to "0" in order to protect against unintentional writing.

- At power-on
- Upon completion of write
- Upon completion of status register write

\* If a write operation has not been performed inside the device because, for instance, the command input for any of the write operations has failed or a write operation has been performed for a protected address, WEN will retain the status established prior to the issue of the command concerned. Furthermore, its state will not be changed by a read operation.

#### BP0, BP1 (bits2, 3)

#### **Block Protect Settings**

Block protect BP0 and BP1 are status register bits that can be rewritten, and the memory space to be protected can be set depending on these bits. For the setting conditions, refer to "Table 3 Protect Level Setting Conditions."

## Table 3 Protect Level Setting Conditions

|                              | Status Re | gister Bits | Dente stad Ave a |  |
|------------------------------|-----------|-------------|------------------|--|
| Protection Block (Level)     | BP1       | BP0         | Protected Area   |  |
| 0 (Whole area unprotected)   | 0         | 0           | None             |  |
| 1 (Upper 1/4 area protected) | 0         | 1           | 1800h to 1FFFh   |  |
| 2 (Upper 1/2 area protected) | 1         | 0           | 1000h to 1FFFh   |  |
| 3 (Whole area protected)     | 1         | 1           | 0000h to 1FFFh   |  |

#### SRWP (bit7) **Status Register Write Protect Settings**

Status register write protect SRWP is the bit for protecting the status registers, and its information can be rewritten. When SRWP is "1" and the logic level of the WP pin is low, the status register write command is ignored, and status registers BP0, BP1, BP2, and SRWP are protected. When the logic level of the  $\overline{WP}$  pin is high, the status registers are not protected regardless of the SRWP state. The SRWP setting conditions are shown in "Table 4 SRWP Setting Conditions."

#### **Table 4 SRWP Setting Conditions**

| WP Pin | SRWP | Mode                        | Status Register | Protected Area | Unprotected Area |  |
|--------|------|-----------------------------|-----------------|----------------|------------------|--|
| 1      | 0    |                             |                 |                |                  |  |
| 0      | 0    | Software protected<br>(SPM) | Unprotected     | Protected      | Unprotected      |  |
| 1      | 1    | (SFM)                       |                 |                |                  |  |
| 0      | 1    | Hardware protected<br>(HPM) | Protected       | Protected      | Unprotected      |  |

Bit4, bit5, and bit6 are reserved bits, and have no significance.

# 3. Write Enable (WREN)

Before performing any of the operations listed below, the device must be placed in the write enable state. Operation is the same as for setting status register WEN to "1", and the state is enabled by inputting the write enable command. "Figure 7 Write Enable" shows the timing waveforms when the write enable operation is performed. The write enable command consists only of the first bus cycle, and it is initiated by inputting (06h).

- Write (WRITE)
- Status register write (WRSR)

#### 4. Write Disable (WRDI)

The write disable command sets status register WEN to "0" to prohibit unintentional writing. "Figure 8 Write Disable" shows the timing waveforms. The write disable command consists only of the first bus cycle, and it is initiated by inputting (04h).

The write disable state (WEN "0") is exited by setting WEN to "1" using the write enable command (06h).

#### Figure 7 Write Enable



### 5. Write (WRITE)

The LE25LB643 enables pages with up to 32bytes to be written. Any number of bytes from 1 to 32bytes can be written within the same sector page (page addresses : A15 to A5). "Figure 9 Write" shows the write timing waveforms, and Figure 12 shows a write flowchart. After the falling CS edge, the command (02H) is input followed by the 16-bit addresses (Add). The write data is then loaded until the rising  $\overline{CS}$  edge, and the internal addresses (A4 to A0) are incremented (Add+1) every time the data is loaded in 1-byte increments. The data loading continues until the rising  $\overline{CS}$  edge. If the data loaded has exceeded 32bytes, the 32bytes loaded last are written. The write data must be loaded in 1-byte increments, and the write operation is not performed at the rising  $\overline{CS}$  edge occurring at any other timing. The write time is 10ms (max.) when 32bytes (1page) are written at one time.

# **Figure 9 Write**



• Addresses A15 - A13 are "don't care."

#### 6. Hold Function

Using  $\overline{\text{HOLD}}$  pin, the hold function suspends serial communication (it places it in the hold status). "Figure 10  $\overline{\text{HOLD}}$ " shows the timing waveforms. The device is placed in the hold status at the falling  $\overline{\text{HOLD}}$  edge while the logic level of SCK is low, and it exits from the hold status at the rising  $\overline{\text{HOLD}}$  edge. When the logic level of SCK is high,  $\overline{\text{HOLD}}$  must not rise or fall. The hold function takes effect when the logic of  $\overline{\text{CS}}$  is low, and the hold status is exited and serial communication is reset at the rising  $\overline{\text{CS}}$  edge. In the hold status, the SO output is in the high-impedance state, and SI and SCK are "don't care."

# Figure 10 HOLD



#### 7. Hardware Data Protection

In order to protect against unintentional writing at power-on, the LE25LB643 incorporates a power-on reset function.

#### 8. Software Data Protection

This product eliminates the possibility of unintentional operations by not recognizing commands under the following conditions.

- When a write command is input and the rising  $\overline{CS}$  edge timing is not in a bus cycle (8CLK units of SCK).
- When the write data is not in 1-byte increments.
- When the status register write command is input for 2bus cycles or more.

#### 9. Power-on

In order to protect against unintentional writing,  $\overline{CS}$  must be kept at V<sub>DD</sub> at power-on. After power-on, the supply voltage has stabilized at 1.8V or higher, wait for 10µs (tpU\_READ) before inputting the command to start a read operation. Similarly, wait for 10ms (tpU\_WRITE) after the supply voltage has stabilized at 1.8V or higher before inputting the command to start a write operation.

#### **10. Decoupling Capacitor**

A0.1 $\mu$ F ceramic capacitor must be provided to each device and connected between V<sub>DD</sub> and V<sub>SS</sub> in order to ensure that the device will operate stably.

### Figure 11 Status Register Write Flowchart Figure 12 Write Flowchart



## **Application Note**

#### 1) Precautions at Power-on

In order to protect against unintentional writing, the LE25LB643 incorporates a power-on rest circuit. The following conditions must be met in order to ensure that the power-on reset circuit will operate stably. No guarantees are given for data in the event of an instantaneous power failure occurring during the write operation.

| Symbol            | Item                 | V <sub>DD</sub> = 1.8 to 3.6V |     |     | Unit |
|-------------------|----------------------|-------------------------------|-----|-----|------|
|                   |                      | min                           | typ | max | Onit |
| <sup>t</sup> RISE | Power rise time      |                               |     | 100 | ms   |
| <sup>t</sup> OFF  | Power off time       | 10                            |     |     | ms   |
| Vbot              | Power bottom voltage |                               |     | 0.2 | V    |



Note:

1). The  $\overline{CS}$  pin must be set high.

- SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein.
- SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production.
- Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellectual property rights which has resulted from the use of the technical information and products mentioned above.

This catalog provides information as of May, 2009. Specifications and information herein are subject to change without notice.