# 12-BIT, 20 MSPS, 79 mW A/D CONVERTER #### **FEATURES** - 12-Bit, 20 MSPS Analog-to-Digital Converter - Monolithic CMOS - · Internal Track-and-Hold - Low Input Capacitance: 1.4 pF - Low Power Dissipation: 79 mW - 2.8 3.6 V Power Supply Range - TTL-Compatible Outputs #### **GENERAL DESCRIPTION** The SPT7935 12-bit, 20 MSPS analog-to-digital converter has a pipelined converter architecture built in a CMOS process. It delivers high performance with a typical power dissipation of only 79 mW. With low distortion and high dynamic range, this device offers the performance needed #### **APPLICATIONS** - CCD Imaging Cameras and Sensors - Medical Imaging - RF Communications - · Document and Film Scanners - Electro-Optics - Transient Signal Analysis - Handheld Equipment for imaging, multimedia, telecommunications and instrumentation applications. The SPT7935 is available in a 44-lead Thin Quad Flat Pack (TQFP) package in the industrial temperature range (-40 to +85 °C). #### **BLOCK DIAGRAM** ## ABSOLUTE MAXIMUM RATINGS (Beyond which damage may occur) 25 °C #### **Supply Voltages Temperature** V<sub>DD1</sub> ......–0.5 V to +6 V Operating Temperature ......-40 to +85 °C V<sub>DD2</sub> .....-0.5 V to +6 V Storage Temperature ...... -65 to +125 °C V<sub>DD3</sub> .....-0.5 V to +6 V **Input Voltages** V<sub>REF</sub>+ ..... –0.5 V to (V<sub>DD</sub> +0.5 V) Note: 1. Operation at any Absolute Maximum Rating is not implied. See Electrical Specifications for proper V<sub>REF</sub>- ..... -0.5 V to (V<sub>DD</sub> +0.5 V) CLK ...... -0.5 V to (V<sub>DD</sub> +0.5 V) nominal applied conditions in typical applications. ## **ELECTRICAL SPECIFICATIONS** $T_{A} = T_{MIN} - T_{MAX} \,, \, V_{DD_1} = V_{DD_2} = V_{DD_3} = 3.3 \,\, \text{V}, \, V_{REF} - = 1.0 \,\, \text{V}, \, V_{REF} + = 2.0 \,\, \text{V}, \, Common \,\, \text{Mode Voltage} = 1.65 \,\, \text{V}, \, f_{CLK} = 20 \,\, \text{MSPS}, \, \text{Bias } 1 = 90 \,\, \mu\text{A}, \, \text{Bias } 2 = 9.5 \,\, \mu\text{A}, \, \text{Differential Input, Duty Cycle} = 50\%, \, \text{unless otherwise specified}.$ | PARAMETERS | TEST<br>CONDITIONS | TEST<br>LEVEL | MIN | SPT7935<br>TYP | MAX | UNITS | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------|--------------------------|-------------------------------------------|--------------------------|---------------------------------------| | DC Accuracy Resolution Differential Linearity Integral Linearity No Missing Codes | | V<br>V<br>VI | | 12<br>±0.6<br>±3.0<br>Guaranteed | | Bits<br>LSB<br>LSB | | Analog Input Input Voltage Range (Differential) Common Mode Input Voltage Input Capacitance Input Bandwidth (Large Signal) Offset (Mid-scale) Gain Error | V <sub>IN</sub> +=V <sub>IN</sub> -=V <sub>CM</sub> | IV<br>IV<br>V<br>V | ±0.6<br>1.2 | ±1.0<br>1.65<br>1.4<br>120<br>±1.0<br>0.3 | ±1.7<br>1.9 | V<br>V<br>pF<br>MHz<br>% FSR<br>% FSR | | Reference Voltages Reference Input Voltage Range (V <sub>REF</sub> + - V <sub>REF</sub> -) Negative Reference Voltage (V <sub>REF</sub> -) Positive Reference Voltage (V <sub>REF</sub> +) Common Mode Output Voltage (V <sub>CM</sub> ) V <sub>REF</sub> + Current V <sub>REF</sub> - Current | I <sub>O</sub> = -1 μA | IV IV IV VI V V | 0.6<br>0.9<br>1.9<br>1.3 | 1.0<br>2.0<br>1.65<br>35<br>-25 | 1.7<br>1.3<br>2.6<br>1.8 | V<br>V<br>V<br>μΑ<br>μΑ | | Switching Performance Maximum Conversion Rate Pipeline Delay (See Timing Diagram) Aperture Delay Time (T <sub>AP</sub> ) Aperture Jitter Time | | VI<br>IV<br>V | 20 | 7.5<br>5<br>10 | | MHz<br>Clocks<br>ns<br>ps-rms | | Dynamic Performance Effective Number of Bits $f_{\text{IN}} = 5.0 \text{ MHz}$ $f_{\text{IN}} = 10.0 \text{ MHz}$ Signal-To-Noise Ratio $f_{\text{IN}} = 5.0 \text{ MHz}$ $f_{\text{IN}} = 10.0 \text{ MHz}$ Total Harmonic Distortion $f_{\text{IN}} = 5.0 \text{ MHz}$ | | VI<br>V<br>VI<br>VI | 9.2<br>59 | 9.8<br>9.0<br>62<br>58<br>–68 | -61 | Bits<br>Bits<br>dB<br>dB | | $f_{IN} = 3.0 \text{ MHz}$ | | V | | -60<br>-60 | -01 | dB | #### **ELECTRICAL SPECIFICATIONS** $T_{A}=T_{MIN}-T_{MAX}\,,\,V_{DD_{1}}=V_{DD_{2}}=V_{DD_{3}}=3.3\,\,V,\,V_{REF}-=1.0\,\,V,\,V_{REF}+=2.0\,\,V,\,Common\,\,Mode\,\,Voltage=1.65\,\,V,\,f_{CLK}=20\,\,MSPS,\,Bias\,\,1=90\,\,\mu A,\,Bias\,\,2=9.5\,\,\mu A,\,Differential\,\,Input,\,Duty\,\,Cycle=50\%,\,unless\,\,otherwise\,\,specified.$ | PARAMETERS | TEST<br>CONDITIONS | TEST<br>LEVEL | MIN | SPT7935<br>TYP | MAX | UNITS | |---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------------|---------------------|------------------------|---------------------------------|--------------------------| | Dynamic Performance–Continued Signal-To-Noise and Distortion | | | | | | | | f <sub>IN</sub> = 5 MHz<br>f <sub>IN</sub> = 10 MHz | | VI<br>V | 57 | 61<br>56 | | dB<br>dB | | Spurious Free Dynamic Range $f_{\text{IN}} = 5.0 \text{ MHz}$ $f_{\text{IN}} = 10.0 \text{ MHz}$ Differential Phase Differential Gain | | VI<br>V<br>V | 62 | 70<br>61<br>0.2<br>0.5 | | dB<br>dB<br>Degrees<br>% | | Digital Inputs Logic 1 Voltage Logic 0 Voltage Maximum Input Current Low Maximum Input Current High Input Capacitance | $V_{IN} = GND$ $V_{IN} = V_{DD}$ | VI<br>VI<br>VI<br>VI<br>V | 80% V <sub>DD</sub> | 1.8 | 20% V <sub>DD</sub><br>±1<br>±1 | μΑ<br>μΑ<br>pF | | Digital Outputs Logic 1 Voltage | I <sub>O</sub> = -2 mA | VI | 85% V <sub>DD</sub> | 95% V <sub>DD</sub> | | V | | Logic 0 Voltage<br>CLK to Output Delay Time (t <sub>D</sub> ) | I <sub>O</sub> = +2 mA | VI<br>IV | 4 | 0.1<br>8 | 0.4<br>12 | V<br>ns | | Power Supply Requirements Supply Voltages V <sub>DD1</sub> , V <sub>DD2</sub> , V <sub>DD3</sub> Supply Current | | IV | 2.8 | 3.3 | 3.6 | V | | I <sub>DD</sub> Power Dissipation Power Supply Rejection Ratio (PSRR) | | VI<br>VI<br>V | | 24<br>79<br>67 | 30<br>100 | mA<br>mW<br>dB | #### **TEST LEVEL CODES** #### **TEST LEVEL TEST PROCEDURE** All electrical characteristics are subject to the following conditions: All parameters having min/max specifications are guaranteed. The Test Level column indicates the specific device testing actually performed during production and Quality Assurance inspection. Any blank section in the data column indicates that the specification is not tested at the specified condition. I 100% production tested at the specified temperature. II 100% production tested at $T_A = +25$ °C, and sample tested at the specified temperatures. III QA sample tested only at the specified temperatures. IV Parameter is guaranteed (but not tested) by design and characterization data. V Parameter is a typical value for information purposes only. VI 100% production tested at $T_A = +25$ °C. Parameter is guaranteed over specified temperature range. ### TYPICAL PERFORMANCE CHARACTERISTICS ## THD, SNR, SINAD vs Input Frequency #### THD, SNR, SINAD vs Sample Rate Note: Bias1 and Bias2 currents optimized for each sample rate. ## THD, SNR, SINAD vs Temperature #### Power Dissipation vs Sample Rate Note: Bias1 and Bias2 optimized for each sample rate. ## Bias 1 Voltage vs Bias 1 Current #### Bias 2 Voltage vs Bias 2 Current Figure 1 - Timing Diagram #### **GENERAL DESCRIPTION** The SPT7935 is an ultra-low power, 12-bit, 20 MSPS ADC. It has a pipelined architecture and incorporates digital error correction of the 11 most significant bits. This error correction ensures good linearity performance for input frequencies up to Nyquist. The inputs are fully differential, making the device insensitive to system-level noise. This device can also be used in a single-ended mode. (See analog input section.) With the power dissipation roughly proportional to the sampling rate, this device is ideal for very low power applications in the range of 1 to 20 MSPS. Figure 2 - Typical Interface Circuit ### TYPICAL INTERFACE CIRCUIT The SPT7935 requires few external components to achieve the stated operation and performance. Figure 2 shows the typical interface requirements when using the SPT7935 in normal circuit operation. The following sections provide a description of the functions and outline critical performance criteria to consider for achieving the optimal device performance. ## **ANALOG INPUT** The input of the SPT7935 can be configured in various ways depending on if a single-ended or differential, AC- or DC-coupled input is desired. Notes: All $V_{DD1}$ , $V_{DD2}$ and $V_{DD3}$ should be tied together. FB = Ferrite Bead; must be placed as close to U1 as possible. 5 7/12/00 The AC coupled input is most conveniently implemented using a transformer with a center tapped secondary winding. The center tap is connected to the $V_{CM}$ pin as shown in figure 2. To obtain low distortion, it is important that the selected transformer does not exhibit core saturation at the full-scale voltage. Proper termination of the input is important for input signal purity. A small capacitor across the inputs attenuates kickback noise from the internal sample and hold. Figure 3 illustrates a solution (based on operational amplifiers) that can be used if a DC coupled single-ended input is desired. The selection criteria of the buffer op-amps is as follows: - Open loop gain >75 dB - Gain bandwidth product >50 MHz - Total harmonic distortion ≤-75 dB - Signal to noise ratio >75 dB #### POWER SUPPLIES AND GROUNDING The SPT7935 is operated from a single power supply in the range of 2.8 to 3.6 volts. Nominal operation is suggested to be 3.3 volts. All power supply pins should be bypassed as close to the package as possible. The analog and digital grounds should be connected together with a ferrite bead as shown in the typical interface circuit and as close to the ADC as possible. #### **REFERENCES** The SPT7935 has a differential analog input. The voltages applied to the $V_{REF}+$ and $V_{REF}-$ pins determine the input voltage range and are equal to $\pm (V_{REF}+-V_{REF}-)$ . This voltage range will be symmetric about the common mode voltage. Externally generated reference voltages must be connected to these pins. (See figure 2, Typical Interface Circuit.) For best performance, these voltages should be symmetrical about the midpoint of the supply voltage. # COMMON MODE VOLTAGE REFERENCE CIRCUIT The SPT7935 has an on-board common mode voltage reference circuit ( $V_{CM}$ ). It is typically one-half of the supply voltage and can drive loads of up to 20 $\mu$ A. This circuit is commonly used to drive the center tap of the RF transformer in fully differential applications. For single-ended applications, this output can be used to provide the level shifting required for the single-to-differential converter conversion circuit. #### **BIAS CURRENT CIRCUITS** The bias currents suggested (Bias 1 and Bias 2 in figure 2) optimize device performance for the stated sample rate of 20 MSPS. To achieve the best dynamic performance when operating the device at sample rates other than 20 MSPS, the bias current levels should be adjusted. Table I shows the settings for Bias 1 and Bias 2 for selected sample rates. The "Bias Voltage vs Bias Current" graphs on page 4 show the relationship between the bias current and the bias voltage. Table I – Sample Rate Settings | Sample Rate (MHz) | Bias 1 (μA) | Bias 2 (μA) | |-------------------|-------------|-------------| | 1 | 20 | 3.5 | | 5 | 50 | 6.5 | | 10 | 80 | 8.0 | | 20 | 90 | 9.5 | Figure 3 – DC-Coupled Single Ended to Differential Conversion (Power Supplies and Bypassing are Not Shown) #### **CLOCK** The SPT7935 accepts a low voltage CMOS logic level at the CLK input. The duty cycle of the clock should be kept as close to 50% as possible. Because consecutive stages in the ADC are clocked in opposite phase to each other, a non-50% duty cycle reduces the settling time available for every other stage and thus potentially causing a degradation of dynamic performance. For optimal performance at high input frequencies, the clock should have low jitter and fast edges. The rise/fall times should be kept shorter than 2 ns. Overshoot and undershoot should be avoided. Clock jitter causes the noise floor to rise proportional to the input frequency. Because jitter can be caused by crosstalk on the PC board, it is recommended that the clock trace be kept as short as possible and standard transmission line practices be followed. #### **DIGITAL OUTPUTS** The digital output data appears in an offset binary code at 3.3 V CMOS logic levels. A negative full scale input results in an all zeros output code (000...0). A positive full scale input results in an all 1's code (111...1). The output data is available 7.5 clock cycles after the data is sampled. The input signal is sampled on the high to low transition of the input clock. Output data should be latched on the low to high clock transition as shown in figure 1, the Timing Diagram. The output data is invalid for the first 20 clock cycles after the device is powered up. #### **EVALUATION BOARD** The EB7935 Evaluation Board is available to aid designers in demonstrating the full performance capability of the SPT7935. The board includes an on-board clock driver, adjustable voltage references, adjustable bias current circuits, single-to-differential input buffers with adjustable levels, a single-to-differential transformer (1:1), digital output buffers and 3.3/5 V adjustable logic outputs. An application note (AN7935) is also available which describes the operation of the evaluation board and provides an example of the recommended power and ground layout and signal routing. Contact the factory for price and availability. # PACKAGE OUTLINE 44L TQFP | | INCHES | | MILLIMETERS | | |--------|-----------|-------|-------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | | Α | 0.472 Typ | | 12.00 Typ | | | В | 0.394 Typ | | 10.00 Typ | | | C | 0.394 Typ | | 10.00 Typ | | | D | 0.472 Typ | | 12.00 Typ | | | E | 0.031 Typ | | 0.80 Typ | | | F | 0.012 | 0.018 | 0.300 | 0.45 | | G | 0.053 | 0.057 | 1.35 | 1.45 | | Н | 0.002 | 0.006 | 0.05 | 0.15 | | 1 | 0.018 | 0.030 | 0.450 | 0.750 | | J | 0.039 Typ | | 1.00 Typ | | | K | 0-7° | | 0-7° | | #### **PIN ASSIGNMENTS** #### **PIN FUNCTIONS** | Name | Function | | |----------------------------------------|---------------------------------|--| | V <sub>IN</sub> +, V <sub>IN</sub> - | Analog Inputs | | | V <sub>REF</sub> +, V <sub>REF</sub> - | External Reference Inputs | | | CLK | Input Clock | | | V <sub>CM</sub> | Common Mode Output Voltage | | | | (1.65 V typ) | | | Bias 1 | Bias Current (90 μA typ) | | | Bias 2 | Bias Current (9.5 μA typ) | | | D0 – D11 | Digital Outputs (D0 = LSB) | | | GND | Analog Ground | | | $\overline{V_{DD_1}}$ | Analog Power Supply | | | $V_{DD_2}$ | Digital Power Supply | | | $V_{DD_3}$ | Digital Output Power Supply | | | N/C | No Connect Pins. Recommended to | | | | connect to analog ground. | | ## **ORDERING INFORMATION** | PART NUMBER | TEMPERATURE RANGE | PACKAGE TYPE | |-------------|-------------------|--------------| | SPT7935SIT | −40 to +85 °C | 44L TQFP | For additional information regarding our products, please visit CADEKA at: cadeka.com CADEKA Headquarters Loveland, Colorado T: 970.663.5452 T: 877.663.5452 (toll free) CADEKA, the CADEKA logo design, COMLINEAR and the COMLINEAR logo design are trademarks or registered trademarks of CADEKA Microcircuits LLC. All other brand and product names may be trademarks of their respective companies. CADEKA reserves the right to make changes to any products and services herein at any time without notice. CADEKA does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by CADEKA; nor does the purchase, lease, or use of a product or service from CADEKA convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual property rights of CADEKA or of third parties. Copyright ©2007-2008 by CADEKA Microcircuits LLC. All rights reserved.