# RENESAS

## 3850 Group (Spec.A) SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

## DESCRIPTION

The 3850 group (spec. A) is the 8-bit microcomputer based on the 740 family core technology.

The 3850 group (spec. A) is designed for the household products and office automation equipment and includes serial interface functions, 8-bit timer, and A/D converter.

## FEATURES

| Basic machine-languag                                                                                       | e instructions71                            |
|-------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| Minimum instruction exercise                                                                                | ecution time 0.32 μs                        |
|                                                                                                             | (at 12.5 MHz oscillation frequency)         |
| <ul> <li>Memory size</li> </ul>                                                                             |                                             |
| ROM                                                                                                         |                                             |
| RAM                                                                                                         |                                             |
| Programmable input/ou                                                                                       | tput ports                                  |
| <ul> <li>On-chip software pull-u</li> </ul>                                                                 | p resistor                                  |
|                                                                                                             |                                             |
| Interrupts                                                                                                  |                                             |
|                                                                                                             |                                             |
|                                                                                                             | ,                                           |
| <ul><li>Timers</li><li>Serial interface</li></ul>                                                           | ,                                           |
| <ul> <li>Timers</li> <li>Serial interface</li> <li>Serial I/O1</li> </ul>                                   |                                             |
| <ul> <li>Timers</li> <li>Serial interface</li> <li>Serial I/O1</li> <li>Serial I/O2</li> </ul>              | . 8-bit X 1(UART or Clock-synchronized)     |
| <ul> <li>Timers</li> <li>Serial interface</li> <li>Serial I/O1</li> <li>Serial I/O2</li> <li>PWM</li> </ul> | . 8-bit X 1(UART or Clock-synchronized)<br> |

| • Clock generating circuit Built-in 2 circuits                       |
|----------------------------------------------------------------------|
| (connect to external ceramic resonator or quartz-crystal oscillator) |
| Power source voltage                                                 |
| In high-speed mode 4.0 to 5.5 V                                      |
| (at 12.5 MHz oscillation frequency)                                  |
| In high-speed mode 2.7 to 5.5 V                                      |
| (at 6 MHz oscillation frequency)                                     |
| In middle-speed mode 2.7 to 5.5 V                                    |
| (at 12.5 MHz oscillation frequency)                                  |
| In low-speed mode 2.7 to 5.5 V                                       |
| (at 32 kHz oscillation frequency)                                    |
| Power dissipation                                                    |
| In high-speed mode                                                   |
| Except M38507F8AFP/SP 32.5mW                                         |
| M38507F8AFP/SP 37.5mW                                                |
| (at 12.5 MHz oscillation frequency, at 5 V power source voltage)     |
| In low-speed mode                                                    |
| Except M38507F8AFP/SP 60 µW                                          |
| M38507F8AFP/SP 450 μW                                                |
| (at 32 kHz oscillation frequency, at 3 V power source voltage)       |
| •Operating temperature range20 to 85°C                               |
|                                                                      |

## APPLICATION

Office automation equipment, FA equipment, Household products, Consumer electronics, etc.



Fig. 1 M3850XMXA-XXXFP/SP pin configuration





Fig. 2 Functional block diagram



## Table 1 Pin description

| Pin                 | Name              | Functions                                                                            | Function except a port function                   |
|---------------------|-------------------|--------------------------------------------------------------------------------------|---------------------------------------------------|
| Vcc, Vss            | Power source      | •Apply voltage of 2.7 V – 5.5 V to Vcc, and 0 V to Vss.                              |                                                   |
| 100, 100            |                   | •This pin controls the operation mode of the chip.                                   |                                                   |
| CNVss               | CNVss input       | •Normally connected to Vss.                                                          |                                                   |
| Vref                | Reference voltage | •Reference voltage input pin for A/D converter.                                      |                                                   |
| AVss                | Analog power      | •Analog power source input pin for A/D converter.                                    |                                                   |
| AVSS                | source            | •Connect to Vss.                                                                     |                                                   |
| RESET               | Reset input       | •Reset input pin for active "L".                                                     |                                                   |
| XIN                 | Clock input       | •Input and output pins for the clock generating circuit.                             |                                                   |
|                     |                   | •Connect a ceramic resonator or quartz-crystal oscillator the oscillation frequency. | between the XIN and XOUT pins to set              |
| Χουτ                | Clock output      | •When an external clock is used, connect the clock sour pin open.                    | rce to the XIN pin and leave the XOUT             |
| P00/SIN2            | I/O port P0       | •8-bit CMOS I/O port.                                                                | Serial I/O2 function pin                          |
| P01/SOUT2           |                   | •I/O direction register allows each pin to be individually                           |                                                   |
| P02/SCLK2           |                   | programmed as either input or output.                                                |                                                   |
| P03/SRDY2           |                   | •CMOS compatible input level.                                                        |                                                   |
| P04/AN5-P07/AN8     |                   | •CMOS 3-state output structure.                                                      | <ul> <li>A/D converter input pin</li> </ul>       |
|                     |                   | •Pull-up control is enabled in a byte unit.                                          |                                                   |
| P10–P17             | I/O port P1       | •P10 to P17 (8 bits) are enabled to output large current for LED drive.              |                                                   |
| P20/XCOUT           | I/O port P2       | •8-bit CMOS I/O port.                                                                | Sub-clock generating circuit I/O                  |
| P21/XCIN            | _                 | •I/O direction register allows each pin to be individually                           | pins (connect a resonator)                        |
| P22                 |                   | programmed as either input or output.                                                |                                                   |
| P23                 |                   | •CMOS compatible input level.                                                        |                                                   |
| P24/RxD             |                   | •P20, P21, P24 to P27: CMOS3-state output structure.                                 | Serial I/O1 function pin                          |
| P25/TxD             |                   | •P22, P23: N-channel open-drain structure.                                           |                                                   |
| P26/SCLK1           |                   | •Pull-up control of P20, P21, P24–P27 is enabled in a byte unit.                     |                                                   |
| P27/CNTR0/<br>SRDY1 |                   | byte unit.                                                                           | Serial I/O1 function pin/<br>Timer X function pin |
| P30/AN0-            | I/O port P3       | •5-bit CMOS I/O port with the same function as port P0.                              | • A/D converter input pin                         |
| P34/AN4             |                   | •CMOS compatible input level.                                                        |                                                   |
|                     |                   | •CMOS 3-state output structure.                                                      |                                                   |
|                     |                   | •Pull-up control is enabled in a bit unit.                                           |                                                   |
| P40/CNTR1           | I/O port P4       | •5-bit CMOS I/O port with the same function as port P0.                              | Timer Y function pin                              |
| P41/INT0            | 1                 | •CMOS compatible input level.                                                        | Interrupt input pins                              |
| P42/INT1            |                   | •CMOS 3-state output structure.                                                      |                                                   |
| P43/INT2/SCMP2      | 1                 | •Pull-up control is enabled in a bit unit.                                           | Interrupt input pin                               |
|                     |                   |                                                                                      | SCMP2 output pin                                  |
| P44/INT3/PWM        | ]                 |                                                                                      | Interrupt input pin                               |
|                     |                   |                                                                                      | PWM output pin                                    |



## PART NUMBERING



Fig. 3 Part numbering



## **GROUP EXPANSION**

Renesas Technology expands the 3850 group (spec.A) as follows.

## **Memory Type**

Support for mask ROM and flash memory versions.

## **Memory Size**

| Flash memory size | 32 K bytes        |
|-------------------|-------------------|
| Mask ROM size     | 8 K to 32 K bytes |
| RAM size          | 512 to 1 K bytes  |



Fig. 4 Memory expansion plan

## Packages

| PRDP0042BA-A | 42-pin shrink plastic-molded DIP |
|--------------|----------------------------------|
| PRSP0042GA-B | 42-pin plastic-molded SOP        |

Currently planning products are listed below.

#### Table 2 Support products (spec. A)

| Product name    | ROM size (bytes)<br>ROM size for User in ( ) | RAM size (bytes) | Package      | Remarks              |
|-----------------|----------------------------------------------|------------------|--------------|----------------------|
| M38503M2A-XXXSP | 8192                                         | 540              | PRDP0042BA-A | Mask ROM version     |
| M38503M2A-XXXFP | (8062)                                       | 512              | PRSP0042GA-B | Mask ROM version     |
| M38503M4A-XXXSP | 16384                                        | 540              | PRDP0042BA-A | Mask ROM version     |
| M38503M4A-XXXFP | (16254)                                      | 512              | PRSP0042GA-B | Mask ROM version     |
| M38504M6A-XXXSP | 24576                                        |                  | PRDP0042BA-A | Mask ROM version     |
| M38504M6A-XXXFP | (24446)                                      | 640              | PRSP0042GA-B |                      |
| M38507F8ASP     | 32768                                        | 1001             | PRDP0042BA-A | Flash memory version |
| M38507F8AFP     | 52700                                        | 1024             | PRSP0042GA-B |                      |
| M38507M8A-XXXSP | 32768                                        | 4004             | PRDP0042BA-A | Mask ROM version     |
| M38507M8A-XXXFP | (32635)                                      | 1024             | PRSP0042GA-B |                      |

#### Table 3 Differences among 3850 group (standard), 3850 group (spec. H), and 3850 group (spec. A)

|                                | 3850 group (standard)           | 3850 group (spec. H)                        | 3850 group (spec. A)                        |
|--------------------------------|---------------------------------|---------------------------------------------|---------------------------------------------|
| Serial interface               | 1: Serial I/O                   | 2: Serial I/O1 (UART or Clock-synchronized) | 2: Serial I/O1 (UART or Clock-synchronized) |
|                                | (UART or Clock-synchronized)    | Serial I/O2 (Clock-synchronized)            | Serial I/O2 (Clock-synchronized)            |
| A/D converter                  | Unserviceable in low-speed mode | Serviceable in low-speed mode               | Serviceable in low-speed mode               |
|                                | Analog channel 5                | Analog channel5                             | Analog channel 9                            |
| Large current port             | 5: P13–P17                      | 8: P10–P17                                  | 8: P10–P17                                  |
| Software pull-up resistor      | Not available                   | Not available                               | Built-in (Port P0–P4)                       |
| Maximum operating<br>frequency | 8 MHz                           | 8 MHz                                       | 12.5 MHz                                    |

# Notes on differences among 3850 group (standard), 3850 group (spec. H), and 3850 group (spec. A)

- (1) The absolute maximum ratings of 3850 group (spec. A) is smaller than that of 3850 group (standard).
  •Power source voltage Vcc = -0.3 to 6.5 V
  - •CNVss input voltage VI = -0.3 to Vcc +0.3 V
- (2) The oscillation circuit constants of XIN-XOUT, XCIN-XCOUT may be some differences among 3850 group (standard), 3850 group (spec. H), and 3850 group (spec. A).
- (3) Do not write any data to the reserved area and the reserved bit. (Do not change the contents after reset.)
- (4) Fix bit 3 of the CPU mode register to "1".
- (5) Be sure to perform the termination of unused pins.



## FUNCTIONAL DESCRIPTION CENTRAL PROCESSING UNIT (CPU)

The 3850 group (spec. A) uses the standard 740 Family instruction set. Refer to the table of 740 Family addressing modes and machine instructions or the 740 Family Software Manual for details on the instruction set.

Machine-resident 740 Family instructions are as follows: The FST and SLW instructions cannot be used.

The STP, WIT, MUL, and DIV instructions can be used.

## [Accumulator (A)]

The accumulator is an 8-bit register. Data operations such as data transfer, etc., are executed mainly through the accumulator.

## [Index Register X (X)]

The index register X is an 8-bit register. In the index addressing modes, the value of the OPERAND is added to the contents of register X and specifies the real address.

## [Index Register Y (Y)]

The index register Y is an 8-bit register. In partial instruction, the value of the OPERAND is added to the contents of register Y and specifies the real address.

## [Stack Pointer (S)]

The stack pointer is an 8-bit register used during subroutine calls and interrupts. This register indicates start address of stored area (stack) for storing registers during subroutine calls and interrupts.

The low-order 8 bits of the stack address are determined by the contents of the stack pointer. The high-order 8 bits of the stack address are determined by the stack page selection bit. If the stack page selection bit is "0", the high-order 8 bits becomes "0016". If the stack page selection bit is "1", the high-order 8 bits becomes "0116".

The operations of pushing register contents onto the stack and popping them from the stack are shown in Figure 6.

Store registers other than those described in Figure 6 with program when the user needs them during interrupts or subroutine calls.

## [Program Counter (PC)]

The program counter is a 16-bit counter consisting of two 8-bit registers PCH and PCL. It is used to indicate the address of the next instruction to be executed.



Fig. 5 740 Family CPU register structure





Fig. 6 Register push and pop at interrupt generation and subroutine call

| Table 4 Push and pop instructions of accumulator or processo | r status register |
|--------------------------------------------------------------|-------------------|
|--------------------------------------------------------------|-------------------|

|                           | Push instruction to stack | Pop instruction from stack |  |  |
|---------------------------|---------------------------|----------------------------|--|--|
| Accumulator               | PHA                       | PLA                        |  |  |
| Processor status register | PHP                       | PLP                        |  |  |



## [Processor status register (PS)]

The processor status register is an 8-bit register consisting of 5 flags which indicate the status of the processor after an arithmetic operation and 3 flags which decide MCU operation. Branch operations can be performed by testing the Carry (C) flag, Zero (Z) flag, Overflow (V) flag, or the Negative (N) flag. In decimal mode, the Z, V, N flags are not valid.

#### •Bit 0: Carry flag (C)

The C flag contains a carry or borrow generated by the arithmetic logic unit (ALU) immediately after an arithmetic operation. It can also be changed by a shift or rotate instruction.

#### •Bit 1: Zero flag (Z)

The Z flag is set if the result of an immediate arithmetic operation or a data transfer is "0", and cleared if the result is anything other than "0".

#### •Bit 2: Interrupt disable flag (I)

The I flag disables all interrupts except for the interrupt generated by the BRK instruction.

Interrupts are disabled when the I flag is "1".

#### •Bit 3: Decimal mode flag (D)

The D flag determines whether additions and subtractions are executed in binary or decimal. Binary arithmetic is executed when this flag is "0"; decimal arithmetic is executed when it is "1". Decimal correction is automatic in decimal mode. Only the ADC and SBC instructions can be used for decimal arithmetic.

#### •Bit 4: Break flag (B)

The B flag is used to indicate that the current interrupt was generated by the BRK instruction. The BRK flag in the processor status register is always "0". When the BRK instruction is used to generate an interrupt, the processor status register is pushed onto the stack with the break flag set to "1".

#### •Bit 5: Index X mode flag (T)

When the T flag is "0", arithmetic operations are performed between accumulator and memory. When the T flag is "1", direct arithmetic operations and direct data transfers are enabled between memory locations.

#### •Bit 6: Overflow flag (V)

The V flag is used during the addition or subtraction of one byte of signed data. It is set if the result exceeds +127 to -128. When the BIT instruction is executed, bit 6 of the memory location operated on by the BIT instruction is stored in the overflow flag. t 7. Negative flag (N)

•Bit 7: Negative flag (N)

The N flag is set if the result of an arithmetic operation or data transfer is negative. When the BIT instruction is executed, bit 7 of the memory location operated on by the BIT instruction is stored in the negative flag.

#### Table 5 Set and clear instructions of each bit of processor status register

|                   | C flag | Z flag | I flag | D flag | B flag | T flag | V flag | N flag |
|-------------------|--------|--------|--------|--------|--------|--------|--------|--------|
| Set instruction   | SEC    | -      | SEI    | SED    | -      | SET    | -      | -      |
| Clear instruction | CLC    | -      | CLI    | CLD    | _      | CLT    | CLV    | -      |



## [CPU Mode Register (CPUM)] 003B16

The CPU mode register contains the stack page selection bit, etc. The CPU mode register is allocated at address 003B16.



Fig. 7 Structure of CPU mode register



## MEMORY

## Special Function Register (SFR) Area

The Special Function Register area in the zero page contains control registers such as I/O ports and timers.

## RAM

RAM is used for data storage and for stack area of subroutine calls and interrupts.

## ROM

The first 128 bytes and the last 2 bytes of ROM are reserved for device testing and the rest is user area for storing programs.

## **Interrupt Vector Area**

The interrupt vector area contains reset and interrupt vectors.

## Zero Page

Access to this area with only 2 bytes is possible in the zero page addressing mode.

## **Special Page**

Access to this area with only 2 bytes is possible in the special page addressing mode.



Fig. 8 Memory map diagram



|        |                                                    | _      |                                              |
|--------|----------------------------------------------------|--------|----------------------------------------------|
| 000016 | Port P0 (P0)                                       | 002016 | Prescaler 12 (PRE12)                         |
| 000116 | Port P0 direction register (P0D)                   | 002116 | Timer 1 (T1)                                 |
| 000216 | Port P1 (P1)                                       | 002216 | Timer 2 (T2)                                 |
| 000316 | Port P1 direction register (P1D)                   | 002316 | Timer XY mode register (TM)                  |
| 000416 | Port P2 (P2)                                       | 002416 | Prescaler X (PREX)                           |
| 000516 | Port P2 direction register (P2D)                   | 002516 | Timer X (TX)                                 |
| 000616 | Port P3 (P3)                                       | 002616 | Prescaler Y (PREY)                           |
| 000716 | Port P3 direction register (P3D)                   | 002716 | Timer Y (TY)                                 |
| 000816 | Port P4 (P4)                                       | 002816 | Timer count source selection register (TCSS) |
| 000916 | Port P4 direction register (P4D)                   | 002916 |                                              |
| 000A16 |                                                    | 002A16 |                                              |
| 000B16 |                                                    | 002B16 | Reserved *                                   |
| 000C16 |                                                    | 002C16 | Reserved *                                   |
| 000D16 |                                                    | 002D16 | Reserved *                                   |
| 000E16 |                                                    | 002E16 | Reserved *                                   |
| 000F16 |                                                    | 002F16 | Reserved *                                   |
| 001016 |                                                    | 003016 | Reserved *                                   |
| 001116 |                                                    | 003116 | Reserved *                                   |
| 001216 | Port P0, P1, P2 pull-up control register (PULL012) | 003216 |                                              |
| 001316 | Port P3 pull-up control register (PULL3)           | 003316 |                                              |
| 001416 | Port P4 pull-up control register (PULL4)           | 003416 | AD control register (ADCON)                  |
| 001516 | Serial I/O2 control register 1 (SIO2CON1)          | 003516 | AD conversion low-order register (ADL)       |
| 001616 | Serial I/O2 control register 2 (SIO2CON2)          | 003616 | AD conversion high-order register (ADH)      |
| 001716 | Serial I/O2 register (SIO2)                        | 003716 | AD input selection register (ADSEL)          |
| 001816 | Transmit/Receive buffer register (TB/RB)           | 003816 | MISRG                                        |
| 001916 | Serial I/O1 status register (SIOSTS)               | 003916 | Watchdog timer control register (WDTCON)     |
| 001A16 | Serial I/O1 control register (SIOCON)              | 003A16 | Interrupt edge selection register (INTEDGE)  |
| 001B16 | UART control register (UARTCON)                    | 003B16 | CPU mode register (CPUM)                     |
| 001C16 | Baud rate generator (BRG)                          | 003C16 | Interrupt request register 1 (IREQ1)         |
| 001D16 | PWM control register (PWMCON)                      | 003D16 | Interrupt request register 2 (IREQ2)         |
| 001E16 | PWM prescaler (PREPWM)                             | 003E16 | Interrupt control register 1 (ICON1)         |
| 001F16 | PWM register (PWM)                                 | 003F16 | Interrupt control register 2 (ICON2)         |
|        |                                                    | OFFE16 | Flash memory control register (FMCR)         |
|        |                                                    |        |                                              |

 $\ensuremath{\ast}$  Reserved : Do not write any data to this addresses, because these areas are reserved.

Fig. 9 Memory map of special function register (SFR)



## I/O PORTS

The I/O ports have direction registers which determine the input/ output direction of each individual pin. Each bit in a direction register corresponds to one pin, and each pin can be set to be input port or output port.

When "0" is written to the bit corresponding to a pin, that pin becomes an input pin. When "1" is written to that bit, that pin becomes an output pin.

If data is read from a pin which is set to output, the value of the port output latch is read, not the value of the pin itself. Pins set to input are floating. If a pin set to input is written to, only the port output latch is written to and the pin remains floating.

By setting the port P0, P1, P2 pull-up control register (address 001216), the port P3 pull-up control register (address 001316), or the port P4 pull-up control register (address 001416), ports can control pull-up with a program. However, the contents of these registers do not affect ports programmed as the output ports.

#### Table 6 I/O port function

| Pin             | Name    | Input/Output       | I/O Structure                       | Non-Port Function                      | Related SFRs                                                 | Ref.No. |
|-----------------|---------|--------------------|-------------------------------------|----------------------------------------|--------------------------------------------------------------|---------|
| P00/SIN2        |         |                    |                                     |                                        |                                                              | (1)     |
| P01/SOUT2       |         |                    | CMOS compatible                     | Serial I/O2 function I/O               | Serial I/O2 control register                                 | (2)     |
| P02/SCLK2       | Port P0 |                    |                                     |                                        |                                                              | (3)     |
| P03/SRDY2       |         |                    |                                     |                                        |                                                              | (4)     |
| P04/AN5-P07AN8  |         |                    | CMOS 3-state output                 | A/D converter input                    | AD control register<br>AD input selection register           | (13)    |
| P10–P17         | Port P1 |                    |                                     |                                        |                                                              | (5)     |
| Р20/ХСОИТ       |         | ]                  |                                     | Sub-clock generating                   | CDI I mada registar                                          | (6)     |
| P21/XCIN        |         |                    |                                     | circuit                                | CPU mode register                                            | (7)     |
| P22             |         |                    | CMOS compatible                     |                                        |                                                              |         |
| P23             |         |                    | input level<br>N-channel open-drain |                                        |                                                              | (8)     |
|                 |         |                    | output                              |                                        |                                                              |         |
| P24/RxD         | Port P2 |                    |                                     | Serial I/O1 function I/O               | Serial I/O1 control register                                 | (9)     |
| P25/TxD         |         | Input/output,      |                                     |                                        |                                                              | (10)    |
| P26/SCLK1       |         | individual<br>bits |                                     |                                        |                                                              | (11)    |
| P27/CNTR0/SRDY1 |         | DITS               | Serial I/O1 function I/O            | Serial I/O1 control register           | (10)                                                         |         |
|                 |         |                    |                                     | Timer X function I/O                   | Timer XY mode register                                       | (12)    |
| P30/AN0-        | Port P3 |                    |                                     | A/D converter input                    | AD control register                                          | (10)    |
| P34/AN4         | (Note)  |                    |                                     | A/D converter input                    | AD input selection register                                  | (13)    |
| P40/CNTR1       | Port P4 |                    | CMOS compatible<br>input level      | Timer Y function I/O                   | Timer XY mode register                                       | (14)    |
| P41/INT0        | (Note)  |                    | CMOS 3-state output                 | External interrupt input               | Interrupt edge selection                                     | (15)    |
| P42/INT1        |         |                    |                                     |                                        | register                                                     | (10)    |
| P43/INT2/SCMP2  |         |                    |                                     | External interrupt input               | Interrupt edge selection register                            | (16)    |
|                 |         |                    |                                     | SCMP2 output                           | Serial I/O2 control register                                 |         |
| P44/INT3/PWM    |         |                    |                                     | External interrupt input<br>PWM output | Interrupt edge selection<br>register<br>PWM control register | (17)    |

Note: When bits 5 to 7 of Ports P3 and P4 are read out, the contents are undefined.















Fig. 13 Structure of port registers (1)





Fig. 14 Structure of port registers (2)



## **INTERRUPTS**

Interrupts occur by 15 sources among 15 sources: six external, eight internal, and one software.

## **Interrupt Control**

Each interrupt is controlled by an interrupt request bit, an interrupt enable bit, and the interrupt disable flag except for the software interrupt set by the BRK instruction. An interrupt occurs if the corresponding interrupt request and enable bits are "1" and the interrupt disable flag is "0".

Interrupt enable bits can be set or cleared by software.

Interrupt request bits can be cleared by software, but cannot be set by software.

The BRK instruction cannot be disabled with any flag or bit. The I (interrupt disable) flag disables all interrupts except the BRK instruction interrupt.

When several interrupts occur at the same time, the interrupts are received according to priority.

## **Interrupt Operation**

By acceptance of an interrupt, the following operations are automatically performed:

- 1. The contents of the program counter and the processor status register are automatically pushed onto the stack.
- 2. The interrupt disable flag is set and the corresponding interrupt request bit is cleared.
- 3. The interrupt jump destination address is read from the vector table into the program counter.

#### Notes

When setting the followings, the interrupt request bit may be set to "1".

•When setting external interrupt active edge

Related register: Interrupt edge selection register (address 003A16) Timer XY mode register (address 002316)

•When switching interrupt sources of an interrupt vector address where two or more interrupt sources are allocated

Related register: Interrupt edge selection register (address 003A16) When not requiring for the interrupt occurrence synchronized with these setting, take the following sequence.

- (1) Set the corresponding interrupt enable bit to "0" (disabled).
- (2) Set the interrupt edge select bit or the interrupt source select bit to "1".
- (3) Set the corresponding interrupt request bit to "0" after 1 or more instructions have been executed.
- (4) Set the corresponding interrupt enable bit to "1" (enabled).



| Interrupt Source            | Priority | Vector Addresses (Note 1) |        | Interrupt Request                                                                                                              | Remarks                                                                                              |
|-----------------------------|----------|---------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
|                             |          | High                      | Low    | Generating Conditions                                                                                                          |                                                                                                      |
| Reset (Note 2)              | 1        | FFFD16                    | FFFC16 | At reset                                                                                                                       | Non-maskable                                                                                         |
| INT0                        | 2        | FFFB16                    | FFFA16 | At detection of either rising or falling edge of INTo input                                                                    | External interrupt<br>(active edge selectable)                                                       |
| Reserved                    | 3        | FFF916                    | FFF816 | Reserved                                                                                                                       |                                                                                                      |
| INT1                        | 4        | FFF716                    | FFF616 | At detection of either rising or falling edge of INT1 input                                                                    | External interrupt<br>(active edge selectable)                                                       |
| INT2                        | 5        | FFF516                    | FFF416 | At detection of either rising or falling edge of INT2 input                                                                    | External interrupt<br>(active edge selectable)                                                       |
| INT3/ Serial I/O2           | 6        | FFF316                    | FFF216 | At detection of either rising or<br>falling edge of INT3 input/ At<br>completion of serial I/O2 data<br>reception/transmission | External interrupt<br>(active edge selectable)<br>Switch by Serial I/O2/INT3<br>interrupt source bit |
| Reserved                    | 7        | FFF116                    | FFF016 | Reserved                                                                                                                       |                                                                                                      |
| Timer X                     | 8        | FFEF16                    | FFEE16 | At timer X underflow                                                                                                           |                                                                                                      |
| Timer Y                     | 9        | FFED16                    | FFEC16 | At timer Y underflow                                                                                                           |                                                                                                      |
| Timer 1                     | 10       | FFEB16                    | FFEA16 | At timer 1 underflow                                                                                                           | STP release timer underflow                                                                          |
| Timer 2                     | 11       | FFE916                    | FFE816 | At timer 2 underflow                                                                                                           |                                                                                                      |
| Serial I/O1 reception       | 12       | FFE716                    | FFE616 | At completion of serial I/O1 data reception                                                                                    | Valid when serial I/O1 is selected                                                                   |
| Serial I/O1<br>transmission | 13       | FFE516                    | FFE416 | At completion of serial I/O1<br>transfer shift or when transmis-<br>sion buffer is empty                                       | Valid when serial I/O1 is selected                                                                   |
| CNTR <sub>0</sub>           | 14       | FFE316                    | FFE216 | At detection of either rising or falling edge of CNTR0 input                                                                   | External interrupt<br>(active edge selectable)                                                       |
| CNTR1                       | 15       | FFE116                    | FFE016 | At detection of either rising or falling edge of CNTR1 input                                                                   | External interrupt<br>(active edge selectable)                                                       |
| A/D converter               | 16       | FFDF16                    | FFDE16 | At completion of A/D conversion                                                                                                |                                                                                                      |
| BRK instruction             | 17       | FFDD16                    | FFDC16 | At BRK instruction execution                                                                                                   | Non-maskable software interrupt                                                                      |

#### Table 7 Interrupt vector addresses and priority

Notes 1: Vector addresses contain interrupt jump destination addresses.

2: Reset function in the same way as an interrupt with the highest priority.













## TIMERS

The 3850 group (spec. A) has four timers: timer X, timer Y, timer 1, and timer 2.

The division ratio of each timer or prescaler is given by 1/(n + 1), where n is the value in the corresponding timer or prescaler latch. All timers are count down. When the timer reaches "0016", an underflow occurs at the next count pulse and the corresponding timer latch is reloaded into the timer and the count is continued. When a timer underflows, the interrupt request bit corresponding to that timer is set to "1".



Fig. 17 Structure of timer XY mode register



Fig. 18 Structure of timer count source selection register

## Timer 1 and Timer 2

The count source of prescaler 12 is the oscillation frequency which is selected by timer 12 count source selection bit. The output of prescaler 12 is counted by timer 1 and timer 2, and a timer underflow sets the interrupt request bit.

## **Timer X and Timer Y**

Timer X and Timer Y can each select in one of four operating modes by setting the timer XY mode register.

## (1) Timer Mode

The timer counts the count source selected by Timer count source selection bit.

## (2) Pulse Output Mode

The timer counts the count source selected by Timer count source selection bit. Whenever the contents of the timer reach "0016", the signal output from the CNTR0 (or CNTR1) pin is inverted. If the CNTR0 (or CNTR1) active edge selection bit is "0", output begins at " H".

If it is "1", output starts at "L". When using a timer in this mode, set the corresponding port P27 ( or port P40) direction register to output mode.

## (3) Event Counter Mode

Operation in event counter mode is the same as in timer mode, except that the timer counts signals input through the CNTR0 or CNTR1 pin.

When the CNTR<sub>0</sub> (or CNTR<sub>1</sub>) active edge selection bit is "0", the rising edge of the CNTR<sub>0</sub> (or CNTR<sub>1</sub>) pin is counted.

When the CNTR0 (or CNTR1) active edge selection bit is "1", the falling edge of the CNTR0 (or CNTR1) pin is counted.

## (4) Pulse Width Measurement Mode

If the CNTR0 (or CNTR1) active edge selection bit is "0", the timer counts the selected signals by the count source selection bit while the CNTR0 (or CNTR1) pin is at "H". If the CNTR0 (or CNTR1) active edge selection bit is "1", the timer counts it while the CNTR0 (or CNTR1) pin is at "L".

The count can be stopped by setting "1" to the timer X (or timer Y) count stop bit in any mode. The corresponding interrupt request bit is set each time a timer underflows.

## ■Note

When switching the count source by the timer 12, X and Y count source bits, the value of timer count is altered in unconsiderable amount owing to generating of a thin pulses in the count input signals.

Therefore, select the timer count source before set the value to the prescaler and the timer.

When timer X/timer Y underflow while executing the instruction which sets "1" to the timer X/timer Y count stop bits, the timer X/ timer Y interrupt request bits are set to "1". Timer X/Timer Y interrupts are received if these interrupts are enabled at this time. The timing which interrupt is accepted has a case after the instruction which sets "1" to the count stop bit, and a case after the next instruction according to the timing of the timer underflow. When this interrupt is unnecessary, set "0" (disabled) to the interrupt enable bit and then set "1" to the count stop bit.





Fig. 19 Block diagram of timer X, timer Y, timer 1, and timer 2

## SERIAL INTERFACE SERIAL I/O1

Serial I/O1 can be used as either clock synchronous or asynchronous (UART) serial I/O. A dedicated timer is also provided for baud rate generation.

## (1) Clock Synchronous Serial I/O Mode

Clock synchronous serial I/O mode can be selected by setting the serial I/O1 mode selection bit of the serial I/O1 control register (bit 6 of address 001A16) to "1".

For clock synchronous serial I/O, the transmitter and the receiver must use the same clock. If an internal clock is used, transfer is started by a write signal to the TB/RB.



Fig. 20 Block diagram of clock synchronous serial I/O1



Fig. 21 Operation of clock synchronous serial I/O1 function

## (2) Asynchronous Serial I/O (UART) Mode

Clock asynchronous serial I/O mode (UART) can be selected by clearing the serial I/O1 mode selection bit (b6) of the serial I/O1 control register to "0".

Eight serial data transfer formats can be selected, and the transfer formats used by a transmitter and receiver must be identical. The transmit and receive shift registers each have a buffer, but the

two buffers have the same address in memory. Since the shift register cannot be written to or read from directly, transmit data is written to the transmit buffer register, and receive data is read from the receive buffer register.

The transmit buffer register can also hold the next data to be transmitted, and the receive buffer register can hold a character while the next character is being received.



Fig. 22 Block diagram of UART serial I/O1





Fig. 23 Operation of UART serial I/O1 function

# [Transmit Buffer Register/Receive Buffer Register (TB/RB)] 001816

The transmit buffer register and the receive buffer register are located at the same address. The transmit buffer is write-only and the receive buffer is read-only. If a character bit length is 7 bits, the MSB of data stored in the receive buffer is "0".

## [Serial I/O1 Status Register (SIOSTS)] 001916

The read-only serial I/O1 status register consists of seven flags (bits 0 to 6) which indicate the operating status of the serial I/O1 function and various errors.

Three of the flags (bits 4 to 6) are valid only in UART mode.

The receive buffer full flag (bit 1) is cleared to "0" when the receive buffer register is read.

If there is an error, it is detected at the same time that data is transferred from the receive shift register to the receive buffer register, and the receive buffer full flag is set. A write to the serial I/O1 status register clears all the error flags OE, PE, FE, and SE (bit 3 to bit 6, respectively). Writing "0" to the serial I/O1 enable bit SIOE (bit 7 of the serial I/O1 control register) also clears all the status flags, including the error flags.

Bits 0 to 6 of the serial I/O1 status register are initialized to "0" at reset, but if the transmit enable bit (bit 4) of the serial I/O1 control register has been set to "1", the transmit shift completion flag (bit 2) and the transmit buffer empty flag (bit 0) become "1".

## [Serial I/O1 Control Register (SIOCON)] 001A16

The serial I/O1 control register consists of eight control bits for the serial I/O1 function.

## [UART Control Register (UARTCON)] 001B16

The UART control register consists of four control bits (bits 0 to 3) which are valid when asynchronous serial I/O is selected and set the data format of an data transfer and one bit (bit 4) which is always valid and sets the output structure of the P25/TxD pin.

## [Baud Rate Generator (BRG)] 001C16

The baud rate generator determines the baud rate for serial transfer.

The baud rate generator divides the frequency of the count source by 1/(n + 1), where n is the value written to the baud rate generator.





Fig. 24 Structure of serial I/O1 control registers

## ■Notes on serial I/O

When setting the transmit enable bit of serial I/O1 to "1", the serial I/O1 transmit interrupt request bit is automatically set to "1". When not requiring the interrupt occurrence synchronized with the transmission enabled, take the following sequence.

(1) Set the serial I/O1 transmit interrupt enable bit to "0" (disabled).

```
(2) Set the transmit enable bit to "1".
```

(3) Set the serial I/O1 transmit interrupt request bit to "0" after 1 or more instructions have been executed.

(4) Set the serial I/O1 transmit interrupt enable bit to "1" (enabled).

### **•SERIAL I/O2**

The serial I/O2 can be operated only as the clock synchronous type. As a synchronous clock for serial transfer, either internal clock or external clock can be selected by the serial I/O2 synchronous clock selection bit (b6) of serial I/O2 control register 1.

The internal clock incorporates a dedicated divider and permits selecting 6 types of clock by the internal synchronous clock selection bits (b2, b1, b0) of serial I/O2 control register 1.

Regarding SOUT2 and SCLK2 being output pins, either CMOS output format or N-channel open-drain output format can be selected by the P01/SOUT2, P02/SCLK2 P-channel output disable bit (b7) of serial I/O2 control register 1.

When the internal clock has been selected, a transfer starts by a write signal to the serial I/O2 register (address 001716). After completion of data transfer, the level of the SOUT2 pin goes to high impedance automatically but bit 7 of the serial I/O2 control register 2 is not set to "1" automatically.

When the external clock has been selected, the contents of the serial I/O2 register is continuously shifted while transfer clocks are input. Accordingly, control the clock externally. Note that the SOUT2 pin does not go to high impedance after completion of data transfer.

To cause the SOUT2 pin to go to high impedance in the case where the external clock is selected, set bit 7 of the serial I/O2 control register 2 to "1" when SCLK2 is "H" after completion of data transfer. After the next data transfer is started (the transfer clock falls), bit 7 of the serial I/O2 control register 2 is set to "0" and the SOUT2 pin is put into the active state.

Regardless of the internal clock to external clock, the interrupt request bit is set after the number of bits (1 to 8 bits) selected by the optional transfer bit is transferred. In case of a fractional number of bits less than 8 bits as the last data, the received data to be stored in the serial I/O2 register becomes a fractional number of bits close to MSB if the transfer direction selection bit of serial I/O2 control register 1 is LSB first, or a fractional number of bits close to LSB if the transfer direction bit is MSB first. For the remaining bits, the previously received data is shifted.

At transmit operation using the clock synchronous serial I/O, the SCMP2 signal can be output by comparing the state of the transmit pin SOUT2 with the state of the receive pin SIN2 in synchronization with a rise of the transfer clock. If the output level of the SOUT2 pin is equal to the input level to the SIN2 pin, "L" is output from the SCMP2 pin. If not, "H" is output. At this time, an INT2 interrupt request can also be generated. Select a valid edge by bit 2 of the interrupt edge selection register (address 003A16).

## [Serial I/O2 Control Registers 1, 2 (SIO2CON1 / SIO2CON2)] 001516, 001616

The serial I/O2 control registers 1 and 2 are containing various selection bits for serial I/O2 control as shown in Figure 25.



Fig. 25 Structure of Serial I/O2 control registers 1, 2





Fig. 26 Block diagram of Serial I/O2



Fig. 27 Timing chart of Serial I/O2





## PULSE WIDTH MODULATION (PWM)

The 3850 group (spec. A) has a PWM function with an 8-bit resolution, based on a signal that is the clock input XIN or that clock input divided by 2.

## **Data Setting**

The PWM output pin also functions as port P44. Set the PWM period by the PWM prescaler, and set the "H" term of output pulse by the PWM register.

If the value in the PWM prescaler is n and the value in the PWM register is m (where n = 0 to 255 and m = 0 to 255) :

PWM period =  $255 \times (n+1) / f(XIN)$ 

(when f(XIN) = 8 MHz,count source selection bit = "0")

Output pulse "H" term = PWM period X m / 255

= 0.125 X (n+1) X m  $\mu$ s (when f(XIN) = 8 MHz,count source selection bit = "0")

## **PWM Operation**

When bit 0 (PWM enable bit) of the PWM control register is set to "1", operation starts by initializing the PWM output circuit, and pulses are output starting at an "H".

If the PWM register or PWM prescaler is updated during PWM output, the pulses will change in the cycle after the one in which the change was made.







Fig. 30 Block diagram of PWM function





Fig. 31 Structure of PWM control register



Fig. 32 PWM output timing when PWM register or PWM prescaler is changed

## ■Note

The PWM starts after the PWM function enable bit is set to enable and "L" level is output from the PWM pin. The length of this "L" level output is as follows:



## A/D CONVERTER [AD Conversion Registers (ADL, ADH)] 003516, 003616

The AD conversion registers are read-only registers that store the result of an A/D conversion. Do not read these registers during an A/D conversion.

## [AD Control Register (ADCON)] 003416

The AD control register controls the A/D conversion process. Bits 0 to 2 select a specific analog input pin. By setting a value to these bits, when bit 0 of the AD input selection register (address 003716) is "0", P30/AN0-P34/AN4 can be selected, and when bit 0 of the AD input selection register is "1", P04/AN5-P07/AN8 can be selected. Bit 4 indicates the completion of an A/D conversion. The value of this bit remains at "0" during an A/D conversion and changes to "1"

this bit remains at "0" during an A/D conversion and changes to "1" when an A/D conversion ends. Writing "0" to this bit starts the A/D conversion.

## [AD Input Selection Register (ADSEL)] 003716

The analog input port selection switch bit is assigned to bit 0 of the AD input selection register. When "0" is set to the analog input port selection switch bit, P30/AN0-P34/AN4 can be selected by the analog input pin selection bits (b2, b1, b0) of the AD control register (address 003416). When "1" is set to the analog input port selection switch bit, P04/AN5-P07/AN8 can be selected by the analog input pin selection bits (b2, b1, b0) of the AD control register (address 003416).

## **Comparison Voltage Generator**

The comparison voltage generator divides the voltage between AVss and VREF into 1024 and outputs the divided voltages.

## **Channel Selector**

The channel selector selects one of ports P30/AN0 to P34/AN4, P04/AN5 to P07/AN8 and inputs the voltage to the comparator.

## **Comparator and Control Circuit**

The comparator and control circuit compare an analog input voltage with the comparison voltage, and the result is stored in the AD conversion registers. When an A/D conversion is completed, the control circuit sets the AD conversion completion bit and the AD interrupt request bit to "1".

Note that because the comparator consists of a capacitor coupling, set f(X|N) to 500 kHz or more during an A/D conversion.

When the A/D converter is operated at low-speed mode, f(XIN) and f(XCIN) do not have the lower limit of frequency, because of the A/D converter has a built-in self-oscillation circuit.

















Fig. 36 Block diagram of A/D converter



## WATCHDOG TIMER

The watchdog timer gives a mean of returning to the reset status when a program cannot run on a normal loop (for example, because of a software run-away). The watchdog timer consists of an 8-bit watchdog timer L and an 8-bit watchdog timer H.

## Initial Value of Watchdog Timer

At reset or writing to the watchdog timer control register (address 003916), each of watchdog timer H and L is set to "FF16". Any instruction which generates a write signal such as the instructions of STA, LDM, CLB and others can be used to write. The data of bits 6 and 7 are only valid when writing to the watchdog timer control register. Each of watchdog timer is set to "FF16" regardless of the written data of bits 0 to 5.

## **Operation of Watchdog Timer**

The watchdog timer stops at reset and starts to count down by writing to the watchdog timer control register. An internal reset occurs at an underflow of the watchdog timer H. The reset is released after waiting for a reset release time and the program is processed from the reset vector address. Accordingly, programming is usually performed so that writing to the watchdog timer control register may be started before an underflow of the watchdog timer H. If writing to the watchdog timer control register is not performed once, the watchdog timer does not function.

## **Bit 6 of Watchdog Timer Control Register**

When bit 6 of the watchdog timer control register is "0", the MCU enters the stop mode by execution of STP instruction. Just after releasing the stop mode, the watchdog timer restarts counting (Note). When executing the WIT instruction, the watchdog timer does not stop.

When bit 6 is "1", execution of STP instruction causes an internal reset. When this bit is set to "1" once, it cannot be rewritten to "0" by program. Bit 6 is "0" at reset.

The necessary time after writing to the watchdog timer control register to an underflow of the watchdog timer H is shown as follows. When bit 7 of the watchdog timer control register is "0":

32 s at XCIN = 32.768 kHz frequency and 65.536 ms at XIN = 16 MHz frequency.

When bit 7 of the watchdog timer control register is "1": 125 ms at XCIN = 32.768 kHz frequency and 256  $\mu$ s at XIN = 16 MHz frequency.

Note: The watchdog timer continues to count for waiting for a stop mode release time. Do not generate an underflow of the watchdog timer H during that time.







Fig. 38 Structure of Watchdog timer control register



## **RESET CIRCUIT**

To reset the microcomputer,  $\overrightarrow{RESET}$  pin must be held at an "L" level for 20 cycles or more of XIN. Then the  $\overrightarrow{RESET}$  pin is returned to an "H" level (the power source voltage must be between 2.7 V and 5.5 V, and the oscillation must be stable), reset is released. After the reset is completed, the program starts from the address contained in address FFFD16 (high-order byte) and address FFFC16 (low-order byte). Make sure that the reset input voltage is less than 0.54 V for Vcc of 2.7 V.



Fig. 39 Reset circuit example



Fig. 40 Reset sequence

|                                                        | Address Register contents          |                                                  | Address Register contents |
|--------------------------------------------------------|------------------------------------|--------------------------------------------------|---------------------------|
| (1) Port P0 (P0)                                       | 000016 0016                        | (34) AD control register (ADCON)                 | 003416 0001000            |
| (2) Port P0 direction register (P0D)                   | 000116 0016                        | (35) AD conversion low-order register (ADL)      | 003516 X X X X X X X X    |
| (3) Port P1 (P1)                                       | 000216 0016                        | (36) AD conversion high-order register (ADH)     | 003616 00000XX            |
| (4) Port P1 direction register (P1D)                   | 000316 0016                        | (37) AD input selection register (ADSEL)         | 003716 0016               |
| (5) Port P2 (P2)                                       | 000416 0016                        | (38) MISRG                                       | 003816 0016               |
| (6) Port P2 direction register (P2D)                   | 000516 0016                        | (39) Watchdog timer control register (WDTCON)    | 003916 0 0 1 1 1 1 1 1    |
| (7) Port P3 (P3)                                       | 000616 0016                        | (40) Interrupt edge selection register (INTEDGE) | 003A16 0016               |
| (8) Port P3 direction register (P3D)                   | 000716 0016                        | (41) CPU mode register (CPUM)                    | 003B16 0 1 0 0 1 0 0 0    |
| (9) Port P4 (P4)                                       | 000816 0016                        | (42) Interrupt request register 1 (IREQ1)        | 003C16 0016               |
| (10) Port P4 direction register (P4D)                  | 000916 0016                        | (43) Interrupt request register 2 (IREQ2)        | 003D16 0016               |
| (11) Port P0, P1, P2 pull-up control register (PULL012 | ) 001216 0016                      | (44) Interrupt control register 1 (ICON1)        | 003E16 0016               |
| (12) Port P3 pull-up control register (PULL3)          | 001316 0016                        | (45) Interrupt control register 2 (ICON2)        | 003F16 0016               |
| (13) Port P4 pull-up control register (PULL4)          | 001416 0016                        | (46) Processor status register                   | (PS) XXXXX1XX             |
| (14) Serial I/O2 control register 1 (SIO2CON1)         | 001516 0016                        | (47) Program counter                             | (PCH) FFFD16 contents     |
| (15) Serial I/O2 control register 2 (SIO2CON2)         | 001616 0 0 0 0 1 1 1               |                                                  | (PCL) FFFC16 contents     |
| (16) Serial I/O2 register (SIO2)                       | 0017 <sub>16</sub> X X X X X X X X |                                                  |                           |
| (17) Transmit/Receive buffer register (TB/RB)          | 001816 X X X X X X X X X           |                                                  |                           |
| (18) Serial I/O1 status register (SIOSTS)              | 001916 1 0 0 0 0 0 0 0             |                                                  |                           |
| (19) Serial I/O1 control register (SIOCON)             | 001A16 0016                        |                                                  |                           |
| (20) UART control register (UARTCON)                   | 001B16 1 1 1 0 0 0 0 0             |                                                  |                           |
| (21) Baud rate generator (BRG)                         | 001C16 X X X X X X X X X           |                                                  |                           |
| (22) PWM control register (PWMCON)                     | 001D16 0016                        |                                                  |                           |
| (23) PWM prescaler (PREPWM)                            | 001E16 X X X X X X X X X           |                                                  |                           |
| (24) PWM register (PWM)                                | 001F16 X X X X X X X X X           |                                                  |                           |
| (25) Prescaler 12 (PRE12)                              | 002016 FF16                        |                                                  |                           |
| (26) Timer 1 (T1)                                      | 002116 0116                        |                                                  |                           |
| (27) Timer 2 (T2)                                      | 002216 0016                        |                                                  |                           |
| (28) Timer XY mode register (TM)                       | 002316 0016                        |                                                  |                           |
| (29) Prescaler X (PREX)                                | 002416 FF16                        |                                                  |                           |
| (30) Timer X (TX)                                      | 002516 FF16                        |                                                  |                           |
| (31) Prescaler Y (PREY)                                | 002616 FF16                        |                                                  |                           |
| (32) Timer Y (TY)                                      | 002716 FF16                        |                                                  |                           |
| (33) Timer count source selection register (TCSS       | 002816 0016                        |                                                  |                           |

Note : X : Not fixed

Since the initial values for other than above mentioned registers and RAM contents are indefinite at reset, they must be set.

Fig. 41 Internal status at reset



## **CLOCK GENERATING CIRCUIT**

The 3850 group (spec. A) has two built-in oscillation circuits. An oscillation circuit can be formed by connecting a resonator between XIN and XOUT (XCIN and XCOUT). Use the circuit constants in accordance with the resonator manufacturer's recommended values. No external resistor is needed between XIN and XOUT since a feed-back resistor exists on-chip.(An external feed-back resistor may be needed depending on conditions.) However, an external feed-back resistor is needed between XCIN and XCOUT. Immediately after power on, only the XIN oscillation circuit starts oscillating, and XCIN and XCOUT pins function as I/O ports.

#### Frequency Control (1) Middle-speed mode

The internal clock  $\phi$  is the frequency of XIN divided by 8. After reset is released, this mode is selected.

## (2) High-speed mode

The internal clock  $\phi$  is half the frequency of XIN.

## (3) Low-speed mode

The internal clock  $\boldsymbol{\phi}$  is half the frequency of XCIN.

## (4) Low power dissipation mode

The low power consumption operation can be realized by stopping the main clock XIN in low-speed mode. To stop the main clock, set bit 5 of the CPU mode register to "1". When the main clock XIN is restarted (by setting the main clock stop bit to "0"), set sufficient time for oscillation to stabilize.

The sub-clock XCIN-XCOUT oscillating circuit can not directly input clocks that are generated externally. Accordingly, make sure to cause an external resonator to oscillate.

## Oscillation Control (1) Stop mode

If the STP instruction is executed, the internal clock  $\phi$  stops at an "H" level, and XIN and XCIN oscillation stops. When the oscillation stabilizing time set after STP instruction released bit (bit 0 of address 003816) is "0", the prescaler 12 is set to "FF16" and timer 1 is set to "0116". When the oscillation stabilizing time set after STP instruction released bit is "1", set the sufficient time for oscillation of used oscillator to stabilize since nothing is set to the prescaler 12 and timer 1.

After STP instruction is released, the input of the prescaler 12 is connected to count source which had set at executing the STP instruction, and the output of the prescaler 12 is connected to timer 1. Oscillator restarts when an external interrupt is received, but the internal clock  $\phi$  is not supplied to the CPU (remains at "H") until timer 1 underflows. The internal clock  $\phi$  is supplied for the first time, when timer 1 underflows. This ensures time for the clock oscillation using the ceramic resonators to be stabilized. When the oscillator is restarted by reset, apply "L" level to the RESET pin until the oscillation is stable since a wait time will not be generated.

## (2) Wait mode

If the WIT instruction is executed, the internal clock  $\phi$  stops at an "H" level, but the oscillator does not stop. The internal clock  $\phi$  restarts at reset or when an interrupt is received. Since the oscillator does not stop, normal operation can be started immediately after the clock is restarted.

To ensure that the interrupts will be received to release the STP or WIT state, their interrupt enable bits must be set to "1" before executing of the STP or WIT instruction.

When releasing the STP state, the prescaler 12 and timer 1 will start counting the clock XIN divided by 16. Accordingly, set the timer 1 interrupt enable bit to "0" before executing the STP instruction.

## ■Note

- If you switch the mode between middle/high-speed and low-speed, stabilize both XIN and XCIN oscillations. The sufficient time is required for the sub-clock to stabilize, especially immediately after power on and at returning from the stop mode. When switching the mode between middle/high-speed and low-speed, set the frequency on condition that f(XIN) > 3•f(XCIN).
- When using the oscillation stabilizing time set after STP instruction released bit set to "1", evaluate time to stabilize oscillation of the used oscillator and set the value to the timer 1 and prescaler 12.



Fig. 42 Ceramic resonator circuit



Fig. 43 External clock input circuit



## [MISRG (MISRG)] 003816

MISRG consists of three control bits (bits 1 to 3) for middle-speed mode automatic switch and one control bit (bit 0) for oscillation stabilizing time set after STP instruction released.

By setting the middle-speed mode automatic switch start bit to "1" while operating in the low-speed mode and setting the middlespeed mode automatic switch set bit to "1", XIN oscillation automatically starts and the mode is automatically switched to the middle-speed mode.



Fig. 44 Structure of MISRG



Fig. 45 System clock generating circuit block diagram (Single-chip mode)

RENESAS



Fig. 46 State transitions of system clock

RENESAS

## FLASH MEMORY MODE

The M38507F8A (flash memory version) has an internal new DINOR (DIvided bit line NOR) flash memory that can be rewritten with a single power source when Vcc is 5 V, and 2 power sources when VPP is 5 V and Vcc is 3.0-5.5 V in the CPU rewrite and standard serial I/O modes.

For this flash memory, three flash memory modes are available in which to read, program, and erase: the parallel I/O and standard serial I/O modes in which the flash memory can be manipulated using a programmer and the CPU rewrite mode in which the flash memory can be manipulated by the Central Processing Unit (CPU).

#### Summary

Table 8 lists the summary of the M38507F8A (flash memory version).

The flash memory of the M38507F8 is divided into User ROM area and Boot ROM area as shown in Figure 47.

In addition to the ordinary User ROM area to store the MCU operation control program, the flash memory has a Boot ROM area that is used to store a program to control rewriting in CPU rewrite and standard serial I/O modes. This Boot ROM area has had a standard serial I/O mode control program stored in it when shipped from the factory. However, the user can write a rewrite control program in this area that suits the user's application system. This Boot ROM area can be rewritten in only parallel I/O mode.

#### Table 8 Summary of M38507F8A (flash memory version)

|                       | Item          | Specifications                                                          |
|-----------------------|---------------|-------------------------------------------------------------------------|
| Power source voltage  |               | Vcc = 2.7- 5.5 V (Note 1)                                               |
|                       |               | Vcc = 2.7–3.6 V (Note 2)                                                |
| VPP voltage (For Prog | ram/Erase)    | 4.5-5.5 V                                                               |
| Flash memory mode     |               | 3 modes (Parallel I/O mode, Standard serial I/O mode, CPU rewrite mode) |
| Erase block division  | User ROM area | 1 block (32 Kbytes)                                                     |
|                       | Boot ROM area | 1 block (4 Kbytes) (Note 3)                                             |
| Program method        |               | Byte program                                                            |
| Erase method          |               | Batch erasing                                                           |
| Program/Erase contro  | l method      | Program/Erase control by software command                               |
| Number of commands    | 6             | 6 commands                                                              |
| Number of program/E   | rase times    | 100 times                                                               |
| ROM code protection   |               | Available in parallel I/O mode and standard serial I/O mode             |

Notes 1: The power source voltage must be Vcc = 4.5-5.5 V at program and erase operation.

**2:** The power source voltage can be Vcc = 3.0-3.6 V also at program and erase operation.

3: The Boot ROM area has had a standard serial I/O mode control program stored in it when shipped from the factory. This Boot ROM area can be rewritten in only parallel I/O mode.



## (1) CPU Rewrite Mode

In CPU rewrite mode, the internal flash memory can be operated on (read, program, or erase) under control of the Central Processing Unit (CPU).

In CPU rewrite mode, only the User ROM area shown in Figure 47 can be rewritten; the Boot ROM area cannot be rewritten. Make sure the program and block erase commands are issued for only the User ROM area and each block area.

The control program for CPU rewrite mode can be stored in either User ROM or Boot ROM area. In the CPU rewrite mode, because the flash memory cannot be read from the CPU, the rewrite control program must be transferred to internal RAM area to be executed before it can be executed.

#### **Microcomputer Mode and Boot Mode**

The control program for CPU rewrite mode must be written into the User ROM or Boot ROM area in parallel I/O mode beforehand. (If the control program is written into the Boot ROM area, the standard serial I/O mode becomes unusable.)

See Figure 47 for details about the Boot ROM area.

Normal microcomputer mode is entered when the microcomputer is reset with pulling CNVss pin low. In this case, the CPU starts operating using the control program in the User ROM area. When the microcomputer is reset by pulling the P41/INT0 pin high,

the CNVss pin high, the CPU starts operating using the control program in the Boot ROM area (program start address is FFFC16, FFFD16 fixation). This mode is called the "Boot" mode.

#### Block Address

Block addresses refer to the maximum address of each block. These addresses are used in the block erase command. In case of the M38507F8A, it has only one block.



Fig. 47 Block diagram of built-in flash memory



#### **Outline Performance (CPU Rewrite Mode)**

CPU rewrite mode is usable in the single-chip or Boot mode. The only User ROM area can be rewritten in CPU rewrite mode.

In CPU rewrite mode, the CPU erases, programs and reads the internal flash memory by executing software commands. This rewrite control program must be transferred to the RAM before it can be executed.

The MCU enters CPU rewrite mode by applying 5 V  $\pm$  0.5 V to the CNVss pin and setting "1" to the CPU Rewrite Mode Select Bit (bit 1 of address 0FFE16). Software commands are accepted once the mode is entered.

Use software commands to control program and erase operations. Whether a program or erase operation has terminated normally or in error can be verified by reading the status register.

Figure 48 shows the flash memory control register.

Bit 0 is the RY/BY status flag used exclusively to read the operating status of the flash memory. During programming and erase operations, it is "0" (busy). Otherwise, it is "1" (ready).

Bit 1 is the CPU Rewrite Mode Select Bit. When this bit is set to "1", the MCU enters CPU rewrite mode. Software commands are accepted once the mode is entered. In CPU rewrite mode, the CPU becomes unable to access the internal flash memory directly. Therefore, use the control program in the RAM for write to bit 1. To set this bit to "1", it is necessary to write "0" and then write "1" in succession. The bit can be set to "0" by only writing "0".

Bit 2 is the CPU Rewrite Mode Entry Flag. This flag indicates "1" in CPU rewrite mode, so that reading this flag can check whether CPU rewrite mode has been entered or not.

Bit 3 is the flash memory reset bit used to reset the control circuit of internal flash memory. This bit is used when exiting CPU rewrite mode and when flash memory access has failed. When the CPU Rewrite Mode Select Bit is "1", setting "1" for this bit resets the control circuit. To set this bit to "1", it is necessary to write "0" and then write "1" in succession. To release the reset, it is necessary to set this bit to "0".

Bit 4 is the User Area/Boot Area Select Bit. When this bit is set to "1", Boot ROM area is accessed, and CPU rewrite mode in Boot ROM area is available. In Boot mode, this bit is set to "1" automatically. Reprogramming of this bit must be in the RAM.

Figure 49 shows a flowchart for setting/releasing CPU rewrite mode.



Fig.48 Structure of flash memory control register

RENESAS



RENESAS

## **Precautions on CPU Rewrite Mode**

Described below are the precautions to be observed when rewriting the flash memory in CPU rewrite mode.

#### (1) Operation speed

During CPU rewrite mode, set the internal clock frequency 6.25 MHz or less using the main clock division ratio selection bits (bit 6, 7 at 003B16).

### (2) Instructions inhibited against use

The instructions which refer to the internal data of the flash memory cannot be used during CPU rewrite mode .

#### (3) Interrupts inhibited against use

The interrupts cannot be used during CPU rewrite mode because they refer to the internal data of the flash memory.

#### (4) Watchdog timer

In case of the watchdog timer has been running already, the internal reset generated by watchdog timer underflow does not happen, because of watchdog timer is always clearing during program or erase operation.

#### (5) Reset

Reset is always valid. In case of CNVss = H when reset is released, boot mode is active. So the program starts from the address contained in address FFFC16 and FFFD16 in boot ROM area.



### Software Commands (CPU Rewrite Mode)

Table 9 lists the software commands.

After setting the CPU Rewrite Mode Select Bit of the flash memory control register to "1", execute a software command to specify an erase or program operation.

Each software command is explained below.

#### •Read Array Command (FF16)

The read array mode is entered by writing the command code "FF16" in the first bus cycle. When an address to be read is input in one of the bus cycles that follow, the contents of the specified address are read out at the data bus (Do to D7).

The read array mode is retained intact until another command is written.

#### Read Status Register Command (7016)

The read status register mode is entered by writing the command code "7016" in the first bus cycle. The contents of the status register are read out at the data bus (D0 to D7) by a read in the second bus cycle.

The status register is explained in the next section.

#### •Clear Status Register Command (5016)

This command is used to clear the bits SR1, SR4, and SR5 of the status register after they have been set. These bits indicate that operation has ended in an error. To use this command, write the command code "5016" in the first bus cycle.

#### •Program Command (4016)

Program operation starts when the command code "4016" is written in the first bus cycle. Then, if the address and data to program are written in the 2nd bus cycle, program operation (data programming and verification) will start.

Whether the write operation is completed can be confirmed by reading the status register or the RY/BY Status Flag of the flash memory control register. When the program starts, the read status

Table 9 List of software commands (CPU rewrite mode)

register mode is entered automatically and the contents of the status register is read at the data bus (Do to D7). The status register bit 7 (SR7) is set to "0" at the same time the write operation starts and is returned to "1" upon completion of the write operation. In this case, the read status register mode remains active until the next command is written.

The RY/BY Status Flag is "0" (busy) during write operation and "1" (ready) when the write operation is completed as is the status register bit 7.

At program end, program results can be checked by reading bit 4 (SR4) of the status register.



Fig. 50 Program flowchart

| Command               |              | First bus cycle |            |                    | Second bus cycle |             |                    |
|-----------------------|--------------|-----------------|------------|--------------------|------------------|-------------|--------------------|
|                       | Cycle number | Mode            | Address    | Data<br>(Do to D7) | Mode             | Address     | Data<br>(Do to D7) |
| Read array            | 1            | Write           | X (Note 1) | FF16               |                  |             |                    |
| Read status register  | 2            | Write           | Х          | 7016               | Read             | Х           | SRD (Note 2)       |
| Clear status register | 1            | Write           | Х          | 5016               |                  |             |                    |
| Program               | 2            | Write           | Х          | 4016               | Write            | WA (Note 3) | WD (Note 3)        |
| Erase all blocks      | 2            | Write           | Х          | 2016               | Write            | Х           | 2016               |
| Block erase           | 2            | Write           | Х          | 2016               | Write            | BA (Note 4) | D016               |

Notes 1: X denotes a given address in the User ROM area .

2: SRD = Status Register Data

**3:** WA = Write Address, WD = Write Data

4: BA = Block Address to be erased (Input the maximum address of each block.)



#### •Erase All Blocks Command (2016/2016)

By writing the command code "2016" in the first bus cycle and the confirmation command code "2016" in the second bus cycle that follows, the operation of erase all blocks (erase and erase verify) starts.

Whether the erase all blocks command is terminated can be confirmed by reading the status register or the RY/BY Status Flag of flash memory control register. When the erase all blocks operation starts, the read status register mode is entered automatically and the contents of the status register can be read out at the data bus (Do to D7). The status register bit 7 (SR7) is set to "0" at the same time the erase operation starts and is returned to "1" upon completion of the erase operation. In this case, the read status register mode remains active until another command is written.

The RY/BY Status Flag is "0" during erase operation and "1" when the erase operation is completed as is the status register bit 7 (SR7).

After the erase all blocks end, erase results can be checked by reading bit 5 (SRS) of the status register. For details, refer to the section where the status register is detailed.

#### Block Erase Command (2016/D016)

By writing the command code "2016" in the first bus cycle and the confirmation command code "D016" and the blobk address in the second bus cycle that follows, the block erase (erase and erase verify) operation starts for the block address of the flash memory to be specified.

Whether the block erase operation is completed can be confirmed by reading the status register or the RY/BY Status Flag of flash memory control register. At the same time the block erase operation starts, the read status register mode is automatically entered, so that the contents of the status register can be read out. The status register bit 7 (SR7) is set to "0" at the same time the block erase operation starts and is returned to "1" upon completion of the block erase operation. In this case, the read status register mode remains active until the read array command (FF16) is written.

The RY/BY Status Flag is "0" during block erase operation and "1" when the block erase operation is completed as is the status register bit 7.

After the block erase ends, erase results can be checked by reading bit 5 (SRS) of the status register. For details, refer to the section where the status register is detailed.



Fig. 51 Erase flowchart



## Status Register (SRD)

The status register shows the operating status of the flash memory and whether erase operations and programs ended successfully or in error. It can be read in the following ways:

- (1) By reading an arbitrary address from the User ROM area after writing the read status register command (7016)
- (2) By reading an arbitrary address from the User ROM area in the period from when the program starts or erase operation starts to when the read array command (FF16) is input.

Also, the status register can be cleared by writing the clear status register command (5016).

After reset, the status register is set to "8016".

Table 10 shows the status register. Each bit in this register is explained below.

#### •Sequencer status (SR7)

The sequencer status indicates the operating status of the flash memory. This bit is set to "0" (busy) during write or erase operation and is set to "1" when these operations ends.

After power-on, the sequencer status is set to "1" (ready).

#### •Erase status (SR5)

The erase status indicates the operating status of erase operation. If an erase error occurs, it is set to "1". When the erase status is cleared, it is set to "0".

#### •Program status (SR4)

The program status indicates the operating status of write operation. When a write error occurs, it is set to "1". The program status is set to "0" when it is cleared.

If "1" is written for any of the SR5 and SR4 bits, the program, erase all blocks, and block erase commands are not accepted. Before executing these commands, execute the clear status register command (5016) and clear the status register.

Also, if any commands are not correct, both SR5 and SR4 are set to "1".

#### Table 10 Definition of each bit in status register (SRD)

| Symbol     | Status name      | Defir               | nition              |
|------------|------------------|---------------------|---------------------|
| Gymbol     | Otatus name      | "1"                 | "O"                 |
| SR7 (bit7) | Sequencer status | Ready               | Busy                |
| SR6 (bit6) | Reserved         | -                   | -                   |
| SR5 (bit5) | Erase status     | Terminated in error | Terminated normally |
| SR4 (bit4) | Program status   | Terminated in error | Terminated normally |
| SR3 (bit3) | Reserved         | -                   | -                   |
| SR2 (bit2) | Reserved         | -                   | -                   |
| SR1 (bit1) | Reserved         | -                   | -                   |
| SR0 (bit0) | Reserved         | -                   | -                   |



## **Full Status Check**

By performing full status check, it is possible to know the execution results of erase and program operations. Figure 52 shows a full status check flowchart and the action to be taken when each error occurs.



Fig. 52 Full status check flowchart and remedial procedure for errors



## Functions To Inhibit Rewriting Flash Memory Version

To prevent the contents of internal flash memory from being read out or rewritten easily, this MCU incorporates a ROM code protect function for use in parallel I/O mode and an ID code check function for use in standard serial I/O mode.

#### ●ROM Code Protect Function (in Parallel I/O Mode)

The ROM code protect function is the function to inhibit reading out or modifying the contents of internal flash memory by using the ROM code protect control (address FFDB16) in parallel I/O mode. Figure 53 shows the ROM code protect control (address FFDB16). (This address exists in the User ROM area.)

If one or both of the pair of ROM Code Protect Bits is set to "0",

the ROM code protect is turned on, so that the contents of internal flash memory are protected against readout and modification. The ROM code protect is implemented in two levels. If level 2 is selected, the flash memory is protected even against readout by a shipment inspection LSI tester, etc. When an attempt is made to select both level 1 and level 2, level 2 is selected by default. If both of the two ROM Code Protect Reset Bits are set to "00", the ROM code protect is turned off, so that the contents of internal flash memory can be read out or modified. Once the ROM code protect Reset Bits cannot be modified in parallel I/O mode. Use the serial I/O or CPU rewrite mode to rewrite the contents of the ROM Code Protect Reset Bits.



Fig. 53 Structure of ROM code protect control

RENESAS

# ID Code Check Function (in Standard serial I/O mode)

Use this function in standard serial I/O mode. When the contents of the flash memory are not blank, the ID code sent from the programmer is compared with the ID code written in the flash memory to see if they match. If the ID codes do not match, the commands sent from the programmer are not accepted. The ID code consists of 8-bit data, and its areas are FFD416 to FFDA16. Write a program which has had the ID code preset at these addresses to the flash memory.



Fig. 54 ID code store addresses



## (2) Parallel I/O Mode

Parallel I/O mode is the mode which parallel output and input software command, address, and data required for the operations (read, program, erase, etc.) to a built-in flash memory. Use the exclusive external equipment flash programmer which supports the 3850 Group (flash memory version). Refer to each programmer maker's handling manual for the details of the usage.

## **User ROM and Boot ROM Areas**

In parallel I/O mode, the user ROM and boot ROM areas shown in Figure 47 can be rewritten. Both areas of flash memory can be operated on in the same way.

Program and block erase operations can be performed in the user ROM area. The user ROM area and its block is shown in Figure 47.

The boot ROM area is 4 Kbytes in size. It is located at addresses F00016 through FFFF16. Make sure program and block erase operations are always performed within this address range. (Access to any location outside this address range is prohibited.)

In the Boot ROM area, an erase block operation is applied to only one 4 Kbyte block. The boot ROM area has had a standard serial I/O mode control program stored in it when shipped from the Mitsubishi factory. Therefore, using the device in standard serial I/O mode, you do not need to write to the boot ROM area.



## (3) Standard serial I/O Mode

The standard serial I/O mode inputs and outputs the software commands, addresses and data needed to operate (read, program, erase, etc.) the internal flash memory. This I/O is clock synchronized serial. This mode requires the exclusive external equipment (serial programmer).

The standard serial I/O mode is different from the parallel I/O mode in that the CPU controls flash memory rewrite (uses the CPU rewrite mode), rewrite data input and so forth. The standard serial I/O mode is started by connecting "H" to the P26 (SCLK1) pin and "H" to the P41 (INT0) pin and "H" to the CNVss pin (apply 4.5 V to 5.5 V to Vpp from an external source), and releasing the reset operation. (In the ordinary microcomputer mode, set CNVss pin to "L" level.)

This control program is written in the Boot ROM area when the product is shipped from Mitsubishi. Accordingly, make note of the fact that the standard serial I/O mode cannot be used if the Boot ROM area is rewritten in parallel I/O mode. Figure 55 shows the pin connection for the standard serial I/O mode.

In standard serial I/O mode, serial data I/O uses the four serial I/O pins SCLK1, RxD, TxD and  $\overline{\text{SRDY1}}$  (BUSY). The SCLK1 pin is the transfer clock input pin through which an external transfer clock is input. The TxD pin is for CMOS output. The  $\overline{\text{SRDY1}}$  (BUSY) pin outputs "L" level when ready for reception and "H" level when reception starts.

Serial data I/O is transferred serially in 8-bit units.

In standard serial I/O mode, only the User ROM area shown in Figure 47 can be rewritten. The Boot ROM area cannot.

In standard serial I/O mode, a 7-byte ID code is used. When there is data in the flash memory, commands sent from the peripheral unit (programmer) are not accepted unless the ID code matches.

## Outline Performance (Standard Serial I/O Mode)

In standard serial I/O mode, software commands, addresses and data are input and output between the MCU and peripheral units (serial programmer, etc.) using 4-wire clock-synchronized serial I/O (serial I/O1).

In reception, software commands, addresses and program data are synchronized with the rise of the transfer clock that is input to the SCLK1 pin, and are then input to the MCU via the RxD pin. In transmission, the read data and status are synchronized with the fall of the transfer clock, and output from the TxD pin.

The TxD pin is for CMOS output. Transfer is in 8-bit units with LSB first.

When busy, such as during transmission, reception, erasing or program execution, the  $\overline{SRDY1}$  (BUSY) pin is "H" level. Accordingly, always start the next transfer after the  $\overline{SRDY1}$  (BUSY) pin is "L" level.

Also, data and status registers in a memory can be read after inputting software commands. Status, such as the operating state of the flash memory or whether a program or erase operation ended successfully or not, can be checked by reading the status register. Here following explains software commands, status registers, etc.



| Pin             | Name                      | I/O | Description                                                                                                                              |
|-----------------|---------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------|
| Vcc,Vss         | Power input               |     | Apply program/erase protection voltage to Vcc pin and 0 V to Vss pin.                                                                    |
| CNVss           | CNVss                     | I   | Connect to Vcc when Vcc = $4.5$ V to $5.5$ V.<br>Connect to Vpp (= $4.5$ V to $5.5$ V) when Vcc = $2.7$ V to $4.5$ V.                    |
| RESET           | Reset input               | I   | Reset input pin. While reset is "L" level, a 20 cycle or longer clock must be input to XIN pin.                                          |
| Xin             | Clock input               | Ι   | Connect a ceramic resonator or crystal oscillator between XIN and XOUT pins. To input an externally generated clock, input it to XIN pin |
| Xout            | Clock output              | 0   | and open XouT pin.                                                                                                                       |
| AVss            | Analog power supply input |     | Connect AVss to Vss .                                                                                                                    |
| Vref            | Reference voltage input   | Ι   | Enter the reference voltage for AD from this pin.                                                                                        |
| P00 to P07      | Input port P0             | I   | Input "H" or "L" level signal or open.                                                                                                   |
| P10 to P17      | Input port P1             | Ι   | Input "H" or "L" level signal or open.                                                                                                   |
| P20 to P23      | Input port P2             | I   | Input "H" or "L" level signal or open.                                                                                                   |
| P24             | RxD input                 | I   | Serial data input pin                                                                                                                    |
| P25             | TxD output                | 0   | Serial data output pin                                                                                                                   |
| P26             | SCLK1 input               | I   | Serial clock input pin                                                                                                                   |
| P27             | BUSY output               | 0   | BUSY signal output pin                                                                                                                   |
| P30 to P34      | Input port P3             | I   | Input "H" or "L" level signal or open.                                                                                                   |
| P40, P42 to P44 | Input port P4             | Ι   | Input "H" or "L" level signal or open.                                                                                                   |
| P41             | Input port P4             | I   | Input "H" level signal, when reset is released.                                                                                          |

Table 11 Description of pin function (Standard Serial I/O Mode)









## Software Commands (Standard Serial I/O Mode)

Table 12 lists software commands. In standard serial I/O mode, erase, program and read are controlled by transferring software

2nd byte 1st byte 3rd byte 4th byte 5th byte 6th byte When ID is .... Control command transfer not verified Address Address Data Data Data Data Not (middle) (high) FF16 output to 1 Page read output output output acceptable 259th byte Data input Address Address Data Data Data Not 2 Page program **41**16 to 259th (middle) (high) acceptable input input input byte Not 3 Erase all blocks D016 A716 acceptable SRD SRD1 4 Acceptable Read status register 7016 output output Not 5 5016 Clear status register acceptable Address Address Address F516 ID1 6 ID code check ID size To ID7 Acceptable (low) (middle) (high) То Check-Data Size Size required Not 7 Download function FA16 input sum (low) (high) number acceptable of times Version Version Version Version Version Version data data output Acceptable 8 Version data output function FB<sub>16</sub> data data data data output to 9th byte output output output output

Notes1: Shading indicates transfer from the internal flash memory microcomputer to a programmer. All other data is transferred from an external equipment (programmer) to the internal flash memory microcomputer.

2: SRD refers to status register data. SRD1 refers to status register 1 data.

**3:** All commands can be accepted when the flash memory is totally blank.

**4:** Address high must be "0016".

commands via the RxD pin. Software commands are explained here below.



#### Page Read Command

This command reads the specified page (256 bytes) in the flash memory sequentially one byte at a time. Execute the page read command as explained here following.

- (1) Transfer the "FF16" command code with the 1st byte.
- (2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
- (3) From the 4th byte onward, data (D0 to D7) for the page (256 bytes) specified with addresses A8 to A23 will be output sequentially from the smallest address first synchronized with the fall of the clock.



Fig. 56 Timing for page read

#### •Read Status Register Command

This command reads status information. When the "7016" command code is transferred with the 1st byte, the contents of the status register (SRD) with the 2nd byte and the contents of status register 1 (SRD1) with the 3rd byte are read.

| SCLK1       |                           |
|-------------|---------------------------|
| RxD         | 7016                      |
| TxD         | SRD SRD1<br>output output |
| SRDY1(BUSY) |                           |

Fig. 57 Timing for reading status register



#### •Clear Status Register Command

This command clears the bits (SR4, SR5) which are set when the status register operation ends in error. When the "5016" command code is sent with the 1st byte, the aforementioned bits are cleared. When the clear status register operation ends, the  $\overline{SRDY1}$  (BUSY) signal changes from "H" to "L" level.



Fig. 58 Timing for clear status register

#### Page Program Command

This command writes the specified page (256 bytes) in the flash memory sequentially one byte at a time. Execute the page program command as explained here following.

- (1) Transfer the "4116" command code with the 1st byte.
- (2) Transfer addresses A8 to A15 and A16 to A23 ("0016") with the 2nd and 3rd bytes respectively.
- (3) From the 4th byte onward, as write data (Do to D7) for the page (256 bytes) specified with addresses A8 to A23 is input sequentially from the smallest address first, that page is automatically written.

When reception setup for the next 256 bytes ends, the  $\overline{SRDY1}$  (BUSY) signal changes from "H" to "L" level. The result of the page program can be known by reading the status register. For more information, see the section on the status register.



Fig. 59 Timing for page program



#### •Erase All Blocks Command

This command erases the contents of all blocks. Execute the erase all blocks command as explained here following.

- (1) Transfer the "A716" command code with the 1st byte.
- (2) Transfer the verify command code "D016" with the 2nd byte. With the verify command code, the erase operation will start and continue for all blocks in the flash memory.

When erase all blocks end, the  $\overline{SRDY1}$  (BUSY) signal changes from "H" to "L" level. The result of the erase operation can be known by reading the status register.



Fig. 60 Timing for erase all blocks



#### Download Command

This command downloads a program to the RAM for execution. Execute the download command as explained here following.

- (1) Transfer the "FA16" command code with the 1st byte.
- (2) Transfer the program size with the 2nd and 3rd bytes.
- (3) Transfer the check sum with the 4th byte. The check sum is added to all data sent with the 5th byte onward.
- (4) The program to execute is sent with the 5th byte onward.

When all data has been transmitted, if the check sum matches, the downloaded program is executed. The size of the program will vary according to the internal RAM.



Fig. 61 Timing for download



#### **•**Version Information Output Command

This command outputs the version information of the control program stored in the Boot ROM area. Execute the version information output command as explained here following.

- (1) Transfer the "FB16" command code with the 1st byte.
- (2) The version information will be output from the 2nd byte onward.

This data is composed of 8 ASCII code characters.



Fig. 62 Timing for version information output



#### ●ID Check

This command checks the ID code. Execute the boot ID check command as explained here following.

- (1) Transfer the "F516" command code with the 1st byte.
- (2) Transfer addresses A0 to A7, A8 to A15 and A16 to A23 ("0016") of the 1st byte of the ID code with the 2nd, 3rd, and 4th bytes respectively.
- (3) Transfer the number of data sets of the ID code with the 5th byte.
- (4) Transfer the ID code with the 6th byte onward, starting with the 1st byte of the code.



Fig. 63 Timing for ID check

#### ●ID Code

When the flash memory is not blank, the ID code sent from the serial programmer and the ID code written in the flash memory are compared to see if they match. If the codes do not match, the command sent from the serial programmer is not accepted. An ID code contains 8 bits of data. Area is, from the 1st byte, addresses FFD416 to FFDA16. Write a program into the flash memory, which already has the ID code set for these addresses.



Fig. 64 ID code storage addresses



#### •Status Register (SRD)

The status register indicates operating status of the flash memory and status such as whether an erase operation or a program ended successfully or in error. It can be read by writing the read status register command (7016). Also, the status register is cleared by writing the clear status register command (5016).

Table 13 lists the definition of each status register bit. After releasing the reset, the status register becomes "8016".

#### •Sequencer status (SR7)

The sequencer status indicates the operating status of the flash memory.

After power-on and recover from deep power down mode, the sequencer status is set to "1" (ready).

This status bit is set to "0" (busy) during write or erase operation and is set to "1" upon completion of these operations.

#### •Erase status (SR5)

The erase status indicates the operating status of erase operation. If an erase error occurs, it is set to "1". When the erase status is cleared, it is set to "0".

#### •Program status (SR4)

The program status indicates the operating status of write operation. If a program error occurs, it is set to "1". When the program status is cleared, it is set to "0".

Table 13 Definition of each bit of status register (SRD)

|            |                  |                     | nition              |
|------------|------------------|---------------------|---------------------|
| SRD0 bits  | Status name      | "1"                 | "O"                 |
| SR7 (bit7) | Sequencer status | Ready               | Busy                |
| SR6 (bit6) | Reserved         | -                   | -                   |
| SR5 (bit5) | Erase status     | Terminated in error | Terminated normally |
| SR4 (bit4) | Program status   | Terminated in error | Terminated normally |
| SR3 (bit3) | Reserved         | -                   | -                   |
| SR2 (bit2) | Reserved         | -                   | -                   |
| SR1 (bit1) | Reserved         | -                   | -                   |
| SR0 (bit0) | Reserved         | -                   | -                   |



#### •Status Register 1 (SRD1)

The status register 1 indicates the status of serial communications, results from ID checks and results from check sum comparisons. It can be read after the status register (SRD) by writing the read status register command (7016). Also, status register 1 is cleared by writing the clear status register command (5016). Table 14 lists the definition of each status register 1 bit. This register becomes "0016" when power is turned on and the flag status is maintained even after the reset.

#### •Boot update completed bit (SR15)

This flag indicates whether the control program was downloaded to the RAM or not, using the download function.

#### •Check sum consistency bit (SR12)

This flag indicates whether the check sum matches or not when a program, is downloaded for execution using the download function.

#### •ID check completed bits (SR11 and SR10)

These flags indicate the result of ID checks. Some commands cannot be accepted without an ID code check.

#### •Data reception time out (SR9)

This flag indicates when a time out error is generated during data reception. If this flag is attached during data reception, the received data is discarded and the MCU returns to the command wait state.

#### Table 14 Definition of each bit of status register 1 (SRD1)

| SRD1 bits   | Status name               | Def              | inition              |
|-------------|---------------------------|------------------|----------------------|
| SKUTDIIS    | Status hame               | "1"              | "0"                  |
| SR15 (bit7) | Boot update completed bit | Update completed | Not Update           |
| SR14 (bit6) | Reserved                  | -                | -                    |
| SR13 (bit5) | Reserved                  | -                | -                    |
| SR12 (bit4) | Checksum match bit        | Match            | Mismatch             |
| SR11 (bit3) | ID check completed bits   | 00 No            | ot verified          |
| SR10 (bit2) |                           | 01 Ve            | erification mismatch |
|             |                           | 10 Re            | eserved              |
|             |                           | 11 Ve            | erified              |
| SR9 (bit1)  | Data reception time out   | Time out         | Normal operation     |
| SR8 (bit0)  | Reserved                  | -                | -                    |



## **Full Status Check**

Results from executed erase and program operations can be known by running a full status check. Figure 65 shows a flowchart of the full status check and explains how to remedy errors which occur.



Fig. 65 Full status check flowchart and remedial procedure for errors



# Example Circuit Application for Standard Serial I/O Mode

Figure 66 shows a circuit application for the standard serial I/O mode. Control pins will vary according to a programmer, therefore see a programmer manual for more information.



Fig. 66 Example circuit application for standard serial I/O mode



## Flash memory Electrical characteristics

#### Table 15 Absolute maximum ratings

| Symbol | Parameter                                                                        | Conditions                                                           | Ratings          | Unit |
|--------|----------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------|------|
| Vcc    | Power source voltage                                                             |                                                                      | -0.3 to 6.5      | V    |
| VI     | Input voltage P00–P07, P10–P17, P20, P21,<br>P24–P27, P30–P34, P40–P44,<br>VREF  |                                                                      | -0.3 to Vcc +0.3 | V    |
| Vi     | Input voltage P22, P23                                                           |                                                                      | -0.3 to 5.8      | V    |
| Vi     | Input voltage RESET, XIN                                                         | All voltages are based on Vss.<br>When an input voltage is measured, | -0.3 to Vcc +0.3 | V    |
| Vi     | Input voltage CNVss                                                              | output transistors are cut off.                                      | -0.3 to 6.5      | V    |
| Vo     | Output voltage P00–P07, P10–P17, P20, P21,<br>P24–P27, P30–P34, P40–P44,<br>XOUT |                                                                      | -0.3 to Vcc +0.3 | V    |
| Vo     | Output voltage P22, P23                                                          |                                                                      | -0.3 to 5.8      | V    |
| Pd     | Power dissipation                                                                | Ta = 25 °C                                                           | 1000 (Note)      | mW   |
| Topr   | Operating temperature                                                            |                                                                      | 25±5             | °C   |
| Tstg   | Storage temperature                                                              | 1                                                                    | -40 to 125       | °C   |

Note: The rating becomes 300 mW at the PRSP0042GA-B package.

## Table 16 Flash memory mode Electrical characteristics (Ta = $25^{\circ}$ C, Vcc = 4.5 to 5.5V unless otherwise noted)

|        |                                    |                                                   | Limits |      |      |      |
|--------|------------------------------------|---------------------------------------------------|--------|------|------|------|
| Symbol | Parameter                          | Conditions                                        | Min.   | Тур. | Max. | Unit |
| IPP1   | VPP power source current (read)    | VPP = VCC                                         |        |      | 100  | μΑ   |
| IPP2   | VPP power source current (program) | VPP = VCC                                         |        |      | 60   | mA   |
| Іррз   | VPP power source current (erase)   | VPP = VCC                                         |        |      | 30   | mA   |
| Vpp    | VPP power source voltage           |                                                   | 4.5    |      | 5.5  | V    |
| Vcc    | Vcc power source voltage           | Microcomputer mode operation at Vcc = 2.7 to 5.5V | 4.5    |      | 5.5  | V    |
|        |                                    | Microcomputer mode operation at Vcc = 2.7 to 3.6V | 3.0    |      | 3.6  | V    |



### NOTES ON PROGRAMMING Processor Status Register

The contents of the processor status register (PS) after a reset are undefined, except for the interrupt disable flag (I) which is "1". After a reset, initialize flags which affect program execution. In particular, it is essential to initialize the index X mode (T) and the decimal mode (D) flags because of their effect on calculations.

## Interrupts

The contents of the interrupt request bits do not change immediately after they have been written. After writing to an interrupt request register, execute at least one instruction before performing a BBC or BBS instruction.

## **Decimal Calculations**

- To calculate in decimal notation, set the decimal mode flag (D) to "1", then execute an ADC or SBC instruction. After executing an ADC or SBC instruction, execute at least one instruction before executing a SEC, CLC, or CLD instruction.
- In decimal mode, the values of the negative (N), overflow (V), and zero (Z) flags are invalid.

## Timers

If a value n (between 0 and 255) is written to a timer latch, the frequency division ratio is 1/(n+1).

## **Multiplication and Division Instructions**

- The index X mode (T) and the decimal mode (D) flags do not affect the MUL and DIV instruction.
- The execution of these instructions does not change the contents of the processor status register.

## Ports

The contents of the port direction registers cannot be read. The following cannot be used:

- The data transfer instruction (LDA, etc.)
- The operation instruction when the index X mode flag (T) is "1"
- The addressing mode which uses the value of a direction register as an index
- The bit-test instruction (BBC or BBS, etc.) to a direction register
- The read-modify-write instructions (ROR, CLB, or SEB, etc.) to a direction register.

Use instructions such as LDM and STA, etc., to set the port direction registers.

## Serial Interface

In clock synchronous serial I/O, if the receive side is using an external clock and it is to output the  $\overline{\text{SRDY1}}$  signal, set the transmit enable bit, the receive enable bit, and the  $\overline{\text{SRDY1}}$  output enable bit to "1".

Serial I/O1 continues to output the final bit from the TxD pin after transmission is completed.

SOUT2 pin for serial I/O2 goes to high impedance after transmission is completed.

When an external clock is used as synchronous clock in serial I/ O1 or serial I/O2, write transmission data to the transmit buffer register or serial I/O2 register while the transfer clock is "H".

## A/D Converter

The comparator uses capacitive coupling amplifier whose charge will be lost if the clock frequency is too low.

Therefore, make sure that f(XIN) in the middle/high-speed mode is at least on 500 kHz during an A/D conversion.

Do not execute the STP instruction during an A/D conversion.

## Instruction Execution Time

The instruction execution time is obtained by multiplying the frequency of the internal clock  $\phi$  by the number of cycles needed to execute an instruction.

The number of cycles required to execute an instruction is shown in the list of machine instructions.

The frequency of the internal clock  $\phi$  is half of the XIN frequency in high-speed mode.

## **Reserved Area, Reserved bit**

Do not write any data to the reserved area and the reserved bit. (Do not change the contents after reset.)

## **CPU Mode Register**

Fix bit 3 of the CPU mode register to "1".



#### NOTES ON USAGE Differences among 3850 group (standard), 3850 group (spec. H), and 3850 group (spec. A)

- (1) The absolute maximum ratings of 3850 group (spec. H/A) is smaller than that of 3850 group (standard).
  •Power source voltage Vcc = -0.3 to 6.5 V
  •CNVss input voltage VI = -0.3 to Vcc +0.3 V
- (2) The oscillation circuit constants of XIN-XOUT, XCIN-XCOUT may be some differences between 3850 group (standard) and 3850 group (spec. A).
- (3) Be sure to perform the termination of unused pins.

## Handling of Source Pins

In order to avoid a latch-up occurrence, connect a capacitor suitable for high frequencies as bypass capacitor between power source pin (Vcc pin) and GND pin (Vss pin) and between power source pin (Vcc pin) and analog power source input pin (AVss pin). Besides, connect the capacitor to as close as possible. For bypass capacitor which should not be located too far from the pins to be connected, a ceramic capacitor of 0.01  $\mu F{-}0.1\mu F$  is recommended.

## **Power Source Voltage**

When the power source voltage value of a microcomputer is less than the value which is indicated as the recommended operating conditions, the microcomputer does not operate normally and may perform unstable operation.

In a system where the power source voltage drops slowly when the power source voltage drops or the power supply is turned off, reset a microcomputer when the power source voltage is less than the recommended operating conditions and design a system not to cause errors to the system by this unstable operation.

## **Flash Memory Version**

Connect the CNVss/VPP pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer. In addition connecting an approximately 1 k to 5 k $\Omega$  resistor in series to the GND could improve noise immunity. In this case as well as the above mention, connect the pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer.

#### Reason

The CNVss/VPP pin is the power source input pin for the built-in flash memory. When programming in the flash memory, the impedance of the VPP pin is low to allow the electric current for writing to flow into the built-in flash memory. Because of this, noise can enter easily. If noise enters the VPP pin, abnormal instruction codes or data are read from the flash memory, which may cause a program runaway.



Fig. 67 Wiring for the CNVss/VPP pin

## **Electric Characteristic Differences Between Mask ROM and Flash Memory Version MCUs**

There are differences in electric characteristics, operation margin, noise immunity, and noise radiation between mask ROM and flash memory version MCUs due to the differences in the manufacturing processes.

When manufacturing an application system with the flash memory and then switching to use of the mask ROM version, perform sufficient evaluations for the commercial samples of the mask ROM version.

## DATA REQUIRED FOR MASK ORDERS

The following are necessary when ordering a mask ROM production:

- 1. Mask ROM Order Confirmation Form\*
- 2. Mark Specification Form\*
- 3. Data to be written to ROM ..... one floppy disk
- \*For the mask ROM confirmation, refer to the "Renesas Technology" Homepage Rom ordering (http://www.renesas.com/ homepage.jsp).



## **Electrical characteristics**

## Absolute maximum ratings

#### Table 17 Absolute maximum ratings

| Symbol | Parameter                                                                        | Conditions                      | Ratings          | Unit |
|--------|----------------------------------------------------------------------------------|---------------------------------|------------------|------|
| Vcc    | Power source voltage                                                             |                                 | -0.3 to 6.5      | V    |
| VI     | Input voltage P00–P07, P10–P17, P20, P21,<br>P24–P27, P30–P34, P40–P44,<br>VREF  |                                 | -0.3 to Vcc +0.3 | V    |
| VI     | Input voltage P22, P23                                                           |                                 | -0.3 to 5.8      | V    |
| VI     | Input voltage RESET, XIN                                                         | All voltages are based on Vss.  |                  | V    |
| VI     | Input voltage CNVss                                                              | output transistors are cut off. | -0.3 to Vcc +0.3 | V    |
| Vo     | Output voltage P00–P07, P10–P17, P20, P21,<br>P24–P27, P30–P34, P40–P44,<br>Xout |                                 | -0.3 to Vcc +0.3 | V    |
| Vo     | Output voltage P22, P23                                                          |                                 | -0.3 to 5.8      | V    |
| Pd     | Power dissipation                                                                | Ta = 25 °C                      | 1000 (Note)      | mW   |
| Topr   | Operating temperature                                                            |                                 | -20 to 85        | °C   |
| Tstg   | Storage temperature                                                              | 1 1                             | -40 to 125       | °C   |

Note : The rating becomes 300mW at the PRSP0042GA-B package.



## **Recommended operating conditions**

Table 18 Recommended operating conditions (1)

(Vcc = 2.7 to 5.5 V,  $T_a = -20$  to 85 °C, unless otherwise noted)

| Symbol                          | Parameter                                                       |                                                                                  | Limits |      |         | Unit |
|---------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------|--------|------|---------|------|
|                                 |                                                                 |                                                                                  | Min.   | Тур. | Max.    | Unit |
|                                 |                                                                 | 12.5 MHz (high-speed mode)                                                       |        | 5.0  | 5.5     |      |
| Vcc                             | Power source voltage                                            | 12.5 MHz (middle-speed mode), 6 MHz (high-speed mode)<br>32 kHz (low-speed mode) | 2.7    | 5.0  | 5.5     | V    |
| Vss                             | Power source voltage                                            |                                                                                  |        | 0    |         | V    |
| Vref                            | A/D convert reference voltage                                   |                                                                                  | 2.0    |      | Vcc     | V    |
| AVss                            | Analog power source voltage                                     |                                                                                  |        | 0    |         | V    |
| VIA                             | Analog input voltage                                            | AN0-AN8                                                                          | AVss   |      | Vcc     | V    |
| Vih                             | "H" input voltage                                               | P00–P07, P10–P17, P20, P21, P24–P27,<br>P30–P34, P40–P44                         | 0.8Vcc |      | Vcc     | V    |
| Vih                             | "H" input voltage                                               | P22, P23                                                                         | 0.8Vcc |      | 5.8     | V    |
| Vih                             | "H" input voltage                                               | RESET, XIN, CNVss                                                                | 0.8Vcc |      | Vcc     | V    |
| VIL                             | "L" input voltage                                               | P00-P07, P10-P17, P20-P27, P30-P34, P40-P44                                      | 0      |      | 0.2Vcc  | V    |
| VIL                             | "L" input voltage                                               | RESET, CNVss                                                                     | 0      |      | 0.2Vcc  | V    |
| VIL                             | "L" input voltage                                               | Xin                                                                              | 0      |      | 0.16Vcc | V    |
| $\Sigma$ IOH(peak)              | "H" total peak output current (Note) P00–P07, P10–P17, P30–P34  |                                                                                  |        |      | -80     | mA   |
| $\Sigma$ IOH(peak)              | "H" total peak output current (Note) P20, P21, P24–P27, P40–P44 |                                                                                  |        |      | -80     | mA   |
| $\Sigma$ IOL(peak)              | "L" total peak output current (Note) P00–P07, P30–P34           |                                                                                  |        |      | 80      | mA   |
| $\Sigma$ IOL(peak)              | "L" total peak output current (Note) P10-P17                    |                                                                                  |        |      | 120     | mA   |
| $\Sigma$ IOL(peak)              | "L" total peak output current (Note) P20–P27,P40–P44            |                                                                                  |        |      | 80      | mA   |
| $\Sigma$ IOH(avg)               | "H" total average output                                        | current (Note) P00–P07, P10–P17, P30–P34                                         |        |      | -40     | mA   |
| $\Sigma \text{IOH}(\text{avg})$ | "H" total average output                                        | current (Note) P20, P21, P24–P27, P40–P44                                        |        |      | -40     | mA   |
| $\Sigma$ IOL(avg)               | "L" total average output cu                                     | rrent (Note) P00–P07, P30–P34                                                    |        |      | 40      | mA   |
| $\Sigma$ IOL(avg)               | "L" total average output cu                                     | rrent (Note) P10–P17                                                             |        |      | 60      | mA   |
| $\Sigma$ IOL(avg)               | "L" total average output of                                     | current (Note) P20–P27,P40–P44                                                   |        |      | 40      | mA   |

Note : The total output current is the sum of all the currents flowing through all the applicable ports. The total average current is an average value measured over 100 ms. The total peak current is the peak value of all the currents.



## Table 19 Recommended operating conditions (2) (Vcc = 2.7 to 5.5 V, Ta = -20 to 85 °C, unless otherwise noted)

| Cumhal    | Parameter                                                          |                                                                       | Limits |        |          | Linit |
|-----------|--------------------------------------------------------------------|-----------------------------------------------------------------------|--------|--------|----------|-------|
| Symbol    |                                                                    |                                                                       | Min.   | Тур.   | Max.     | Unit  |
| IOH(peak) | "H" peak output current                                            | P00–P07, P10–P17, P20, P21, P24–P27, P30–P34, P40–P44 <b>(Note 1)</b> |        |        | -10      | mA    |
| IOL(peak) | "L" peak output current (Note 1)                                   | P00-P07, P20-P27, P30-P34, P40-P44                                    |        |        | 10       | mA    |
|           |                                                                    | P10-P17                                                               |        |        | 20       | mA    |
| IOH(avg)  | "H" average output current                                         | P00–P07, P10–P17, P20, P21, P24–P27, P30–P34, P40–P44 (Note 2)        |        |        | -5       | mA    |
| IOL(avg)  | "L" average output current (Note 2)                                | P00-P07, P20-P27, P30-P34, P40-P44                                    |        |        | 5        | mA    |
|           |                                                                    | P10-P17                                                               |        |        | 15       | mA    |
| f(XIN)    | Internal clock oscillation frequency (Vcc = 4.0 to 5.5 V) (Note 3) |                                                                       |        |        | 12.5     | MHz   |
| f(XIN)    | Internal clock oscillation frequency (Vcc = 2.7 to 4.0 V) (Note 3) |                                                                       |        |        | 5Vcc-7.5 | MHz   |
| f(XCIN)   | Sub-clock input oscillation frequency (Note 3, 4)                  |                                                                       |        | 32.768 | 50       | kHz   |

Notes 1: The peak output current is the peak current flowing in each port.

2: The average output current IOL(avg), IOH(avg) are average value measured over 100 ms.

3: When the oscillation frequency has a duty cycle of 50%.

4: When using the microcomputer in low-speed mode, set the sub-clock input oscillation frequency on condition that f(XcIN) < f(XIN)/3.

### **Electrical characteristics**

Table 20 Electrical characteristics (1)

\_(VCC = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

|        | Parameter                                         | Test conditions                  |         |      |      |      |
|--------|---------------------------------------------------|----------------------------------|---------|------|------|------|
| Symbol |                                                   |                                  | Min.    | Тур. | Max. | Unit |
| Vон    | "H" output voltage<br>P00–P07, P10–P17, P20, P21, | IOH = -10 mA<br>Vcc = 4.0-5.5 V  | Vcc-2.0 |      |      | V    |
|        | P24–P27, P30–P34, P40–P44<br>(Note)               | Iон = -1.0 mA<br>Vcc = 2.7-5.5 V | Vcc-1.0 |      |      | V    |
| Vol    | "L" output voltage<br>P00–P07, P20–P27, P30–P34,  | IOL = 10 mA<br>VCC = 4.0–5.5 V   |         |      | 2.0  | V    |
|        | P40-P44                                           | IOL = 1.0 mA<br>VCC = 2.7–5.5 V  |         |      | 1.0  | V    |
| Vol    | "L" output voltage<br>P10–P17                     | IOL = 20 mA<br>VCC = 4.0–5.5 V   |         |      | 2.0  | V    |
|        |                                                   | IOL = 10 mA<br>VCC = 2.7–5.5 V   |         |      | 1.0  | V    |

Note: P25 is measured when the P25/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0".



| <b>-</b> |                                | Limits                |      |      |      |      |
|----------|--------------------------------|-----------------------|------|------|------|------|
| Symbol   | Parameter                      | Test conditions       | Min. | Тур. | Max. | Unit |
| VT+-VT-  | Hysteresis                     |                       |      | 0.4  |      | V    |
|          | CNTR0, CNTR1, INT0-INT3        |                       |      |      |      |      |
| VT+-VT-  | Hysteresis                     |                       |      | 0.5  |      | V    |
|          | RxD, SCLK1, SCLK2, SIN2        |                       |      |      |      |      |
| VT+-VT-  | Hysteresis RESET               |                       |      | 0.5  |      | V    |
| Ін       | "H" input current              | VI = VCC              |      |      | 5.0  | μΑ   |
|          | P00–P07, P10–P17, P20, P21,    | Pin floating, Pull-up |      |      |      |      |
|          | P24–P27, P30–P34, P40–P44      | Transistor "off"      |      |      |      |      |
| Ін       | "H" input current RESET, CNVss | VI = VCC              |      |      | 5.0  | μΑ   |
| Ін       | "H" input current XIN          | VI = VCC              |      | 4    |      | μΑ   |
| lı∟      | "L" input current              | VI = VSS              |      |      | -5.0 | μΑ   |
|          | P00-P07, P10-P17, P20-P27      | Pin floating, Pull-up |      |      |      |      |
|          | P30–P34, P40–P44               | Transistor "off"      |      |      |      |      |
| lı∟      | "L" input current RESET, CNVss | VI = VSS              |      |      | -5.0 | μΑ   |
| lı∟      | "L" input current XIN          | VI = VSS              |      | -4   |      | μΑ   |
| lı∟      | "L" input current (at Pull-up) | VI = VSS              | -25  | -65  | -120 | μΑ   |
|          | P00–P07, P10–P17, P20, P21,    | Vcc = 5.0 V           |      |      |      |      |
|          | P24-P27, P30-P34, P40-P44      | VI = VSS              | -8   | -22  | -40  | μΑ   |
|          |                                | VI = 3.0 V            |      |      |      |      |
| VRAM     | RAM hold voltage               | When clock stopped    | 2.0  |      | 5.5  | V    |

# Table 21 Electrical characteristics (2) (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)



# Table 22 Electrical characteristics (3) (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Cumbal | Devenueter           | Test conditions                                                                                         |                          | Limits |      | nits |      |
|--------|----------------------|---------------------------------------------------------------------------------------------------------|--------------------------|--------|------|------|------|
| Symbol | Parameter            |                                                                                                         |                          | Min.   | Тур. | Max. | Unit |
| Icc    | Power source current | High-speed mode<br>f(XIN) = 12.5 MHz                                                                    | Except<br>M38507F8AFP/SP |        | 6.5  | 13.0 | mA   |
|        |                      | f(XCIN) = 32.768 kHz<br>Output transistors "off"                                                        | M38507F8AFP/SP           |        | 7.5  | 15.0 | mA   |
|        |                      | High-speed mode<br>f(XIN) = 8 MHz                                                                       | Except<br>M38507F8AFP/SP |        | 5.0  | 10   | mA   |
|        |                      | f(Xcin) = 32.768 kHz<br>Output transistors "off"                                                        | M38507F8AFP/SP           |        | 6.8  | 13   | mA   |
|        |                      | High-speed mode<br>f(XIN) = 12.5 MHz (in WIT state)<br>f(XCIN) = 32.768 kHz<br>Output transistors "off" |                          |        | 1.6  | 4.5  | mA   |
|        |                      | High-speed mode<br>f(XIN) = 8 MHz (in WIT state)<br>f(XCIN) = 32.768 kHz<br>Output transistors "off"    |                          |        | 1.6  | 4.2  | mA   |
|        |                      | Middle-speed mode<br>f(XIN) = 12.5 MHz                                                                  | Except<br>M38507F8AFP/SP |        | 4.0  | 7.0  | mA   |
|        |                      | f(XCIN) = stopped<br>Output transistors "off"                                                           | M38507F8AFP/SP           |        | 4.0  | 8.5  | mA   |
|        |                      | Middle-speed mode<br>f(XIN) = 8 MHz                                                                     | Except<br>M38507F8AFP/SP |        | 3.0  | 6.5  | mA   |
|        |                      | f(XCIN) = stopped<br>Output transistors "off"                                                           | M38507F8AFP/SP           |        | 3.0  | 7.0  | mA   |
|        |                      | Middle-speed mode<br>f(XIN) = 12.5 MHz (in WIT state)<br>f(XCIN) = stopped<br>Output transistors "off"  |                          |        | 1.5  | 4.2  | mA   |
|        |                      | Middle-speed mode<br>f(XIN) = 8 MHz (in WIT state)<br>f(XCIN) = stopped<br>Output transistors "off"     |                          |        | 1.5  | 4.0  | mA   |
|        |                      | Low-speed mode<br>f(XIN) = stopped                                                                      | Except<br>M38507F8AFP/SP |        | 60   | 200  | μA   |
|        |                      | f(XCIN) = 32.768 kHz<br>Output transistors "off"                                                        | M38507F8FP/SP            |        | 250  | 500  | μA   |
|        |                      | Low-speed mode<br>f(XIN) = stopped                                                                      | Except<br>M38507F8AFP/SP |        | 40   | 70   | μΑ   |
|        |                      | f(XCIN) = 32.768 kHz (in WIT state)<br>Output transistors "off"                                         | M38507F8AFP/SP           |        | 70   | 150  | μA   |
|        |                      | Low-speed mode (Vcc = 3 V)<br>f(XiN) = stopped                                                          | Except<br>M38507F8AFP/SP |        | 20   | 55   | μΑ   |
|        |                      | f(XCIN) = 32.768 kHz<br>Output transistors "off"                                                        | M38507F8AFP/SP           |        | 150  | 300  | μA   |
|        |                      | Low-speed mode (Vcc = 3 V)<br>f(XIN) = stopped                                                          | Except<br>M38507F8AFP/SP |        | 5    | 10   | μΑ   |
|        |                      | f(XCIN) = 32.768 kHz (in WIT state)<br>Output transistors "off"                                         | M38507F8AFP/SP           |        | 20   | 40   | μA   |
|        |                      | Increment when A/D conversion is e<br>f(XIN) = 8 MHz                                                    | xecuted                  |        | 800  |      | μΑ   |
|        |                      | All oscillation stopped<br>(in STP state)                                                               | Ta = 25 °C               |        | 0.1  | 1.0  | μA   |
|        |                      | Output transistors "off"                                                                                | Ta = 85 °C               |        |      | 10   | μA   |



# A/D converter characteristics

# Table 23 A/D converter characteristics

# (Vcc = 2.7 to 5.5 V, Vss = AVss = 0 V, Ta = -20 to 85 °C, f(XIN) = 12.5 MHz, unless otherwise noted)

| Symbol  | Parameter                             |            | Test conditions                       |    | Limits |      | Unit     |
|---------|---------------------------------------|------------|---------------------------------------|----|--------|------|----------|
| Symbol  |                                       |            | Test conditions                       |    | Тур.   | Max. |          |
| -       | Resolution                            | Resolution |                                       |    |        | 10   | bit      |
| -       | Absolute accuracy (excluding quantiza |            |                                       |    | ±4     | LSB  |          |
| tCONV   | Conversion time                       |            | High-speed mode,<br>Middle-speed mode |    |        | 61   | 2tc(XIN) |
|         |                                       |            | Low-speed mode                        |    | 40     |      | μs       |
| RLADDER | Ladder resistor                       |            |                                       |    | 35     |      | kΩ       |
| IVREF   | Reference power source input current  | VREF "on"  | VREF = 5.0 V                          | 50 | 150    | 200  | μA       |
|         |                                       | VREF "off" |                                       |    |        | 5.0  |          |
| li(AD)  | A/D port input current                |            |                                       |    | 0.5    | 5.0  | μΑ       |



# **Timing requirements**

## Table 24 Timing requirements (1)

(Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Sumbol          | Parameter                                      |                | Limits |      | Unit      |
|-----------------|------------------------------------------------|----------------|--------|------|-----------|
| Symbol          | Parameter                                      | Min. Typ. Max. |        | Unit |           |
| tw(RESET)       | Reset input "L" pulse width                    | 20             |        |      | XIN cycle |
| tc(XIN)         | External clock input cycle time                | 80             |        |      | ns        |
| twh(Xin)        | External clock input "H" pulse width           | 32             |        |      | ns        |
| twL(XIN)        | External clock input "L" pulse width           | 32             |        |      | ns        |
| tc(CNTR)        | CNTR0, CNTR1 input cycle time                  | 200            |        |      | ns        |
| twh(CNTR)       | CNTR0, CNTR1 input "H" pulse width             | 80             |        |      | ns        |
| twL(CNTR)       | CNTR0, CNTR1 input "L" pulse width             | 80             |        |      | ns        |
| twн(INT)        | INTo to INT3 input "H" pulse width             | 80             |        |      | ns        |
| twL(INT)        | INTo to INT3 input "L" pulse width             | 80             |        |      | ns        |
| tC(SCLK1)       | Serial I/O1 clock input cycle time (Note)      | 800            |        |      | ns        |
| tWH(SCLK1)      | Serial I/O1 clock input "H" pulse width (Note) | 370            |        |      | ns        |
| twL(SCLK1)      | Serial I/O1 clock input "L" pulse width (Note) | 370            |        |      | ns        |
| tsu(RxD-SCLK1)  | Serial I/O1 input setup time                   | 220            |        |      | ns        |
| th(SCLK1-RxD)   | Serial I/O1 input hold time                    | 100            |        |      | ns        |
| tC(SCLK2)       | Serial I/O2 clock input cycle time             | 1000           |        |      | ns        |
| twh(Sclk2)      | Serial I/O2 clock input "H" pulse width        | 400            |        |      | ns        |
| tWL(SCLK2)      | Serial I/O2 clock input "L" pulse width        | 400            |        |      | ns        |
| tsu(SIN2-SCLK2) | Serial I/O2 clock input setup time             | 200            |        |      | ns        |
| th(SCLK2-SIN2)  | Serial I/O2 clock input hold time              | 200            |        |      | ns        |

Note : When f(XIN) = 8 MHz and bit 6 of address 001A16 is "1" (clock synchronous).

Divide this value by four when f(XIN) = 8 MHz and bit 6 of address 001A16 is "0" (UART).

# Table 25 Timing requirements (2)

#### (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Currents al     | Deservator                                     |      | Limits<br>Typ. Max. |  |           |
|-----------------|------------------------------------------------|------|---------------------|--|-----------|
| Symbol          | Parameter                                      | Min. |                     |  | - Unit    |
| tw(RESET)       | Reset input "L" pulse width                    | 20   |                     |  | XIN cycle |
| tc(XIN)         | External clock input cycle time                | 166  |                     |  | ns        |
| twh(Xin)        | External clock input "H" pulse width           | 66   |                     |  | ns        |
| twL(XIN)        | External clock input "L" pulse width           | 66   |                     |  | ns        |
| tc(CNTR)        | CNTR0, CNTR1 input cycle time                  | 500  |                     |  | ns        |
| twн(CNTR)       | CNTR0, CNTR1 input "H" pulse width             | 230  |                     |  | ns        |
| twL(CNTR)       | CNTR0, CNTR1 input "L" pulse width             | 230  |                     |  | ns        |
| twн(INT)        | INTo to INT3 input "H" pulse width             | 230  |                     |  | ns        |
| tw∟(INT)        | INTo to INT3 input "L" pulse width             | 230  |                     |  | ns        |
| tC(SCLK1)       | Serial I/O1 clock input cycle time (Note)      | 2000 |                     |  | ns        |
| tWH(SCLK1)      | Serial I/O1 clock input "H" pulse width (Note) | 950  |                     |  | ns        |
| tWL(SCLK1)      | Serial I/O1 clock input "L" pulse width (Note) | 950  |                     |  | ns        |
| tsu(RxD-SCLK1)  | Serial I/O1 input setup time                   | 400  |                     |  | ns        |
| th(SCLK1-RxD)   | Serial I/O1 input hold time                    | 200  |                     |  | ns        |
| tC(SCLK2)       | Serial I/O2 clock input cycle time             | 2000 |                     |  | ns        |
| tWH(SCLK2)      | Serial I/O2 clock input "H" pulse width        | 950  |                     |  | ns        |
| twL(SCLK2)      | Serial I/O2 clock input "L" pulse width        | 950  |                     |  | ns        |
| tsu(SIN2-SCLK2) | Serial I/O2 clock input setup time             | 400  |                     |  | ns        |
| th(SCLK2-SIN2)  | Serial I/O2 clock input hold time              | 300  |                     |  | ns        |

**Note :** When  $f(X_{IN}) = 4$  MHz and bit 6 of address 001A16 is "1" (clock synchronous).

Divide this value by four when f(XIN) = 4 MHz and bit 6 of address 001A16 is "0" (UART).



# Switching characteristics

### Table 26 Switching characteristics (1)

(Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol           | Parameter                                | Test conditions | Limits          |      | Unit |      |  |
|------------------|------------------------------------------|-----------------|-----------------|------|------|------|--|
| Symbol           | Parameter                                | Test conditions | Min.            | Тур. | Max. | Unit |  |
| tWH (SCLK1)      | Serial I/O1 clock output "H" pulse width |                 | tC(SCLK1)/2-30  |      |      | ns   |  |
| tWL (SCLK1)      | Serial I/O1 clock output "L" pulse width | Fig. 67         | tC(SCLK1)/2-30  |      |      | ns   |  |
| td (SCLK1-TXD)   | Serial I/O1 output delay time (Note 1)   |                 |                 |      | 140  | ns   |  |
| tv (SCLK1-TXD)   | Serial I/O1 output valid time (Note 1)   |                 | -30             |      |      | ns   |  |
| tr (SCLK1)       | Serial I/O1 clock output rising time     |                 |                 |      | 30   | ns   |  |
| tf (SCLK1)       | Serial I/O1 clock output falling time    |                 |                 |      | 30   | ns   |  |
| tWH (SCLK2)      | Serial I/O2 clock output "H" pulse width | _               | tC(SCLK2)/2-160 |      |      | ns   |  |
| tWL (SCLK2)      | Serial I/O2 clock output "L" pulse width |                 | tC(SCLK2)/2-160 |      |      | ns   |  |
| td (SCLK2-SOUT2) | Serial I/O2 output delay time (Note 2)   |                 |                 |      | 200  | ns   |  |
| tv (SCLK2-SOUT2) | Serial I/O2 output valid time (Note 2)   |                 | 0               |      |      | ns   |  |
| tf (SCLK2)       | Serial I/O2 clock output falling time    |                 |                 |      | 30   | ns   |  |
| tr (CMOS)        | CMOS output rising time (Note 3)         |                 |                 | 10   | 30   | ns   |  |
| tf (CMOS)        | CMOS output falling time (Note 3)        |                 |                 | 10   | 30   | ns   |  |

Notes 1: When the P25/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0".

2: When the P01/SOUT2 and P02/SCLK2 P-channel output disable bit of the Serial I/O2 control register 1 (bit 7 of address 001516) is "0". 3: The XOUT pin is excluded.

# Table 27 Switching characteristics (2)

# (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = –20 to 85 °C, unless otherwise noted)

| Symbol           | Deservator                               | Test senditions | Limits          |      | Unit |      |
|------------------|------------------------------------------|-----------------|-----------------|------|------|------|
| Symbol           | Parameter                                | Test conditions | Min.            | Тур. | Max. | Onit |
| twh (Sclk1)      | Serial I/O1 clock output "H" pulse width |                 | tC(SCLK1)/2-50  |      |      | ns   |
| tWL (SCLK1)      | Serial I/O1 clock output "L" pulse width | Fig. 67         | tC(SCLK1)/2-50  |      |      | ns   |
| td (SCLK1-TXD)   | Serial I/O1 output delay time (Note 1)   |                 |                 |      | 350  | ns   |
| tv (SCLK1-TXD)   | Serial I/O1 output valid time (Note 1)   |                 | -30             |      |      | ns   |
| tr (SCLK1)       | Serial I/O1 clock output rising time     |                 |                 |      | 50   | ns   |
| tf (SCLK1)       | Serial I/O1 clock output falling time    |                 |                 |      | 50   | ns   |
| twh (Sclk2)      | Serial I/O2 clock output "H" pulse width |                 | tc(Sclk2)/2-240 |      |      | ns   |
| tWL (SCLK2)      | Serial I/O2 clock output "L" pulse width |                 | tc(Sclk2)/2-240 |      |      | ns   |
| td (SCLK2-SOUT2) | Serial I/O2 output delay time (Note 2)   |                 |                 |      | 400  | ns   |
| tv (SCLK2-SOUT2) | Serial I/O2 output valid time (Note 2)   |                 | 0               |      |      | ns   |
| tf (SCLK2)       | Serial I/O2 clock output falling time    |                 |                 |      | 50   | ns   |
| tr (CMOS)        | CMOS output rising time (Note 3)         | ]               |                 | 20   | 50   | ns   |
| tf (CMOS)        | CMOS output falling time (Note 3)        | 1               |                 | 20   | 50   | ns   |

Notes 1: When the P25/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0".

2: When the P01/SOUT2 and P02/SCLK2 P-channel output disable bit of the Serial I/O2 control register 1 (bit 7 of address 001516) is "0".

3: The XOUT pin is excluded.





Fig. 68 Circuit for measuring output switching characteristics





RENESAS

# PACKAGE OUTLINE





RENESAS

# APPENDIX

# NOTES ON PROGRAMMING

#### 1. Processor status register

(1) Initializing of processor status register

Flags which affect program execution must be initialized after a reset. In particular, it is essential to initialize the T and D flags because they have an important effect on calculations.

<Reason>

After a reset, the contents of the processor status register (PS) are undefined except for the I flag which is "1".



Fig. 1 Initialization of processor status register

(2) How to reference the processor status register

To reference the contents of the processor status register (PS), execute the **PHP** instruction once then read the contents of (S+1). If necessary, execute the **PLP** instruction to return the PS to its original status.



Fig. 2 Stack memory contents after PHP instruction execution

- 2. BRK instruction
- (1) Interrupt priority level

When the BRK instruction is executed with the following conditions satisfied, the interrupt execution is started from the address of interrupt vector which has the highest priority.

- Interrupt request bit and interrupt enable bit are set to "1".
- Interrupt disable flag (I) is set to "1" to disable interrupt.

3. Decimal calculations

(1) Execution of decimal calculations

The **ADC** and **SBC** are the only instructions which will yield proper decimal notation, set the decimal mode flag (D) to "1" with the **SED** instruction. After executing the **ADC** or **SBC** instruction, execute another instruction before executing the **SEC**, **CLC**, or **CLD** instruction.

PRFI

IMINARY

Notice: This is not a final specification.

Some parametric limits are subject to change

(2) Notes on status flag in decimal mode

When decimal mode is selected, the values of three of the flags in the status register (the N, V, and Z flags) are invalid after a **ADC** or **SBC** instruction is executed.

The carry flag (C) is set to "1" if a carry is generated as a result of the calculation, or is cleared to "0" if a borrow is generated. To determine whether a calculation has generated a carry, the C flag must be initialized to "0" before each calculation. To check for a borrow, the C flag must be initialized to "1" before each calculation.





#### 4. JMP instruction

When using the **JMP** instruction in indirect addressing mode, do not specify the last address on a page as an indirect address.

- 5. Multiplication and Division Instructions
- The index X mode (T) and the decimal mode (D) flags do not affect the **MUL** and **DIV** instruction.
- The execution of these instructions does not change the contents of the processor status register.

#### 6. Ports

The contents of the port direction registers cannot be read. The following cannot be used:

- The data transfer instruction (LDA, etc.)
- The operation instruction when the index X mode flag (T) is "1"
- The addressing mode which uses the value of a direction register as an index
- The bit-test instruction (BBC or BBS, etc.) to a direction register
- The read-modify-write instructions (ROR, CLB, or SEB, etc.) to a direction register.

Use instructions such as  $\ensuremath{\text{LDM}}$  and  $\ensuremath{\text{STA}}$  , etc., to set the port direction registers.

## 7. Instruction Execution Timing

The instruction execution time can be obtained by multiplying the frequency of the internal clock  $\phi$  by the number of cycles mentioned in the 740 Family Software Manual.

The frequency of the internal clock  $\phi$  is the twice the XIN cycle in high-speed mode, 8 times the XIN cycle in middle-speed mode, and the twice the XCIN in low-speed mode.



# NOTES ON PERIPHERAL FUNCTIONS Notes on input and output ports

1. Notes in standby state

In standby state<sup>\*1</sup>, do not make input levels of an I/O port "undefined", especially for I/O ports of the N-channel open-drain. When setting the N-channel open-drain port as an output, do not make input levels of an I/O port "undefined", too.

Pull-up (connect the port to Vcc) or pull-down (connect the port to Vss) these ports through a resistor.

When determining a resistance value, note the following points: • External circuit

• Variation of output levels during the ordinary operation <Reason>

When setting as an input port with its direction register, the transistor becomes the OFF state, which causes the ports to be the high-impedance state.

Accordingly, the potential which is input to the input buffer in a microcomputer is unstable in the state that input levels of an I/O port are "undefined". This may cause power source current.

In I/O ports of N-channel open-drain, when the contents of the port latch are "1", even if it is set as an output port with its direction register, it becomes the same phenomenon as the case of an input port.

\*1 Standby state: stop mode by executing STP instruction wait mode by executing WIT instruction

2. Modifying output data with bit managing instruction

When the port latch of an I/O port is modified with the bit managing instruction<sup>\*2</sup>, the value of the unspecified bit may be changed. <Reason>

The bit managing instructions are read-modify-write form instructions for reading and writing data by a byte unit. Accordingly, when these instructions are executed on a bit of the port latch of an I/O port, the following is executed to all bits of the port latch.

• As for bit which is set for input port:

- The pin state is read in the CPU, and is written to this bit after bit managing.
- As for bit which is set for output port:
- The bit value is read in the CPU, and is written to this bit after bit managing.

Note the following:

- Even when a port which is set as an output port is changed for an input port, its port latch holds the output data.
- As for a bit of which is set for an input port, its value may be changed even when not specified with a bit managing instruction in case where the pin state differs from its port latch contents.

\*2 Bit managing instructions: SEB and CLB instructions

# Termination of unused pins

1. Terminate unused pins

• Set the I/O ports for the input mode and connect them to Vcc or Vss through each resistor of 1 k $\Omega$  to 10 k $\Omega$ . In the port which can select a internal pull-up resistor, the internal pull-up resistor can be used.

Set the I/O ports for the output mode and open them at "L" or "H".

- When opening them in the output mode, the input mode of the initial status remains until the mode of the ports is switched over to the output mode by the program after reset. Thus, the potential at these pins is undefined and the power source current may increase in the input mode. With regard to an effects on the system, thoroughly perform system evaluation on the user side.
- Since the direction register setup may be changed because of a program runaway or noise, set direction registers by program periodically to increase the reliability of program.

(2) The AVss pin when not using the A/D converter :

• When not using the A/D converter, handle a power source pin for the A/D converter, AVss pin as follows: AVss: Connect to the Vss pin.

2. Termination remarks

(1) Input ports and I/O ports :

Do not open in the input mode.

<Reason>

- The power source current may increase depending on the firststage circuit.
- An effect due to noise may be easily produced as compared with proper termination (1) in 1 shown on the above.

### (2) I/O ports :

When setting for the input mode, do not connect to Vcc or Vss directly.

### <Reason>

If the direction register setup changes for the output mode because of a program runaway or noise, a short circuit may occur between a port and Vcc (or Vss).

#### (3) I/O ports :

When setting for the input mode, do not connect multiple ports in a lump to VCC or VSs through a resistor.

#### <Reason>

If the direction register setup changes for the output mode because of a program runaway or noise, a short circuit may occur between ports.

• At the termination of unused pins, perform wiring at the shortest possible distance (20 mm or less) from microcomputer pins.



<sup>(1)</sup> I/O ports :

# **Notes on Interrupts**

1. Change of relevant register settings

When the setting of the following registers or bits is changed, the interrupt request bit may be set to "1". When not requiring the interrupt occurrence synchronized with these setting, take the following sequence.

- Interrupt edge selection register (address 3A16)
- Timer XY mode register (address 2316)

Set the above listed registers or bits as the following sequence.



### Fig. 4 Sequence of changing relevant register

<Reason>

When setting the followings, the interrupt request bit may be set to "1".

- · When setting external interrupt active edge
- Concerned register: Interrupt edge selection register (address 3A16) Timer XY mode register (address 2316)
- When switching interrupt sources of an interrupt vector address where two or more interrupt sources are allocated.

Concerned register: Interrupt edge selection register (address 3A16)

#### 2. Check of interrupt request bit

When executing the **BBC** or **BBS** instruction to an interrupt request bit of an interrupt request register immediately after this bit is set to "0" by using a data transfer instruction, execute one or more instructions before executing the **BBC** or **BBS** instruction.



Fig. 5 Sequence of check of interrupt request bit

#### <Reason>

If the BBC or BBS instruction is executed immediately after an interrupt request bit of an interrupt request register is cleared to "0", the value of the interrupt request bit before being cleared to "0" is read.

# Notes on timer

- If a value n (between 0 and 255) is written to a timer latch, the frequency division ratio is 1/(n+1).
- When switching the count source by the timer 12, X and Y count source selection bits, the value of timer count is altered in unconsiderable amount owing to generating of thin pulses in the count input signals.

Therefore, select the timer count source before set the value to the prescaler and the timer.

# Notes on serial interface

Notes when selecting clock synchronous serial I/O (Serial I/O1)
 Stop of transmission operation

Clear the serial I/O1 enable bit and the transmit enable bit to "0" (Serial I/O1 and transmit disabled).

<Reason>

Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O1 enable bit is cleared to "0" (Serial I/O1 disabled), the internal transmission is running (in this case, since pins TxD, RxD, SCLK1, and  $\overline{SRDY1}$  function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O1 enable bit is set to "1" at this time, the data during internally shifting is output to the TxD pin and an operation failure occurs.

#### (2) Stop of receive operation

Clear the receive enable bit to "0" (receive disabled), or clear the serial I/O1 enable bit to "0" (Serial I/O1 disabled).

#### (3) Stop of transmit/receive operation

Clear the transmit enable bit and receive enable bit to "0" simultaneously (transmit and receive disabled).

(when data is transmitted and received in the clock synchronous serial I/O mode, any one of data transmission and reception cannot be stopped.)

### <Reason>

In the clock synchronous serial I/O mode, the same clock is used for transmission and reception. If any one of transmission and reception is disabled, a bit error occurs because transmission and reception cannot be synchronized.

In this mode, the clock circuit of the transmission circuit also operates for data reception. Accordingly, the transmission circuit does not stop by clearing only the transmit enable bit to "0" (transmit disabled). Also, the transmission circuit is not initialized by clearing the serial I/O1 enable bit to "0" (Serial I/O1 disabled) (refer to (1) in 1).

#### (4) SRDY1 output of reception side (Serial I/O1)

When signals are output from the  $\overline{SRDY1}$  pin on the reception side by using an external clock in the clock synchronous serial I/O mode, set all of the receive enable bit, the  $\overline{SRDY1}$  output enable bit, and the transmit enable bit to "1" (transmit enabled).



2. Notes when selecting clock asynchronous serial I/O (Serial I/O1)(1) Stop of transmission operation

Clear the transmit enable bit to "0" (transmit disabled). <Reason>

Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O1 enable bit is cleared to "0" (Serial I/O1 disabled), the internal transmission is running (in this case, since pins TxD, RxD, SCLK1, and SRDY1 function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O1 enable bit is set to "1" at this time, the data during internally shifting is output to the TxD pin and an operation failure occurs.

(2) Stop of receive operation Clear the receive enable bit to "0" (receive disabled).

(3) Stop of transmit/receive operation

Only transmission operation is stopped.

Clear the transmit enable bit to "0" (transmit disabled). <Reason>

Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O1 enable bit is cleared to "0" (Serial I/O1 disabled), the internal transmission is running (in this case, since pins TxD, RxD, SCLK1, and  $\overline{SRDY1}$  function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O1 enable bit is set to "1" at this time, the data during internally shifting is output to the TxD pin and an operation failure occurs.

Only receive operation is stopped. Clear the receive enable bit to "0" (receive disabled).

3. Setting serial I/O1 control register again (Serial I/O1)

Set the serial I/O1 control register again after the transmission and the reception circuits are reset by clearing both the transmit enable bit and the receive enable bit to "0".



Fig. 6 Sequence of setting serial I/O1 control register again

4. Data transmission control with referring to transmit shift register completion flag (Serial I/O1)

The transmit shift register completion flag changes from "1" to "0" with a delay of 0.5 to 1.5 shift clocks. When data transmission is controlled with referring to the flag after writing the data to the transmit buffer register, note the delay.

5. Transmit interrupt request when transmit enable bit is set (Serial I/O1)

When the transmit interrupt is used, set the transmit interrupt enable bit to transmit enabled as shown in the following sequence.

- (1) Set the interrupt enable bit to "0" (disabled) with CLB instruction.
- (2) Prepare serial I/O for transmission/reception.
- (3) Set the interrupt request bit to "0" with CLB instruction after 1 or more instruction has been executed.
- (4) Set the interrupt enable bit to "1" (enabled).

#### <Reason>

When the transmission enable bit is set to "1", the transmit buffer empty flag and transmit shift register completion flag are set to "1". The interrupt request is generated and the transmission interrupt request bit is set regardless of which of the two timings listed below is selected as the timing for the transmission interrupt to be generated.

- Transmit buffer empty flag is set to "1"
- Transmit shift register completion flag is set to "1"
- 6. Transmission control when external clock is selected (Serial I/ O1 clock synchronous mode)

When an external clock is used as the synchronous clock for data transmission, set the transmit enable bit to "1" at "H" of the SCLK1 input level. Also, write the transmit data to the transmit buffer register (serial I/O shift register) at "H" of the SCLK1 input level.

## 7. Transmit data writing (Serial I/O2)

In the clock synchronous serial I/O, when selecting an external clock as synchronous clock, write the transmit data to the serial I/O2 register (serial I/O shift register) at "H" of the transfer clock input level.

# Notes on PWM

The PWM starts after the PWM enable bit is set to enable and "L" level is output from the PWM pin.

The length of this "L" level output is as follows:

| $\frac{n+1}{2 \bullet f(XIN)}$ | sec. | (Count source selection bit = "0",<br>where n is the value set in the prescaler) |
|--------------------------------|------|----------------------------------------------------------------------------------|
| <u>n + 1</u><br>f(XIN)         | sec. | (Count source selection bit = "1",<br>where n is the value set in the prescaler) |



# Notes on A/D converter

#### 1. Analog input pin

Make the signal source impedance for analog input low, or equip an analog input pin with an external capacitor of 0.01  $\mu$ F to 1  $\mu$ F. Further, be sure to verify the operation of application products on the user side. <Reason>

An analog input pin includes the capacitor for analog voltage comparison. Accordingly, when signals from signal source with high impedance are input to an analog input pin, charge and discharge noise generates. This may cause the A/D conversion precision to be worse.

#### 2. A/D converter power source pin

The AVss pin is A/D converter power source pin. Regardless of using the A/D conversion function or not, connect it as following : • AVss : Connect to the Vss line

<Reason>

If the AVss pin is opened, the microcomputer may have a failure because of noise or others.

#### 3. Clock frequency during A/D conversion

The comparator consists of a capacity coupling, and a charge of the capacity will be lost if the clock frequency is too low. Thus, make sure the following during an A/D conversion.

- f(XIN) is 500 kHz or more in middle-/high-speed mode.
- Do not execute the **STP** instruction.
- When the A/D converter is operated at low-speed mode, f(XIN) do not have the lower limit of frequency, because of the A/D converter has a built-in self-oscillation circuit.

# Notes on watchdog timer

- Make sure that the watchdog timer does not underflow while waiting Stop release, because the watchdog timer keeps counting during that term.
- When the STP instruction disable bit has been set to "1", it is impossible to switch it to "0" by a program.

# Notes on **RESET** pin

#### 1. Connecting capacitor

In case where the RESET signal rise time is long, connect a ceramic capacitor or others across the RESET pin and the Vss pin. Use a 1000 pF or more capacitor for high frequency use. When connecting the capacitor, note the following :

- Make the length of the wiring which is connected to a capacitor as short as possible.
- Be sure to verify the operation of application products on the user side.
- <Reason>

If the several nanosecond or several ten nanosecond impulse noise enters the  $\overline{\text{RESET}}$  pin, it may cause a microcomputer failure.

#### 2. Reset release after power on

When releasing the reset after power on, such as power-on reset, release reset after XIN passes more than 20 cycles in the state where the power supply voltage is 2.7 V or more and the XIN oscillation is stable.

<Reason>

To release reset, the  $\overline{\text{RESET}}$  pin must be held at an "L" level for 20 cycles or more of XIN in the state where the power source voltage is between 2.7 V and 5.5 V, and XIN oscillation is stable.

# Notes on using stop mode

#### 1. Register setting

Since values of the prescaler 12 and Timer 1 are automatically reloaded when returning from the stop mode, set them again, respectively. (When the oscillation stabilizing time set after STP instruction released bit is "0")

When using the oscillation stabilizing time set after STP instruction released bit set to "1", evaluate time to stabilize oscillation of the used oscillator and set the value to the timer 1 and prescaler 12.

#### 2. Clock restoration

After restoration from the stop mode to the normal mode by an interrupt request, the contents of the CPU mode register previous to the STP instruction execution are retained. Accordingly, if both main clock and sub clock were oscillating before execution of the STP instruction, the oscillation of both clocks is resumed at restoration.

In the above case, when the main clock side is set as a system clock, the oscillation stabilizing time for approximately 8,000 cycles of the XIN input is reserved at restoration from the stop mode. At this time, note that the oscillation on the sub clock side may not be stabilized even after the lapse of the oscillation stabilizing time of the main clock side.

# Notes on wait mode

#### Clock restoration

If the wait mode is released by a reset when XCIN is set as the system clock and XIN oscillation is stopped during execution of the WIT instruction, XCIN oscillation stops, XIN oscillations starts, and XIN is set as the system clock.

In the above case, the  $\overline{\mbox{RESET}}$  pin should be held at "L" until the oscillation is stabilized.

# Notes on CPU rewrite mode of flash memory version

#### 1. Operation speed

During CPU rewrite mode, set the internal clock frequency 4MHz or less by using the main clock division ratio selection bits (bits 6, 7 at address 003B16).

2. Instructions inhibited against use

The instructions which refer to the internal data of the flash memory cannot be used during CPU rewrite mode .

#### 3. Interrupts inhibited against use

The interrupts cannot be used during CPU rewrite mode because they refer to the internal data of the flash memory.

#### 4. Watchdog timer

In case of the watchdog timer has been running already, the internal reset generated by watchdog timer underflow does not happen, because of watchdog timer is always clearing during program or erase operation.

#### 5. Reset

Reset is always valid. In case of CNVss = "H" when reset is released, boot mode is active. So the program starts from the address contained in addresses FFFC16 and FFFD16 in boot ROM area.



# Notes on restarting oscillation

#### Restarting oscillation

Usually, when the MCU stops the clock oscillation by STP instruction and the STP instruction has been released by an external interrupt source, the fixed values of Timer 1 and Prescaler 12 (Timer 1 = "0116", Prescaler 12 = "FF16") are automatically reloaded in order for the oscillation to stabilize. The user can inhibit the automatic setting by writing "1" to bit 0 of MISRG (address 003816).

However, by setting this bit to "1", the previous values, set just before the STP instruction was executed, will remain in Timer 1 and Prescaler 12. Therefore, you will need to set an appropriate value to each register, in accordance with the oscillation stabilizing time, before executing the STP instruction.

#### <Reason>

Oscillation will restart when an external interrupt is received. However, internal clock  $\phi$  is supplied to the CPU only when Timer 1 starts to underflow. This ensures time for the clock oscillation using the ceramic resonators to be stabilized.

# **Flash Memory Version**

Connect the CNVss/VPP pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer. In addition connecting an approximately 1 k to 5 k $\Omega$  resistor in series to the GND could improve noise immunity. In this case as well as the above mention, connect the pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer.

#### Reason

The CNVss/VPP pin is the power source input pin for the built-in flash memory. When programming in the flash memory, the impedance of the VPP pin is low to allow the electric current for writing to flow into the built-in flash memory. Because of this, noise can enter easily. If noise enters the VPP pin, abnormal instruction codes or data are read from the flash memory, which may cause a program runaway.



Fig. 7 Wiring for the CNVss/VPP pin

# Handling of Source Pins

In order to avoid a latch-up occurrence, connect a capacitor suitable for high frequencies as bypass capacitor between power source pin (Vcc pin) and GND pin (Vss pin) and between power source pin (Vcc pin) and analog power source input pin (AVss pin). Besides, connect the capacitor to as close as possible. For bypass capacitor which should not be located too far from the pins to be connected, a ceramic capacitor of 0.01  $\mu$ F–0.1  $\mu$ F is recommended.

# Differences among 3850 group (standard), 3850 group (spec. H), and 3850 group (spec. A)

- (1) The absolute maximum ratings of 3850 group (spec. H/A) is smaller than that of 3850 group (standard).
  - $\bullet$  Power source voltage Vcc = 0.3 to 6.5 V
  - CNVss input voltage VI = -0.3 to Vcc +0.3 V
- (2) The oscillation circuit constants of XIN-XOUT, XCIN-XCOUT may be some differences between 3850 group (standard) and 3850 group (spec. H).
- (3) Do not write any data to the reserved area and the reserved bit. (Do not change the contents after reset.)
- (4) Fix bit 3 of the CPU mode register to "1".
- (5) Be sure to perform the termination of unused pins.



# **REVISION HISTORY**

# 3850 Group (Spec.A) Data Sheet

| Rev. | Date          |                                                                                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|---------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |               | Page                                                                                     | Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1.00 | Jun. 10, 2004 | _                                                                                        | First edition issued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2.00 | Sep. 01, 2005 | 1, 4-6<br>3<br>5<br>16<br>35<br>38<br>39<br>67<br>68<br>69<br>70<br>71<br>72<br>73<br>80 | Package name is revised. 42P4B → PRDP0042BA-A<br>Table 1 Pin description is partly revised.<br>GROUP EXPANSION is revised.<br>Fig. 12 Port block diagram (3) is partly revised.<br>WATCHDOG TIMER is revised.<br>Fig. 38 Structure of Watchdog timer control register is partly revised.<br>CLOCK GENERATING CIRCUIT is partly revised.<br>Oscillation Control (1) Stop mode is partly revised.<br>Fig. 42 Ceramic resonator circuit is partly revised.<br>Note 4 of Fig. 45 is added.<br>Table 15 Absolute maximum ratings is partly revised.<br>Differences among 3850 group (standard), 3850 group (spec.H), and 3850 group<br>(spec.A) (3), (4) are deleted.<br>Power Source Voltage is added.<br>Flash Memory Version is revised.<br>DATA REQUIRED FOR MASK ORDERS is partly revised.<br>(http://www.renesas.com/jp/rom)(http://japan.renesas.com/homepage.jsp)<br>Table 17 Absolute maximum ratings is partly revised.<br>Table 18 Recommended operating conditions (1) is partly revised.<br>Table 21 Electrical characteristics (2) is partly revised.<br>PACKAGE OUTLINE 42P4B is revised. |
| 2.10 | Nov. 14, 2005 | 1, 4-6<br>35<br>67, 70<br>69<br>80<br>81 to 86                                           | Package name is revised. 42P2R-A/E → PRSP0042GA-B<br>Fig. 38 Block diagram of watchdog timer revised.<br>Table 15, Table 17 Package name is revised. 42P2R-A/E → PRSP0042GA-B<br>Fig. 67 Wiring for the CNVss/VPP pin added.<br>PACKAGE OUTLINE 42P4B is revised.<br>Appendix added.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

# Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- Notes regarding these materials
   These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
   Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
   All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. vithout notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
   The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
   When using any or all of the information contained in these materials. including product data, diagrams, charts, programs, and algorithms, please be sure to

- Nome page (ntp://www.renesas.com).
  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
  5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



## **RENESAS SALES OFFICES**

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology Hong Kong Ltd.

7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology (Shanghai) Co., Ltd. Unit2607 Ruijing Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952

### Renesas Technology Singapore Pte. Ltd.

1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> 2-796-3115, Fax: <82> 2-796-2145

#### Renesas Technology Malaysia Sdn. Bhd.

Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

© 2005. Renesas Technology Corp., All rights reserved. Printed in Japan. Colophon .3.0

http://www.renesas.com